dsi_ctrl.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_6 = DSI_CTRL_VERSION_2_6;
  45. static const struct of_device_id msm_dsi_of_match[] = {
  46. {
  47. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  48. .data = &dsi_ctrl_v2_2,
  49. },
  50. {
  51. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  52. .data = &dsi_ctrl_v2_3,
  53. },
  54. {
  55. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  56. .data = &dsi_ctrl_v2_4,
  57. },
  58. {
  59. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  60. .data = &dsi_ctrl_v2_5,
  61. },
  62. {
  63. .compatible = "qcom,dsi-ctrl-hw-v2.6",
  64. .data = &dsi_ctrl_v2_6,
  65. },
  66. {}
  67. };
  68. #ifdef CONFIG_DEBUG_FS
  69. static ssize_t debugfs_state_info_read(struct file *file,
  70. char __user *buff,
  71. size_t count,
  72. loff_t *ppos)
  73. {
  74. struct dsi_ctrl *dsi_ctrl = file->private_data;
  75. char *buf;
  76. u32 len = 0;
  77. if (!dsi_ctrl)
  78. return -ENODEV;
  79. if (*ppos)
  80. return 0;
  81. buf = kzalloc(SZ_4K, GFP_KERNEL);
  82. if (!buf)
  83. return -ENOMEM;
  84. /* Dump current state */
  85. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  86. len += snprintf((buf + len), (SZ_4K - len),
  87. "\tCTRL_ENGINE = %s\n",
  88. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  89. len += snprintf((buf + len), (SZ_4K - len),
  90. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  91. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  92. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  93. /* Dump clock information */
  94. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  95. len += snprintf((buf + len), (SZ_4K - len),
  96. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  97. dsi_ctrl->clk_freq.byte_clk_rate,
  98. dsi_ctrl->clk_freq.pix_clk_rate,
  99. dsi_ctrl->clk_freq.esc_clk_rate);
  100. if (len > count)
  101. len = count;
  102. len = min_t(size_t, len, SZ_4K);
  103. if (copy_to_user(buff, buf, len)) {
  104. kfree(buf);
  105. return -EFAULT;
  106. }
  107. *ppos += len;
  108. kfree(buf);
  109. return len;
  110. }
  111. static ssize_t debugfs_reg_dump_read(struct file *file,
  112. char __user *buff,
  113. size_t count,
  114. loff_t *ppos)
  115. {
  116. struct dsi_ctrl *dsi_ctrl = file->private_data;
  117. char *buf;
  118. u32 len = 0;
  119. struct dsi_clk_ctrl_info clk_info;
  120. int rc = 0;
  121. if (!dsi_ctrl)
  122. return -ENODEV;
  123. if (*ppos)
  124. return 0;
  125. buf = kzalloc(SZ_4K, GFP_KERNEL);
  126. if (!buf)
  127. return -ENOMEM;
  128. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  129. clk_info.clk_type = DSI_CORE_CLK;
  130. clk_info.clk_state = DSI_CLK_ON;
  131. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  132. if (rc) {
  133. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  134. kfree(buf);
  135. return rc;
  136. }
  137. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  138. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  139. buf, SZ_4K);
  140. clk_info.clk_state = DSI_CLK_OFF;
  141. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  142. if (rc) {
  143. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  144. kfree(buf);
  145. return rc;
  146. }
  147. if (len > count)
  148. len = count;
  149. len = min_t(size_t, len, SZ_4K);
  150. if (copy_to_user(buff, buf, len)) {
  151. kfree(buf);
  152. return -EFAULT;
  153. }
  154. *ppos += len;
  155. kfree(buf);
  156. return len;
  157. }
  158. static ssize_t debugfs_line_count_read(struct file *file,
  159. char __user *user_buf,
  160. size_t user_len,
  161. loff_t *ppos)
  162. {
  163. struct dsi_ctrl *dsi_ctrl = file->private_data;
  164. char *buf;
  165. int rc = 0;
  166. u32 len = 0;
  167. size_t max_len = min_t(size_t, user_len, SZ_4K);
  168. if (!dsi_ctrl)
  169. return -ENODEV;
  170. if (*ppos)
  171. return 0;
  172. buf = kzalloc(max_len, GFP_KERNEL);
  173. if (ZERO_OR_NULL_PTR(buf))
  174. return -ENOMEM;
  175. mutex_lock(&dsi_ctrl->ctrl_lock);
  176. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  177. dsi_ctrl->cmd_trigger_line);
  178. len += scnprintf((buf + len), max_len - len,
  179. "Command triggered at frame: %04x\n",
  180. dsi_ctrl->cmd_trigger_frame);
  181. len += scnprintf((buf + len), max_len - len,
  182. "Command successful at line: %04x\n",
  183. dsi_ctrl->cmd_success_line);
  184. len += scnprintf((buf + len), max_len - len,
  185. "Command successful at frame: %04x\n",
  186. dsi_ctrl->cmd_success_frame);
  187. mutex_unlock(&dsi_ctrl->ctrl_lock);
  188. if (len > max_len)
  189. len = max_len;
  190. if (copy_to_user(user_buf, buf, len)) {
  191. rc = -EFAULT;
  192. goto error;
  193. }
  194. *ppos += len;
  195. error:
  196. kfree(buf);
  197. return len;
  198. }
  199. static const struct file_operations state_info_fops = {
  200. .open = simple_open,
  201. .read = debugfs_state_info_read,
  202. };
  203. static const struct file_operations reg_dump_fops = {
  204. .open = simple_open,
  205. .read = debugfs_reg_dump_read,
  206. };
  207. static const struct file_operations cmd_dma_stats_fops = {
  208. .open = simple_open,
  209. .read = debugfs_line_count_read,
  210. };
  211. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  212. struct dentry *parent)
  213. {
  214. int rc = 0;
  215. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  216. if (!dsi_ctrl || !parent) {
  217. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  218. return -EINVAL;
  219. }
  220. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  221. if (IS_ERR_OR_NULL(dir)) {
  222. rc = PTR_ERR(dir);
  223. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  224. rc);
  225. goto error;
  226. }
  227. state_file = debugfs_create_file("state_info",
  228. 0444,
  229. dir,
  230. dsi_ctrl,
  231. &state_info_fops);
  232. if (IS_ERR_OR_NULL(state_file)) {
  233. rc = PTR_ERR(state_file);
  234. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  235. goto error_remove_dir;
  236. }
  237. reg_dump = debugfs_create_file("reg_dump",
  238. 0444,
  239. dir,
  240. dsi_ctrl,
  241. &reg_dump_fops);
  242. if (IS_ERR_OR_NULL(reg_dump)) {
  243. rc = PTR_ERR(reg_dump);
  244. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  245. goto error_remove_dir;
  246. }
  247. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  248. 0600,
  249. dir,
  250. &dsi_ctrl->enable_cmd_dma_stats);
  251. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  252. rc = PTR_ERR(cmd_dma_logs);
  253. DSI_CTRL_ERR(dsi_ctrl,
  254. "enable cmd dma stats failed, rc=%d\n",
  255. rc);
  256. goto error_remove_dir;
  257. }
  258. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  259. 0444,
  260. dir,
  261. dsi_ctrl,
  262. &cmd_dma_stats_fops);
  263. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  264. rc = PTR_ERR(cmd_dma_logs);
  265. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  266. rc);
  267. goto error_remove_dir;
  268. }
  269. dsi_ctrl->debugfs_root = dir;
  270. return rc;
  271. error_remove_dir:
  272. debugfs_remove(dir);
  273. error:
  274. return rc;
  275. }
  276. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  277. {
  278. if (dsi_ctrl->debugfs_root) {
  279. debugfs_remove(dsi_ctrl->debugfs_root);
  280. dsi_ctrl->debugfs_root = NULL;
  281. }
  282. return 0;
  283. }
  284. #else
  285. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  286. {
  287. return 0;
  288. }
  289. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  290. {
  291. return 0;
  292. }
  293. #endif /* CONFIG_DEBUG_FS */
  294. static inline struct msm_gem_address_space*
  295. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  296. int domain)
  297. {
  298. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  299. return NULL;
  300. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  301. }
  302. static void dsi_ctrl_dma_cmd_wait_for_done(struct dsi_ctrl *dsi_ctrl)
  303. {
  304. int ret = 0;
  305. u32 status;
  306. u32 mask = DSI_CMD_MODE_DMA_DONE;
  307. struct dsi_ctrl_hw_ops dsi_hw_ops;
  308. dsi_hw_ops = dsi_ctrl->hw.ops;
  309. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  310. ret = wait_for_completion_timeout(
  311. &dsi_ctrl->irq_info.cmd_dma_done,
  312. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  313. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  314. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  315. if (status & mask) {
  316. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  317. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  318. status);
  319. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1);
  320. DSI_CTRL_WARN(dsi_ctrl,
  321. "dma_tx done but irq not triggered\n");
  322. } else {
  323. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_ERROR);
  324. DSI_CTRL_ERR(dsi_ctrl,
  325. "Command transfer failed\n");
  326. }
  327. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  328. DSI_SINT_CMD_MODE_DMA_DONE);
  329. }
  330. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT);
  331. }
  332. /**
  333. * dsi_ctrl_clear_dma_status - API to clear DMA status
  334. * @dsi_ctrl: DSI controller handle.
  335. */
  336. static void dsi_ctrl_clear_dma_status(struct dsi_ctrl *dsi_ctrl)
  337. {
  338. struct dsi_ctrl_hw_ops dsi_hw_ops;
  339. u32 status = 0;
  340. if (!dsi_ctrl) {
  341. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  342. return;
  343. }
  344. dsi_hw_ops = dsi_ctrl->hw.ops;
  345. status = dsi_hw_ops.poll_dma_status(&dsi_ctrl->hw);
  346. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, status);
  347. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  348. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw, status);
  349. }
  350. static void dsi_ctrl_post_cmd_transfer(struct dsi_ctrl *dsi_ctrl)
  351. {
  352. int rc = 0;
  353. struct dsi_clk_ctrl_info clk_info;
  354. u32 mask = BIT(DSI_FIFO_OVERFLOW);
  355. mutex_lock(&dsi_ctrl->ctrl_lock);
  356. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, dsi_ctrl->cell_index, dsi_ctrl->pending_cmd_flags);
  357. /* In case of broadcast messages, we poll on the slave controller. */
  358. if ((dsi_ctrl->pending_cmd_flags & DSI_CTRL_CMD_BROADCAST) &&
  359. !(dsi_ctrl->pending_cmd_flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  360. dsi_ctrl_clear_dma_status(dsi_ctrl);
  361. } else {
  362. dsi_ctrl_dma_cmd_wait_for_done(dsi_ctrl);
  363. }
  364. /* Command engine disable, unmask overflow, remove vote on clocks and gdsc */
  365. rc = dsi_ctrl_set_cmd_engine_state(dsi_ctrl, DSI_CTRL_ENGINE_OFF, false);
  366. if (rc)
  367. DSI_CTRL_ERR(dsi_ctrl, "failed to disable command engine\n");
  368. if (!(dsi_ctrl->pending_cmd_flags & DSI_CTRL_CMD_READ))
  369. dsi_ctrl_mask_error_status_interrupts(dsi_ctrl, mask, false);
  370. mutex_unlock(&dsi_ctrl->ctrl_lock);
  371. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  372. clk_info.clk_type = DSI_ALL_CLKS;
  373. clk_info.clk_state = DSI_CLK_OFF;
  374. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  375. if (rc)
  376. DSI_CTRL_ERR(dsi_ctrl, "failed to disable clocks\n");
  377. (void)pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  378. }
  379. static void dsi_ctrl_post_cmd_transfer_work(struct work_struct *work)
  380. {
  381. struct dsi_ctrl *dsi_ctrl = NULL;
  382. dsi_ctrl = container_of(work, struct dsi_ctrl, post_cmd_tx_work);
  383. dsi_ctrl_post_cmd_transfer(dsi_ctrl);
  384. dsi_ctrl->post_tx_queued = false;
  385. }
  386. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  387. {
  388. /*
  389. * If a command is triggered right after another command,
  390. * check if the previous command transfer is completed. If
  391. * transfer is done, cancel any work that has been
  392. * queued. Otherwise wait till the work is scheduled and
  393. * completed before triggering the next command by
  394. * flushing the workqueue.
  395. *
  396. * cancel_work_sync returns true if the work has not yet been scheduled, in that case as
  397. * we are cancelling the work we need to explicitly call the post_cmd_transfer API to
  398. * clean up the states.
  399. */
  400. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  401. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  402. if (cancel_work_sync(&dsi_ctrl->post_cmd_tx_work)) {
  403. dsi_ctrl_post_cmd_transfer(dsi_ctrl);
  404. dsi_ctrl->post_tx_queued = false;
  405. }
  406. } else {
  407. flush_workqueue(dsi_ctrl->post_cmd_tx_workq);
  408. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  409. }
  410. }
  411. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  412. enum dsi_ctrl_driver_ops op,
  413. u32 op_state)
  414. {
  415. int rc = 0;
  416. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  417. SDE_EVT32_VERBOSE(dsi_ctrl->cell_index, op, op_state);
  418. switch (op) {
  419. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  420. if (state->power_state == op_state) {
  421. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  422. op_state);
  423. rc = -EINVAL;
  424. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  425. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  426. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  427. op_state,
  428. state->vid_engine_state);
  429. rc = -EINVAL;
  430. }
  431. }
  432. break;
  433. case DSI_CTRL_OP_CMD_ENGINE:
  434. if (state->cmd_engine_state == op_state) {
  435. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  436. op_state);
  437. rc = -EINVAL;
  438. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  439. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  440. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  441. op,
  442. state->power_state,
  443. state->controller_state);
  444. rc = -EINVAL;
  445. }
  446. break;
  447. case DSI_CTRL_OP_VID_ENGINE:
  448. if (state->vid_engine_state == op_state) {
  449. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  450. op_state);
  451. rc = -EINVAL;
  452. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  453. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  454. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  455. op,
  456. state->power_state,
  457. state->controller_state);
  458. rc = -EINVAL;
  459. }
  460. break;
  461. case DSI_CTRL_OP_HOST_ENGINE:
  462. if (state->controller_state == op_state) {
  463. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  464. op_state);
  465. rc = -EINVAL;
  466. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  467. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  468. op_state,
  469. state->power_state);
  470. rc = -EINVAL;
  471. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  472. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  473. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  474. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  475. op_state,
  476. state->cmd_engine_state,
  477. state->vid_engine_state);
  478. rc = -EINVAL;
  479. }
  480. break;
  481. case DSI_CTRL_OP_CMD_TX:
  482. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  483. (!state->host_initialized) ||
  484. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  485. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  486. op,
  487. state->power_state,
  488. state->host_initialized,
  489. state->cmd_engine_state);
  490. rc = -EINVAL;
  491. }
  492. break;
  493. case DSI_CTRL_OP_HOST_INIT:
  494. if (state->host_initialized == op_state) {
  495. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  496. op_state);
  497. rc = -EINVAL;
  498. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  499. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  500. op, state->power_state);
  501. rc = -EINVAL;
  502. }
  503. break;
  504. case DSI_CTRL_OP_TPG:
  505. if (state->tpg_enabled == op_state) {
  506. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  507. op_state);
  508. rc = -EINVAL;
  509. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  510. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  511. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  512. op,
  513. state->power_state,
  514. state->controller_state);
  515. rc = -EINVAL;
  516. }
  517. break;
  518. case DSI_CTRL_OP_PHY_SW_RESET:
  519. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  520. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  521. op, state->power_state);
  522. rc = -EINVAL;
  523. }
  524. break;
  525. case DSI_CTRL_OP_ASYNC_TIMING:
  526. if (state->vid_engine_state != op_state) {
  527. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  528. op_state);
  529. rc = -EINVAL;
  530. }
  531. break;
  532. default:
  533. rc = -ENOTSUPP;
  534. break;
  535. }
  536. return rc;
  537. }
  538. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  539. {
  540. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  541. if (!state) {
  542. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  543. return -EINVAL;
  544. }
  545. if (!state->host_initialized)
  546. return false;
  547. return true;
  548. }
  549. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  550. enum dsi_ctrl_driver_ops op,
  551. u32 op_state)
  552. {
  553. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  554. switch (op) {
  555. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  556. state->power_state = op_state;
  557. break;
  558. case DSI_CTRL_OP_CMD_ENGINE:
  559. state->cmd_engine_state = op_state;
  560. break;
  561. case DSI_CTRL_OP_VID_ENGINE:
  562. state->vid_engine_state = op_state;
  563. break;
  564. case DSI_CTRL_OP_HOST_ENGINE:
  565. state->controller_state = op_state;
  566. break;
  567. case DSI_CTRL_OP_HOST_INIT:
  568. state->host_initialized = (op_state == 1) ? true : false;
  569. break;
  570. case DSI_CTRL_OP_TPG:
  571. state->tpg_enabled = (op_state == 1) ? true : false;
  572. break;
  573. case DSI_CTRL_OP_CMD_TX:
  574. case DSI_CTRL_OP_PHY_SW_RESET:
  575. default:
  576. break;
  577. }
  578. }
  579. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  580. struct dsi_ctrl *ctrl)
  581. {
  582. int rc = 0;
  583. void __iomem *ptr;
  584. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  585. if (IS_ERR(ptr)) {
  586. rc = PTR_ERR(ptr);
  587. return rc;
  588. }
  589. ctrl->hw.base = ptr;
  590. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  591. switch (ctrl->version) {
  592. case DSI_CTRL_VERSION_2_2:
  593. case DSI_CTRL_VERSION_2_3:
  594. case DSI_CTRL_VERSION_2_4:
  595. case DSI_CTRL_VERSION_2_5:
  596. case DSI_CTRL_VERSION_2_6:
  597. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  598. if (IS_ERR(ptr)) {
  599. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  600. rc = PTR_ERR(ptr);
  601. return rc;
  602. }
  603. ctrl->hw.disp_cc_base = ptr;
  604. ctrl->hw.mmss_misc_base = NULL;
  605. ptr = msm_ioremap(pdev, "mdp_intf_base", ctrl->name);
  606. if (!IS_ERR(ptr))
  607. ctrl->hw.mdp_intf_base = ptr;
  608. break;
  609. default:
  610. break;
  611. }
  612. return rc;
  613. }
  614. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  615. {
  616. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  617. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  618. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  619. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  620. if (core->mdp_core_clk)
  621. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  622. if (core->iface_clk)
  623. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  624. if (core->core_mmss_clk)
  625. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  626. if (core->bus_clk)
  627. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  628. if (core->mnoc_clk)
  629. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  630. memset(core, 0x0, sizeof(*core));
  631. if (hs_link->byte_clk)
  632. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  633. if (hs_link->pixel_clk)
  634. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  635. if (lp_link->esc_clk)
  636. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  637. if (hs_link->byte_intf_clk)
  638. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  639. memset(hs_link, 0x0, sizeof(*hs_link));
  640. memset(lp_link, 0x0, sizeof(*lp_link));
  641. if (rcg->byte_clk)
  642. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  643. if (rcg->pixel_clk)
  644. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  645. memset(rcg, 0x0, sizeof(*rcg));
  646. return 0;
  647. }
  648. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  649. struct dsi_ctrl *ctrl)
  650. {
  651. int rc = 0;
  652. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  653. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  654. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  655. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  656. struct dsi_clk_link_set *xo = &ctrl->clk_info.xo_clk;
  657. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  658. if (IS_ERR(core->mdp_core_clk)) {
  659. core->mdp_core_clk = NULL;
  660. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  661. }
  662. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  663. if (IS_ERR(core->iface_clk)) {
  664. core->iface_clk = NULL;
  665. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  666. }
  667. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  668. if (IS_ERR(core->core_mmss_clk)) {
  669. core->core_mmss_clk = NULL;
  670. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  671. rc);
  672. }
  673. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  674. if (IS_ERR(core->bus_clk)) {
  675. core->bus_clk = NULL;
  676. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  677. }
  678. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  679. if (IS_ERR(core->mnoc_clk)) {
  680. core->mnoc_clk = NULL;
  681. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  682. }
  683. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  684. if (IS_ERR(hs_link->byte_clk)) {
  685. rc = PTR_ERR(hs_link->byte_clk);
  686. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  687. goto fail;
  688. }
  689. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  690. if (IS_ERR(hs_link->pixel_clk)) {
  691. rc = PTR_ERR(hs_link->pixel_clk);
  692. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  693. goto fail;
  694. }
  695. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  696. if (IS_ERR(lp_link->esc_clk)) {
  697. rc = PTR_ERR(lp_link->esc_clk);
  698. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  699. goto fail;
  700. }
  701. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  702. if (IS_ERR(hs_link->byte_intf_clk)) {
  703. hs_link->byte_intf_clk = NULL;
  704. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  705. }
  706. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  707. if (IS_ERR(rcg->byte_clk)) {
  708. rc = PTR_ERR(rcg->byte_clk);
  709. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  710. goto fail;
  711. }
  712. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  713. if (IS_ERR(rcg->pixel_clk)) {
  714. rc = PTR_ERR(rcg->pixel_clk);
  715. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  716. goto fail;
  717. }
  718. xo->byte_clk = devm_clk_get(&pdev->dev, "xo");
  719. if (IS_ERR(xo->byte_clk)) {
  720. xo->byte_clk = NULL;
  721. DSI_CTRL_DEBUG(ctrl, "failed to get xo clk, rc=%d\n", rc);
  722. }
  723. xo->pixel_clk = xo->byte_clk;
  724. return 0;
  725. fail:
  726. dsi_ctrl_clocks_deinit(ctrl);
  727. return rc;
  728. }
  729. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  730. {
  731. int i = 0;
  732. int rc = 0;
  733. struct dsi_regulator_info *regs;
  734. regs = &ctrl->pwr_info.digital;
  735. for (i = 0; i < regs->count; i++) {
  736. if (!regs->vregs[i].vreg)
  737. DSI_CTRL_ERR(ctrl,
  738. "vreg is NULL, should not reach here\n");
  739. else
  740. devm_regulator_put(regs->vregs[i].vreg);
  741. }
  742. regs = &ctrl->pwr_info.host_pwr;
  743. for (i = 0; i < regs->count; i++) {
  744. if (!regs->vregs[i].vreg)
  745. DSI_CTRL_ERR(ctrl,
  746. "vreg is NULL, should not reach here\n");
  747. else
  748. devm_regulator_put(regs->vregs[i].vreg);
  749. }
  750. if (!ctrl->pwr_info.host_pwr.vregs) {
  751. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  752. ctrl->pwr_info.host_pwr.vregs = NULL;
  753. ctrl->pwr_info.host_pwr.count = 0;
  754. }
  755. if (!ctrl->pwr_info.digital.vregs) {
  756. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  757. ctrl->pwr_info.digital.vregs = NULL;
  758. ctrl->pwr_info.digital.count = 0;
  759. }
  760. return rc;
  761. }
  762. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  763. struct dsi_ctrl *ctrl)
  764. {
  765. int rc = 0;
  766. int i = 0;
  767. struct dsi_regulator_info *regs;
  768. struct regulator *vreg = NULL;
  769. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  770. &ctrl->pwr_info.digital,
  771. "qcom,core-supply-entries");
  772. if (rc)
  773. DSI_CTRL_DEBUG(ctrl,
  774. "failed to get digital supply, rc = %d\n", rc);
  775. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  776. &ctrl->pwr_info.host_pwr,
  777. "qcom,ctrl-supply-entries");
  778. if (rc) {
  779. DSI_CTRL_ERR(ctrl,
  780. "failed to get host power supplies, rc = %d\n", rc);
  781. goto error_digital;
  782. }
  783. regs = &ctrl->pwr_info.digital;
  784. for (i = 0; i < regs->count; i++) {
  785. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  786. if (IS_ERR(vreg)) {
  787. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  788. regs->vregs[i].vreg_name);
  789. rc = PTR_ERR(vreg);
  790. goto error_host_pwr;
  791. }
  792. regs->vregs[i].vreg = vreg;
  793. }
  794. regs = &ctrl->pwr_info.host_pwr;
  795. for (i = 0; i < regs->count; i++) {
  796. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  797. if (IS_ERR(vreg)) {
  798. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  799. regs->vregs[i].vreg_name);
  800. for (--i; i >= 0; i--)
  801. devm_regulator_put(regs->vregs[i].vreg);
  802. rc = PTR_ERR(vreg);
  803. goto error_digital_put;
  804. }
  805. regs->vregs[i].vreg = vreg;
  806. }
  807. return rc;
  808. error_digital_put:
  809. regs = &ctrl->pwr_info.digital;
  810. for (i = 0; i < regs->count; i++)
  811. devm_regulator_put(regs->vregs[i].vreg);
  812. error_host_pwr:
  813. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  814. ctrl->pwr_info.host_pwr.vregs = NULL;
  815. ctrl->pwr_info.host_pwr.count = 0;
  816. error_digital:
  817. if (ctrl->pwr_info.digital.vregs)
  818. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  819. ctrl->pwr_info.digital.vregs = NULL;
  820. ctrl->pwr_info.digital.count = 0;
  821. return rc;
  822. }
  823. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  824. struct dsi_host_config *config)
  825. {
  826. int rc = 0;
  827. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  828. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  829. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  830. config->panel_mode);
  831. rc = -EINVAL;
  832. goto err;
  833. }
  834. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  835. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  836. rc = -EINVAL;
  837. goto err;
  838. }
  839. err:
  840. return rc;
  841. }
  842. /* Function returns number of bits per pxl */
  843. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  844. {
  845. u32 bpp = 0;
  846. switch (dst_format) {
  847. case DSI_PIXEL_FORMAT_RGB111:
  848. bpp = 3;
  849. break;
  850. case DSI_PIXEL_FORMAT_RGB332:
  851. bpp = 8;
  852. break;
  853. case DSI_PIXEL_FORMAT_RGB444:
  854. bpp = 12;
  855. break;
  856. case DSI_PIXEL_FORMAT_RGB565:
  857. bpp = 16;
  858. break;
  859. case DSI_PIXEL_FORMAT_RGB666:
  860. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  861. bpp = 18;
  862. break;
  863. case DSI_PIXEL_FORMAT_RGB888:
  864. bpp = 24;
  865. break;
  866. default:
  867. bpp = 24;
  868. break;
  869. }
  870. return bpp;
  871. }
  872. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  873. struct dsi_host_config *config, void *clk_handle,
  874. struct dsi_display_mode *mode)
  875. {
  876. int rc = 0;
  877. u32 num_of_lanes = 0;
  878. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  879. u32 bpp, frame_time_us, byte_intf_clk_div;
  880. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  881. byte_clk_rate, byte_intf_clk_rate;
  882. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  883. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  884. struct dsi_mode_info *timing = &config->video_timing;
  885. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  886. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  887. /* Get bits per pxl in destination format */
  888. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  889. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  890. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  891. num_of_lanes++;
  892. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  893. num_of_lanes++;
  894. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  895. num_of_lanes++;
  896. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  897. num_of_lanes++;
  898. if (split_link->enabled)
  899. num_of_lanes = split_link->lanes_per_sublink;
  900. config->common_config.num_data_lanes = num_of_lanes;
  901. config->common_config.bpp = bpp;
  902. if (config->bit_clk_rate_hz_override != 0) {
  903. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  904. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  905. bit_rate *= bits_per_symbol;
  906. do_div(bit_rate, num_of_symbols);
  907. }
  908. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  909. /* Calculate the bit rate needed to match dsi transfer time */
  910. bit_rate = min_dsi_clk_hz * frame_time_us;
  911. do_div(bit_rate, dsi_transfer_time_us);
  912. bit_rate = bit_rate * num_of_lanes;
  913. } else {
  914. h_period = dsi_h_total_dce(timing);
  915. v_period = DSI_V_TOTAL(timing);
  916. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  917. }
  918. pclk_rate = bit_rate;
  919. do_div(pclk_rate, bpp);
  920. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  921. bit_rate_per_lane = bit_rate;
  922. do_div(bit_rate_per_lane, num_of_lanes);
  923. byte_clk_rate = bit_rate_per_lane;
  924. /**
  925. * Ensure that the byte clock rate is even to avoid failures
  926. * during set rate for byte intf clock. Round up to the nearest
  927. * even number for byte clk.
  928. */
  929. byte_clk_rate = DIV_ROUND_CLOSEST(byte_clk_rate, 8);
  930. byte_clk_rate = ((byte_clk_rate + 1) & ~BIT(0));
  931. byte_intf_clk_rate = byte_clk_rate;
  932. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  933. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  934. config->bit_clk_rate_hz = byte_clk_rate * 8;
  935. } else {
  936. do_div(bit_rate, bits_per_symbol);
  937. bit_rate *= num_of_symbols;
  938. bit_rate_per_lane = bit_rate;
  939. do_div(bit_rate_per_lane, num_of_lanes);
  940. byte_clk_rate = bit_rate_per_lane;
  941. do_div(byte_clk_rate, 7);
  942. /* For CPHY, byte_intf_clk is same as byte_clk */
  943. byte_intf_clk_rate = byte_clk_rate;
  944. config->bit_clk_rate_hz = byte_clk_rate * 7;
  945. }
  946. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  947. bit_rate, bit_rate_per_lane);
  948. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  949. byte_clk_rate, byte_intf_clk_rate);
  950. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  951. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  952. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  953. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  954. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  955. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  956. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  957. dsi_ctrl->cell_index);
  958. if (rc)
  959. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  960. return rc;
  961. }
  962. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  963. {
  964. int rc = 0;
  965. if (enable) {
  966. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  967. if (rc < 0) {
  968. DSI_CTRL_ERR(dsi_ctrl,
  969. "Power resource enable failed, rc=%d\n", rc);
  970. goto error;
  971. }
  972. if (!dsi_ctrl->current_state.host_initialized) {
  973. rc = dsi_pwr_enable_regulator(
  974. &dsi_ctrl->pwr_info.host_pwr, true);
  975. if (rc) {
  976. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  977. goto error_get_sync;
  978. }
  979. }
  980. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  981. true);
  982. if (rc) {
  983. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  984. rc);
  985. (void)dsi_pwr_enable_regulator(
  986. &dsi_ctrl->pwr_info.host_pwr,
  987. false
  988. );
  989. goto error_get_sync;
  990. }
  991. return rc;
  992. } else {
  993. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  994. false);
  995. if (rc) {
  996. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  997. rc);
  998. goto error;
  999. }
  1000. if (!dsi_ctrl->current_state.host_initialized) {
  1001. rc = dsi_pwr_enable_regulator(
  1002. &dsi_ctrl->pwr_info.host_pwr, false);
  1003. if (rc) {
  1004. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  1005. goto error;
  1006. }
  1007. }
  1008. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  1009. return rc;
  1010. }
  1011. error_get_sync:
  1012. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  1013. error:
  1014. return rc;
  1015. }
  1016. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  1017. const struct mipi_dsi_packet *packet,
  1018. u8 **buffer,
  1019. u32 *size)
  1020. {
  1021. int rc = 0;
  1022. u8 *buf = NULL;
  1023. u32 len, i;
  1024. u8 cmd_type = 0;
  1025. len = packet->size;
  1026. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  1027. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  1028. if (!buf)
  1029. return -ENOMEM;
  1030. for (i = 0; i < len; i++) {
  1031. if (i >= packet->size)
  1032. buf[i] = 0xFF;
  1033. else if (i < sizeof(packet->header))
  1034. buf[i] = packet->header[i];
  1035. else
  1036. buf[i] = packet->payload[i - sizeof(packet->header)];
  1037. }
  1038. if (packet->payload_length > 0)
  1039. buf[3] |= BIT(6);
  1040. /* Swap BYTE order in the command buffer for MSM */
  1041. buf[0] = packet->header[1];
  1042. buf[1] = packet->header[2];
  1043. buf[2] = packet->header[0];
  1044. /* send embedded BTA for read commands */
  1045. cmd_type = buf[2] & 0x3f;
  1046. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  1047. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1048. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1049. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1050. buf[3] |= BIT(5);
  1051. *buffer = buf;
  1052. *size = len;
  1053. return rc;
  1054. }
  1055. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1056. {
  1057. int rc = 0;
  1058. if (!dsi_ctrl) {
  1059. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1060. return -EINVAL;
  1061. }
  1062. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1063. return -EINVAL;
  1064. mutex_lock(&dsi_ctrl->ctrl_lock);
  1065. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1066. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1067. return rc;
  1068. }
  1069. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1070. u32 cmd_len,
  1071. u32 *flags)
  1072. {
  1073. int rc = 0;
  1074. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1075. /* if command size plus header is greater than fifo size */
  1076. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1077. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1078. return -ENOTSUPP;
  1079. }
  1080. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1081. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1082. return -ENOTSUPP;
  1083. }
  1084. }
  1085. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1086. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1087. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1088. return -ENOTSUPP;
  1089. }
  1090. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1091. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1092. return -ENOTSUPP;
  1093. }
  1094. if ((cmd_len + 4) > SZ_4K) {
  1095. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1096. return -ENOTSUPP;
  1097. }
  1098. }
  1099. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1100. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1101. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1102. return -ENOTSUPP;
  1103. }
  1104. }
  1105. return rc;
  1106. }
  1107. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1108. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1109. {
  1110. u32 line_no = 0, window = 0, sched_line_no = 0;
  1111. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1112. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1113. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1114. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1115. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1116. /*
  1117. * In case of command scheduling in video mode, the line at which
  1118. * the command is scheduled can revert to the default value i.e. 1
  1119. * for the following cases:
  1120. * 1) No schedule line defined by the panel.
  1121. * 2) schedule line defined is greater than VFP.
  1122. */
  1123. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1124. dsi_hw_ops.schedule_dma_cmd &&
  1125. (dsi_ctrl->current_state.vid_engine_state ==
  1126. DSI_CTRL_ENGINE_ON)) {
  1127. sched_line_no = (line_no == 0) ? 1 : line_no;
  1128. if (timing) {
  1129. if (sched_line_no >= timing->v_front_porch)
  1130. sched_line_no = 1;
  1131. sched_line_no += timing->v_back_porch +
  1132. timing->v_sync_width + timing->v_active;
  1133. }
  1134. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1135. }
  1136. /*
  1137. * In case of command scheduling in command mode, set the maximum
  1138. * possible size of the DMA start window in case no schedule line and
  1139. * window size properties are defined by the panel.
  1140. */
  1141. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1142. dsi_hw_ops.configure_cmddma_window) {
  1143. sched_line_no = (line_no == 0) ? TEARCHECK_WINDOW_SIZE :
  1144. line_no;
  1145. window = (window == 0) ? timing->v_active : window;
  1146. sched_line_no += timing->v_active;
  1147. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1148. sched_line_no, window);
  1149. }
  1150. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1151. sched_line_no, window);
  1152. }
  1153. static u32 calculate_schedule_line(struct dsi_ctrl *dsi_ctrl, u32 flags)
  1154. {
  1155. u32 line_no = 0x1;
  1156. struct dsi_mode_info *timing;
  1157. /* check if custom dma scheduling line needed */
  1158. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1159. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1160. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1161. timing = &(dsi_ctrl->host_config.video_timing);
  1162. if (timing)
  1163. line_no += timing->v_back_porch + timing->v_sync_width +
  1164. timing->v_active;
  1165. return line_no;
  1166. }
  1167. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1168. const struct mipi_dsi_msg *msg,
  1169. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1170. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1171. u32 flags)
  1172. {
  1173. u32 hw_flags = 0;
  1174. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1175. struct dsi_split_link_config *split_link;
  1176. split_link = &(dsi_ctrl->host_config.common_config.split_link);
  1177. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1178. msg->flags);
  1179. if (dsi_ctrl->hw.reset_trig_ctrl)
  1180. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1181. &dsi_ctrl->host_config.common_config);
  1182. if (dsi_hw_ops.splitlink_cmd_setup && split_link->enabled)
  1183. dsi_hw_ops.splitlink_cmd_setup(&dsi_ctrl->hw,
  1184. &dsi_ctrl->host_config.common_config, flags);
  1185. /*
  1186. * Always enable DMA scheduling for video mode panel.
  1187. *
  1188. * In video mode panel, if the DMA is triggered very close to
  1189. * the beginning of the active window and the DMA transfer
  1190. * happens in the last line of VBP, then the HW state will
  1191. * stay in ‘wait’ and return to ‘idle’ in the first line of VFP.
  1192. * But somewhere in the middle of the active window, if SW
  1193. * disables DSI command mode engine while the HW is still
  1194. * waiting and re-enable after timing engine is OFF. So the
  1195. * HW never ‘sees’ another vblank line and hence it gets
  1196. * stuck in the ‘wait’ state.
  1197. */
  1198. if ((flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED) ||
  1199. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE))
  1200. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1201. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1202. DSI_OP_CMD_MODE);
  1203. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1204. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1205. if (flags & DSI_CTRL_CMD_LAST_COMMAND)
  1206. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1207. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1208. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1209. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1210. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1211. &dsi_ctrl->hw,
  1212. cmd_mem,
  1213. hw_flags);
  1214. } else {
  1215. dsi_hw_ops.kickoff_command(
  1216. &dsi_ctrl->hw,
  1217. cmd_mem,
  1218. hw_flags);
  1219. }
  1220. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1221. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1222. cmd,
  1223. hw_flags);
  1224. }
  1225. }
  1226. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1227. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1228. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1229. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1230. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1231. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1232. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1233. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1234. &dsi_ctrl->hw,
  1235. cmd_mem,
  1236. hw_flags);
  1237. } else {
  1238. dsi_hw_ops.kickoff_command(
  1239. &dsi_ctrl->hw,
  1240. cmd_mem,
  1241. hw_flags);
  1242. }
  1243. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1244. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1245. cmd,
  1246. hw_flags);
  1247. }
  1248. if (dsi_ctrl->enable_cmd_dma_stats) {
  1249. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1250. dsi_ctrl->cmd_mode);
  1251. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1252. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1253. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1254. dsi_ctrl->cmd_trigger_line,
  1255. dsi_ctrl->cmd_trigger_frame);
  1256. }
  1257. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1258. /*
  1259. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1260. * mode command followed by embedded mode. Otherwise it will
  1261. * result in smmu write faults with DSI as client.
  1262. */
  1263. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1264. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1265. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1266. dsi_ctrl->cmd_len = 0;
  1267. }
  1268. }
  1269. }
  1270. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1271. {
  1272. int rc = 0;
  1273. struct mipi_dsi_packet packet;
  1274. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1275. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1276. const struct mipi_dsi_msg *msg;
  1277. u32 length = 0;
  1278. u8 *buffer = NULL;
  1279. u32 cnt = 0;
  1280. u8 *cmdbuf;
  1281. u32 *flags;
  1282. msg = &cmd_desc->msg;
  1283. flags = &cmd_desc->ctrl_flags;
  1284. /* Validate the mode before sending the command */
  1285. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1286. if (rc) {
  1287. DSI_CTRL_ERR(dsi_ctrl,
  1288. "Cmd tx validation failed, cannot transfer cmd\n");
  1289. rc = -ENOTSUPP;
  1290. goto error;
  1291. }
  1292. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, *flags);
  1293. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1294. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1295. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1296. true : false;
  1297. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1298. true : false;
  1299. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1300. true : false;
  1301. cmd_mem.datatype = msg->type;
  1302. cmd_mem.length = msg->tx_len;
  1303. dsi_ctrl->cmd_len = msg->tx_len;
  1304. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1305. DSI_CTRL_DEBUG(dsi_ctrl,
  1306. "non-embedded mode , size of command =%zd\n",
  1307. msg->tx_len);
  1308. goto kickoff;
  1309. }
  1310. rc = mipi_dsi_create_packet(&packet, msg);
  1311. if (rc) {
  1312. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1313. rc);
  1314. goto error;
  1315. }
  1316. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1317. &packet,
  1318. &buffer,
  1319. &length);
  1320. if (rc) {
  1321. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1322. goto error;
  1323. }
  1324. /*
  1325. * In case of broadcast CMD length cannot be greater than 512 bytes
  1326. * as specified by HW limitations. Need to overwrite the flags to
  1327. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1328. */
  1329. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) && (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1330. if (((dsi_ctrl->cmd_len + length) > 240) && !(*flags & DSI_CTRL_CMD_LAST_COMMAND)) {
  1331. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1332. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1, *flags);
  1333. }
  1334. }
  1335. if (*flags & DSI_CTRL_CMD_LAST_COMMAND)
  1336. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1337. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1338. /* Embedded mode config is selected */
  1339. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1340. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1341. true : false;
  1342. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1343. true : false;
  1344. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1345. true : false;
  1346. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1347. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1348. for (cnt = 0; cnt < length; cnt++)
  1349. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1350. dsi_ctrl->cmd_len += length;
  1351. if (*flags & DSI_CTRL_CMD_LAST_COMMAND) {
  1352. cmd_mem.length = dsi_ctrl->cmd_len;
  1353. dsi_ctrl->cmd_len = 0;
  1354. } else {
  1355. goto error;
  1356. }
  1357. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1358. cmd.command = (u32 *)buffer;
  1359. cmd.size = length;
  1360. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1361. true : false;
  1362. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1363. true : false;
  1364. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1365. true : false;
  1366. }
  1367. kickoff:
  1368. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1369. error:
  1370. if (buffer)
  1371. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1372. return rc;
  1373. }
  1374. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *rx_cmd, u32 size)
  1375. {
  1376. int rc = 0;
  1377. const struct mipi_dsi_msg *rx_msg = &rx_cmd->msg;
  1378. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1379. u16 dflags = rx_msg->flags;
  1380. struct dsi_cmd_desc cmd= {
  1381. .msg.channel = rx_msg->channel,
  1382. .msg.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1383. .msg.tx_len = 2,
  1384. .msg.tx_buf = tx,
  1385. .msg.flags = rx_msg->flags,
  1386. };
  1387. /* remove last message flag to batch max packet cmd to read command */
  1388. dflags &= ~BIT(3);
  1389. cmd.msg.flags = dflags;
  1390. cmd.ctrl_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1391. rc = dsi_message_tx(dsi_ctrl, &cmd);
  1392. if (rc)
  1393. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1394. rc);
  1395. return rc;
  1396. }
  1397. /* Helper functions to support DCS read operation */
  1398. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1399. unsigned char *buff)
  1400. {
  1401. u8 *data = msg->rx_buf;
  1402. int read_len = 1;
  1403. if (!data)
  1404. return 0;
  1405. /* remove dcs type */
  1406. if (msg->rx_len >= 1)
  1407. data[0] = buff[1];
  1408. else
  1409. read_len = 0;
  1410. return read_len;
  1411. }
  1412. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1413. unsigned char *buff)
  1414. {
  1415. u8 *data = msg->rx_buf;
  1416. int read_len = 2;
  1417. if (!data)
  1418. return 0;
  1419. /* remove dcs type */
  1420. if (msg->rx_len >= 2) {
  1421. data[0] = buff[1];
  1422. data[1] = buff[2];
  1423. } else {
  1424. read_len = 0;
  1425. }
  1426. return read_len;
  1427. }
  1428. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1429. unsigned char *buff)
  1430. {
  1431. if (!msg->rx_buf)
  1432. return 0;
  1433. /* remove dcs type */
  1434. if (msg->rx_buf && msg->rx_len)
  1435. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1436. return msg->rx_len;
  1437. }
  1438. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1439. {
  1440. int rc = 0;
  1441. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1442. u32 current_read_len = 0, total_bytes_read = 0;
  1443. bool short_resp = false;
  1444. bool read_done = false;
  1445. u32 dlen, diff, rlen;
  1446. unsigned char *buff = NULL;
  1447. char cmd;
  1448. const struct mipi_dsi_msg *msg;
  1449. u32 buffer_sz = 0, header_offset = 0;
  1450. u8 *head = NULL;
  1451. if (!cmd_desc) {
  1452. DSI_CTRL_ERR(dsi_ctrl, "Invalid command\n");
  1453. rc = -EINVAL;
  1454. goto error;
  1455. }
  1456. msg = &cmd_desc->msg;
  1457. rlen = msg->rx_len;
  1458. if (msg->rx_len <= 2) {
  1459. short_resp = true;
  1460. rd_pkt_size = msg->rx_len;
  1461. total_read_len = 4;
  1462. /*
  1463. * buffer size: header + data
  1464. * No 32 bits alignment issue, thus offset is 0
  1465. */
  1466. buffer_sz = 4;
  1467. } else {
  1468. short_resp = false;
  1469. current_read_len = 10;
  1470. if (msg->rx_len < current_read_len)
  1471. rd_pkt_size = msg->rx_len;
  1472. else
  1473. rd_pkt_size = current_read_len;
  1474. total_read_len = current_read_len + 6;
  1475. /*
  1476. * buffer size: header + data + footer, rounded up to 4 bytes.
  1477. * Out of bound can occur if rx_len is not aligned to size 4.
  1478. */
  1479. buffer_sz = 4 + msg->rx_len + 2;
  1480. buffer_sz = ALIGN(buffer_sz, 4);
  1481. if (buffer_sz < 16)
  1482. buffer_sz = 16;
  1483. }
  1484. buff = kzalloc(buffer_sz, GFP_KERNEL);
  1485. if (!buff) {
  1486. rc = -ENOMEM;
  1487. goto error;
  1488. }
  1489. head = buff;
  1490. while (!read_done) {
  1491. rc = dsi_set_max_return_size(dsi_ctrl, cmd_desc, rd_pkt_size);
  1492. if (rc) {
  1493. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1494. rc);
  1495. goto error;
  1496. }
  1497. /* clear RDBK_DATA registers before proceeding */
  1498. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1499. rc = dsi_message_tx(dsi_ctrl, cmd_desc);
  1500. if (rc) {
  1501. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1502. rc);
  1503. goto error;
  1504. }
  1505. /* Wait for read command transfer success */
  1506. dsi_ctrl_dma_cmd_wait_for_done(dsi_ctrl);
  1507. /*
  1508. * wait before reading rdbk_data register, if any delay is
  1509. * required after sending the read command.
  1510. */
  1511. if (cmd_desc->post_wait_ms)
  1512. usleep_range(cmd_desc->post_wait_ms * 1000,
  1513. ((cmd_desc->post_wait_ms * 1000) + 10));
  1514. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1515. buff, total_bytes_read,
  1516. total_read_len, rd_pkt_size,
  1517. &hw_read_cnt);
  1518. if (!dlen)
  1519. goto error;
  1520. if (short_resp)
  1521. break;
  1522. if (rlen <= current_read_len) {
  1523. diff = current_read_len - rlen;
  1524. read_done = true;
  1525. } else {
  1526. diff = 0;
  1527. rlen -= current_read_len;
  1528. }
  1529. dlen -= 2; /* 2 bytes of CRC */
  1530. dlen -= diff;
  1531. buff += dlen;
  1532. total_bytes_read += dlen;
  1533. if (!read_done) {
  1534. current_read_len = 14; /* Not first read */
  1535. if (rlen < current_read_len)
  1536. rd_pkt_size += rlen;
  1537. else
  1538. rd_pkt_size += current_read_len;
  1539. }
  1540. }
  1541. buff = head;
  1542. if (hw_read_cnt < 16 && !short_resp)
  1543. header_offset = (16 - hw_read_cnt);
  1544. else
  1545. header_offset = 0;
  1546. /* parse the data read from panel */
  1547. cmd = buff[header_offset];
  1548. switch (cmd) {
  1549. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1550. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1551. rc = 0;
  1552. break;
  1553. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1554. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1555. rc = dsi_parse_short_read1_resp(msg, &buff[header_offset]);
  1556. break;
  1557. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1558. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1559. rc = dsi_parse_short_read2_resp(msg, &buff[header_offset]);
  1560. break;
  1561. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1562. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1563. rc = dsi_parse_long_read_resp(msg, &buff[header_offset]);
  1564. break;
  1565. default:
  1566. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1567. rc = 0;
  1568. }
  1569. error:
  1570. kfree(buff);
  1571. return rc;
  1572. }
  1573. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1574. {
  1575. int rc = 0;
  1576. u32 lanes = 0;
  1577. u32 ulps_lanes;
  1578. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1579. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1580. if (rc) {
  1581. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1582. return rc;
  1583. }
  1584. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1585. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1586. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1587. return 0;
  1588. }
  1589. if (!dsi_is_type_cphy(&dsi_ctrl->host_config.common_config))
  1590. lanes |= DSI_CLOCK_LANE;
  1591. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1592. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1593. if ((lanes & ulps_lanes) != lanes) {
  1594. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1595. lanes, ulps_lanes);
  1596. rc = -EIO;
  1597. }
  1598. return rc;
  1599. }
  1600. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1601. {
  1602. int rc = 0;
  1603. u32 ulps_lanes, lanes = 0;
  1604. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1605. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1606. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1607. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1608. return 0;
  1609. }
  1610. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1611. if (!dsi_is_type_cphy(&dsi_ctrl->host_config.common_config))
  1612. lanes |= DSI_CLOCK_LANE;
  1613. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1614. if ((lanes & ulps_lanes) != lanes)
  1615. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1616. lanes &= ulps_lanes;
  1617. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1618. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1619. if (ulps_lanes & lanes) {
  1620. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1621. ulps_lanes);
  1622. rc = -EIO;
  1623. }
  1624. return rc;
  1625. }
  1626. void dsi_ctrl_toggle_error_interrupt_status(struct dsi_ctrl *dsi_ctrl, bool enable)
  1627. {
  1628. if (!enable) {
  1629. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw, 0);
  1630. } else {
  1631. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1632. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1633. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1634. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw, 0xFF00A0);
  1635. else
  1636. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw, 0xFF00E0);
  1637. }
  1638. }
  1639. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1640. {
  1641. int rc = 0;
  1642. bool splash_enabled = false;
  1643. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1644. if (!splash_enabled) {
  1645. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1646. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1647. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1648. }
  1649. return rc;
  1650. }
  1651. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1652. {
  1653. struct msm_gem_address_space *aspace = NULL;
  1654. if (dsi_ctrl->tx_cmd_buf) {
  1655. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1656. MSM_SMMU_DOMAIN_UNSECURE);
  1657. if (!aspace) {
  1658. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1659. return -ENOMEM;
  1660. }
  1661. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1662. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1663. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1664. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1665. dsi_ctrl->tx_cmd_buf = NULL;
  1666. }
  1667. return 0;
  1668. }
  1669. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1670. {
  1671. int rc = 0;
  1672. u64 iova = 0;
  1673. struct msm_gem_address_space *aspace = NULL;
  1674. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1675. if (!aspace) {
  1676. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1677. return -ENOMEM;
  1678. }
  1679. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1680. SZ_4K,
  1681. MSM_BO_UNCACHED);
  1682. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1683. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1684. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1685. dsi_ctrl->tx_cmd_buf = NULL;
  1686. goto error;
  1687. }
  1688. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1689. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1690. if (rc) {
  1691. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1692. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1693. goto error;
  1694. }
  1695. if (iova & 0x07) {
  1696. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1697. rc = -ENOTSUPP;
  1698. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1699. goto error;
  1700. }
  1701. error:
  1702. return rc;
  1703. }
  1704. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1705. bool enable, bool ulps_enabled)
  1706. {
  1707. u32 lanes = 0;
  1708. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1709. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1710. lanes |= DSI_CLOCK_LANE;
  1711. if (enable)
  1712. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1713. lanes, ulps_enabled);
  1714. else
  1715. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1716. lanes, ulps_enabled);
  1717. return 0;
  1718. }
  1719. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1720. struct device_node *of_node)
  1721. {
  1722. u32 index = 0, frame_threshold_time_us = 0;
  1723. int rc = 0;
  1724. if (!dsi_ctrl || !of_node) {
  1725. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1726. dsi_ctrl != NULL, of_node != NULL);
  1727. return -EINVAL;
  1728. }
  1729. rc = of_property_read_u32(of_node, "cell-index", &index);
  1730. if (rc) {
  1731. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1732. index = 0;
  1733. }
  1734. dsi_ctrl->cell_index = index;
  1735. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1736. if (!dsi_ctrl->name)
  1737. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1738. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1739. "qcom,dsi-phy-isolation-enabled");
  1740. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1741. "qcom,null-insertion-enabled");
  1742. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1743. "qcom,split-link-supported");
  1744. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1745. &frame_threshold_time_us);
  1746. if (rc) {
  1747. DSI_CTRL_DEBUG(dsi_ctrl,
  1748. "frame-threshold-time not specified, defaulting\n");
  1749. frame_threshold_time_us = 2666;
  1750. }
  1751. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1752. return 0;
  1753. }
  1754. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1755. {
  1756. struct dsi_ctrl *dsi_ctrl;
  1757. struct dsi_ctrl_list_item *item;
  1758. const struct of_device_id *id;
  1759. enum dsi_ctrl_version version;
  1760. int rc = 0;
  1761. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1762. if (!id)
  1763. return -ENODEV;
  1764. version = *(enum dsi_ctrl_version *)id->data;
  1765. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1766. if (!item)
  1767. return -ENOMEM;
  1768. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1769. if (!dsi_ctrl)
  1770. return -ENOMEM;
  1771. dsi_ctrl->version = version;
  1772. dsi_ctrl->irq_info.irq_num = -1;
  1773. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1774. INIT_WORK(&dsi_ctrl->post_cmd_tx_work, dsi_ctrl_post_cmd_transfer_work);
  1775. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1776. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1777. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1778. if (rc) {
  1779. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1780. goto fail;
  1781. }
  1782. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1783. if (rc) {
  1784. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1785. rc);
  1786. goto fail;
  1787. }
  1788. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1789. if (rc) {
  1790. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1791. rc);
  1792. goto fail;
  1793. }
  1794. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1795. if (rc) {
  1796. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1797. rc);
  1798. goto fail_supplies;
  1799. }
  1800. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1801. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1802. dsi_ctrl->null_insertion_enabled);
  1803. if (rc) {
  1804. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1805. dsi_ctrl->version);
  1806. goto fail_clks;
  1807. }
  1808. item->ctrl = dsi_ctrl;
  1809. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1810. mutex_lock(&dsi_ctrl_list_lock);
  1811. list_add(&item->list, &dsi_ctrl_list);
  1812. mutex_unlock(&dsi_ctrl_list_lock);
  1813. mutex_init(&dsi_ctrl->ctrl_lock);
  1814. dsi_ctrl->secure_mode = false;
  1815. dsi_ctrl->pdev = pdev;
  1816. platform_set_drvdata(pdev, dsi_ctrl);
  1817. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1818. return 0;
  1819. fail_clks:
  1820. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1821. fail_supplies:
  1822. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1823. fail:
  1824. return rc;
  1825. }
  1826. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1827. {
  1828. int rc = 0;
  1829. struct dsi_ctrl *dsi_ctrl;
  1830. struct list_head *pos, *tmp;
  1831. dsi_ctrl = platform_get_drvdata(pdev);
  1832. mutex_lock(&dsi_ctrl_list_lock);
  1833. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1834. struct dsi_ctrl_list_item *n = list_entry(pos,
  1835. struct dsi_ctrl_list_item,
  1836. list);
  1837. if (n->ctrl == dsi_ctrl) {
  1838. list_del(&n->list);
  1839. break;
  1840. }
  1841. }
  1842. mutex_unlock(&dsi_ctrl_list_lock);
  1843. mutex_lock(&dsi_ctrl->ctrl_lock);
  1844. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1845. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1846. if (rc)
  1847. DSI_CTRL_ERR(dsi_ctrl,
  1848. "failed to deinitialize voltage supplies, rc=%d\n",
  1849. rc);
  1850. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1851. if (rc)
  1852. DSI_CTRL_ERR(dsi_ctrl,
  1853. "failed to deinitialize clocks, rc=%d\n", rc);
  1854. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1855. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1856. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1857. devm_kfree(&pdev->dev, dsi_ctrl);
  1858. platform_set_drvdata(pdev, NULL);
  1859. return 0;
  1860. }
  1861. static struct platform_driver dsi_ctrl_driver = {
  1862. .probe = dsi_ctrl_dev_probe,
  1863. .remove = dsi_ctrl_dev_remove,
  1864. .driver = {
  1865. .name = "drm_dsi_ctrl",
  1866. .of_match_table = msm_dsi_of_match,
  1867. .suppress_bind_attrs = true,
  1868. },
  1869. };
  1870. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1871. {
  1872. int rc = 0;
  1873. struct dsi_ctrl_list_item *dsi_ctrl;
  1874. mutex_lock(&dsi_ctrl_list_lock);
  1875. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1876. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1877. if (rc) {
  1878. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1879. "failed to get io mem, rc = %d\n", rc);
  1880. return rc;
  1881. }
  1882. }
  1883. mutex_unlock(&dsi_ctrl_list_lock);
  1884. return rc;
  1885. }
  1886. /**
  1887. * dsi_ctrl_check_resource() - check if DSI controller is probed
  1888. * @of_node: of_node of the DSI controller.
  1889. *
  1890. * Checks if the DSI controller has been probed and is available.
  1891. *
  1892. * Return: status of DSI controller
  1893. */
  1894. bool dsi_ctrl_check_resource(struct device_node *of_node)
  1895. {
  1896. struct list_head *pos, *tmp;
  1897. struct dsi_ctrl *ctrl = NULL;
  1898. mutex_lock(&dsi_ctrl_list_lock);
  1899. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1900. struct dsi_ctrl_list_item *n;
  1901. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1902. if (!n->ctrl || !n->ctrl->pdev)
  1903. break;
  1904. if (n->ctrl->pdev->dev.of_node == of_node) {
  1905. ctrl = n->ctrl;
  1906. break;
  1907. }
  1908. }
  1909. mutex_unlock(&dsi_ctrl_list_lock);
  1910. return ctrl ? true : false;
  1911. }
  1912. /**
  1913. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1914. * @of_node: of_node of the DSI controller.
  1915. *
  1916. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1917. * is incremented to one and all subsequent gets will fail until the original
  1918. * clients calls a put.
  1919. *
  1920. * Return: DSI Controller handle.
  1921. */
  1922. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1923. {
  1924. struct list_head *pos, *tmp;
  1925. struct dsi_ctrl *ctrl = NULL;
  1926. mutex_lock(&dsi_ctrl_list_lock);
  1927. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1928. struct dsi_ctrl_list_item *n;
  1929. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1930. if (n->ctrl->pdev->dev.of_node == of_node) {
  1931. ctrl = n->ctrl;
  1932. break;
  1933. }
  1934. }
  1935. mutex_unlock(&dsi_ctrl_list_lock);
  1936. if (!ctrl) {
  1937. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1938. -EPROBE_DEFER);
  1939. ctrl = ERR_PTR(-EPROBE_DEFER);
  1940. return ctrl;
  1941. }
  1942. mutex_lock(&ctrl->ctrl_lock);
  1943. if (ctrl->refcount == 1) {
  1944. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1945. mutex_unlock(&ctrl->ctrl_lock);
  1946. ctrl = ERR_PTR(-EBUSY);
  1947. return ctrl;
  1948. }
  1949. ctrl->refcount++;
  1950. mutex_unlock(&ctrl->ctrl_lock);
  1951. return ctrl;
  1952. }
  1953. /**
  1954. * dsi_ctrl_put() - releases a dsi controller handle.
  1955. * @dsi_ctrl: DSI controller handle.
  1956. *
  1957. * Releases the DSI controller. Driver will clean up all resources and puts back
  1958. * the DSI controller into reset state.
  1959. */
  1960. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1961. {
  1962. mutex_lock(&dsi_ctrl->ctrl_lock);
  1963. if (dsi_ctrl->refcount == 0)
  1964. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1965. else
  1966. dsi_ctrl->refcount--;
  1967. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1968. }
  1969. /**
  1970. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1971. * @dsi_ctrl: DSI controller handle.
  1972. * @parent: Parent directory for debug fs.
  1973. *
  1974. * Initializes DSI controller driver. Driver should be initialized after
  1975. * dsi_ctrl_get() succeeds.
  1976. *
  1977. * Return: error code.
  1978. */
  1979. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1980. {
  1981. char dbg_name[DSI_DEBUG_NAME_LEN];
  1982. int rc = 0;
  1983. if (!dsi_ctrl) {
  1984. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1985. return -EINVAL;
  1986. }
  1987. mutex_lock(&dsi_ctrl->ctrl_lock);
  1988. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1989. if (rc) {
  1990. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1991. rc);
  1992. goto error;
  1993. }
  1994. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1995. if (rc) {
  1996. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1997. goto error;
  1998. }
  1999. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl", dsi_ctrl->cell_index);
  2000. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  2001. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"),
  2002. msm_get_phys_addr(dsi_ctrl->pdev, "dsi_ctrl"), SDE_DBG_DSI);
  2003. error:
  2004. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2005. return rc;
  2006. }
  2007. /**
  2008. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  2009. * @dsi_ctrl: DSI controller handle.
  2010. *
  2011. * Releases all resources acquired by dsi_ctrl_drv_init().
  2012. *
  2013. * Return: error code.
  2014. */
  2015. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  2016. {
  2017. int rc = 0;
  2018. if (!dsi_ctrl) {
  2019. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2020. return -EINVAL;
  2021. }
  2022. mutex_lock(&dsi_ctrl->ctrl_lock);
  2023. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  2024. if (rc)
  2025. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  2026. rc);
  2027. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  2028. if (rc)
  2029. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  2030. rc);
  2031. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2032. return rc;
  2033. }
  2034. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  2035. struct clk_ctrl_cb *clk_cb)
  2036. {
  2037. if (!dsi_ctrl || !clk_cb) {
  2038. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2039. return -EINVAL;
  2040. }
  2041. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  2042. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  2043. return 0;
  2044. }
  2045. /**
  2046. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  2047. * @dsi_ctrl: DSI controller handle.
  2048. *
  2049. * Performs a PHY software reset on the DSI controller. Reset should be done
  2050. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  2051. * not enabled.
  2052. *
  2053. * This function will fail if driver is in any other state.
  2054. *
  2055. * Return: error code.
  2056. */
  2057. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2058. {
  2059. int rc = 0;
  2060. if (!dsi_ctrl) {
  2061. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2062. return -EINVAL;
  2063. }
  2064. mutex_lock(&dsi_ctrl->ctrl_lock);
  2065. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2066. if (rc) {
  2067. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2068. rc);
  2069. goto error;
  2070. }
  2071. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2072. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2073. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2074. error:
  2075. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2076. return rc;
  2077. }
  2078. /**
  2079. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2080. * @dsi_ctrl: DSI controller handle.
  2081. * @timing: New DSI timing info
  2082. *
  2083. * Updates host timing values to conduct a seamless transition to new timing
  2084. * For example, to update the porch values in a dynamic fps switch.
  2085. *
  2086. * Return: error code.
  2087. */
  2088. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2089. struct dsi_mode_info *timing)
  2090. {
  2091. struct dsi_mode_info *host_mode;
  2092. int rc = 0;
  2093. if (!dsi_ctrl || !timing) {
  2094. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2095. return -EINVAL;
  2096. }
  2097. mutex_lock(&dsi_ctrl->ctrl_lock);
  2098. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2099. DSI_CTRL_ENGINE_ON);
  2100. if (rc) {
  2101. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2102. rc);
  2103. goto exit;
  2104. }
  2105. host_mode = &dsi_ctrl->host_config.video_timing;
  2106. memcpy(host_mode, timing, sizeof(*host_mode));
  2107. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2108. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2109. exit:
  2110. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2111. return rc;
  2112. }
  2113. /**
  2114. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2115. * @dsi_ctrl: DSI controller handle.
  2116. * @enable: Enable/disable Timing DB register
  2117. *
  2118. * Update timing db register value during dfps usecases
  2119. *
  2120. * Return: error code.
  2121. */
  2122. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2123. bool enable)
  2124. {
  2125. int rc = 0;
  2126. if (!dsi_ctrl) {
  2127. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2128. return -EINVAL;
  2129. }
  2130. mutex_lock(&dsi_ctrl->ctrl_lock);
  2131. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2132. DSI_CTRL_ENGINE_ON);
  2133. if (rc) {
  2134. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2135. rc);
  2136. goto exit;
  2137. }
  2138. /*
  2139. * Add HW recommended delay for dfps feature.
  2140. * When prefetch is enabled, MDSS HW works on 2 vsync
  2141. * boundaries i.e. mdp_vsync and panel_vsync.
  2142. * In the current implementation we are only waiting
  2143. * for mdp_vsync. We need to make sure that interface
  2144. * flush is after panel_vsync. So, added the recommended
  2145. * delays after dfps update.
  2146. */
  2147. usleep_range(2000, 2010);
  2148. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2149. exit:
  2150. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2151. return rc;
  2152. }
  2153. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2154. {
  2155. int rc = 0;
  2156. if (!dsi_ctrl) {
  2157. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2158. return -EINVAL;
  2159. }
  2160. mutex_lock(&dsi_ctrl->ctrl_lock);
  2161. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2162. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2163. &dsi_ctrl->host_config.common_config,
  2164. &dsi_ctrl->host_config.u.cmd_engine);
  2165. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2166. &dsi_ctrl->host_config.video_timing,
  2167. &dsi_ctrl->host_config.common_config,
  2168. 0x0,
  2169. &dsi_ctrl->roi);
  2170. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2171. } else {
  2172. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2173. &dsi_ctrl->host_config.common_config,
  2174. &dsi_ctrl->host_config.u.video_engine);
  2175. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2176. &dsi_ctrl->host_config.video_timing);
  2177. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2178. }
  2179. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2180. return rc;
  2181. }
  2182. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2183. {
  2184. int rc = 0;
  2185. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2186. if (rc)
  2187. return -EINVAL;
  2188. mutex_lock(&dsi_ctrl->ctrl_lock);
  2189. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2190. &dsi_ctrl->host_config.lane_map);
  2191. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2192. &dsi_ctrl->host_config.common_config);
  2193. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2194. dsi_ctrl_toggle_error_interrupt_status(dsi_ctrl, true);
  2195. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2196. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2197. return rc;
  2198. }
  2199. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2200. bool *changed)
  2201. {
  2202. int rc = 0;
  2203. if (!dsi_ctrl || !roi || !changed) {
  2204. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2205. return -EINVAL;
  2206. }
  2207. mutex_lock(&dsi_ctrl->ctrl_lock);
  2208. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2209. dsi_ctrl->modeupdated) {
  2210. *changed = true;
  2211. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2212. dsi_ctrl->modeupdated = false;
  2213. } else
  2214. *changed = false;
  2215. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2216. return rc;
  2217. }
  2218. /**
  2219. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2220. * @dsi_ctrl: DSI controller handle.
  2221. * @enable: Enable/disable DSI PHY clk gating
  2222. * @clk_selection: clock to enable/disable clock gating
  2223. *
  2224. * Return: error code.
  2225. */
  2226. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2227. enum dsi_clk_gate_type clk_selection)
  2228. {
  2229. if (!dsi_ctrl) {
  2230. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2231. return -EINVAL;
  2232. }
  2233. if (dsi_ctrl->hw.ops.config_clk_gating)
  2234. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2235. clk_selection);
  2236. return 0;
  2237. }
  2238. /**
  2239. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2240. * to DSI PHY hardware.
  2241. * @dsi_ctrl: DSI controller handle.
  2242. * @enable: Mask/unmask the PHY reset signal.
  2243. *
  2244. * Return: error code.
  2245. */
  2246. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2247. {
  2248. if (!dsi_ctrl) {
  2249. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2250. return -EINVAL;
  2251. }
  2252. if (dsi_ctrl->hw.ops.phy_reset_config)
  2253. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2254. return 0;
  2255. }
  2256. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2257. struct dsi_ctrl *dsi_ctrl)
  2258. {
  2259. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2260. const unsigned int interrupt_threshold = 15;
  2261. unsigned long jiffies_now = jiffies;
  2262. if (!dsi_ctrl) {
  2263. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2264. return false;
  2265. }
  2266. if (dsi_ctrl->jiffies_start == 0)
  2267. dsi_ctrl->jiffies_start = jiffies;
  2268. dsi_ctrl->error_interrupt_count++;
  2269. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2270. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2271. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2272. dsi_ctrl->error_interrupt_count,
  2273. interrupt_threshold);
  2274. return true;
  2275. }
  2276. } else {
  2277. dsi_ctrl->jiffies_start = jiffies;
  2278. dsi_ctrl->error_interrupt_count = 1;
  2279. }
  2280. return false;
  2281. }
  2282. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2283. unsigned long error)
  2284. {
  2285. struct dsi_event_cb_info cb_info;
  2286. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2287. /* disable error interrupts */
  2288. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2289. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2290. /* clear error interrupts first */
  2291. if (dsi_ctrl->hw.ops.clear_error_status)
  2292. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2293. error);
  2294. /* DTLN PHY error */
  2295. if (error & 0x3000E00)
  2296. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2297. error);
  2298. /* ignore TX timeout if blpp_lp11 is disabled */
  2299. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2300. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2301. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2302. error &= ~DSI_HS_TX_TIMEOUT;
  2303. /* TX timeout error */
  2304. if (error & 0xE0) {
  2305. if (error & 0xA0) {
  2306. if (cb_info.event_cb) {
  2307. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2308. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2309. cb_info.event_idx,
  2310. dsi_ctrl->cell_index,
  2311. 0, 0, 0, 0);
  2312. }
  2313. }
  2314. }
  2315. /* DSI FIFO OVERFLOW error */
  2316. if (error & 0xF0000) {
  2317. u32 mask = 0;
  2318. if (dsi_ctrl->hw.ops.get_error_mask)
  2319. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2320. /* no need to report FIFO overflow if already masked */
  2321. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2322. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2323. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2324. cb_info.event_idx,
  2325. dsi_ctrl->cell_index,
  2326. 0, 0, 0, 0);
  2327. }
  2328. }
  2329. /* DSI FIFO UNDERFLOW error */
  2330. if (error & 0xF00000) {
  2331. if (cb_info.event_cb) {
  2332. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2333. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2334. cb_info.event_idx,
  2335. dsi_ctrl->cell_index,
  2336. 0, 0, 0, 0);
  2337. }
  2338. }
  2339. /* DSI PLL UNLOCK error */
  2340. if (error & BIT(8))
  2341. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2342. /* ACK error */
  2343. if (error & 0xF)
  2344. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2345. /*
  2346. * DSI Phy can go into bad state during ESD influence. This can
  2347. * manifest as various types of spurious error interrupts on
  2348. * DSI controller. This check will allow us to handle afore mentioned
  2349. * case and prevent us from re enabling interrupts until a full ESD
  2350. * recovery is completed.
  2351. */
  2352. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2353. dsi_ctrl->esd_check_underway) {
  2354. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2355. return;
  2356. }
  2357. /* enable back DSI interrupts */
  2358. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2359. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2360. }
  2361. /**
  2362. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2363. * @irq: Incoming IRQ number
  2364. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2365. * Returns: IRQ_HANDLED if no further action required
  2366. */
  2367. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2368. {
  2369. struct dsi_ctrl *dsi_ctrl;
  2370. struct dsi_event_cb_info cb_info;
  2371. unsigned long flags;
  2372. uint32_t status = 0x0, i;
  2373. uint64_t errors = 0x0;
  2374. if (!ptr)
  2375. return IRQ_NONE;
  2376. dsi_ctrl = ptr;
  2377. /* check status interrupts */
  2378. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2379. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2380. /* check error interrupts */
  2381. if (dsi_ctrl->hw.ops.get_error_status)
  2382. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2383. /* clear interrupts */
  2384. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2385. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2386. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2387. /* handle DSI error recovery */
  2388. if (status & DSI_ERROR)
  2389. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2390. if (status & DSI_CMD_MODE_DMA_DONE) {
  2391. if (dsi_ctrl->enable_cmd_dma_stats) {
  2392. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2393. dsi_ctrl->cmd_mode);
  2394. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2395. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2396. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2397. dsi_ctrl->cmd_success_line,
  2398. dsi_ctrl->cmd_success_frame);
  2399. }
  2400. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2401. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2402. DSI_SINT_CMD_MODE_DMA_DONE);
  2403. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2404. }
  2405. if (status & DSI_CMD_FRAME_DONE) {
  2406. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2407. DSI_SINT_CMD_FRAME_DONE);
  2408. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2409. }
  2410. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2411. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2412. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2413. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2414. }
  2415. if (status & DSI_BTA_DONE) {
  2416. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2417. DSI_DLN1_HS_FIFO_OVERFLOW |
  2418. DSI_DLN2_HS_FIFO_OVERFLOW |
  2419. DSI_DLN3_HS_FIFO_OVERFLOW);
  2420. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2421. DSI_SINT_BTA_DONE);
  2422. complete_all(&dsi_ctrl->irq_info.bta_done);
  2423. if (dsi_ctrl->hw.ops.clear_error_status)
  2424. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2425. fifo_overflow_mask);
  2426. }
  2427. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2428. if (status & 0x1) {
  2429. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2430. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2431. spin_unlock_irqrestore(
  2432. &dsi_ctrl->irq_info.irq_lock, flags);
  2433. if (cb_info.event_cb)
  2434. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2435. cb_info.event_idx,
  2436. dsi_ctrl->cell_index,
  2437. irq, 0, 0, 0);
  2438. }
  2439. status >>= 1;
  2440. }
  2441. return IRQ_HANDLED;
  2442. }
  2443. /**
  2444. * _dsi_ctrl_setup_isr - register ISR handler
  2445. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2446. * Returns: Zero on success
  2447. */
  2448. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2449. {
  2450. int irq_num, rc;
  2451. if (!dsi_ctrl)
  2452. return -EINVAL;
  2453. if (dsi_ctrl->irq_info.irq_num != -1)
  2454. return 0;
  2455. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2456. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2457. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2458. init_completion(&dsi_ctrl->irq_info.bta_done);
  2459. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2460. if (irq_num < 0) {
  2461. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2462. irq_num);
  2463. rc = irq_num;
  2464. } else {
  2465. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2466. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2467. if (rc) {
  2468. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2469. rc);
  2470. } else {
  2471. dsi_ctrl->irq_info.irq_num = irq_num;
  2472. disable_irq_nosync(irq_num);
  2473. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2474. }
  2475. }
  2476. return rc;
  2477. }
  2478. /**
  2479. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2480. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2481. */
  2482. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2483. {
  2484. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2485. return;
  2486. if (dsi_ctrl->irq_info.irq_num != -1) {
  2487. devm_free_irq(&dsi_ctrl->pdev->dev,
  2488. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2489. dsi_ctrl->irq_info.irq_num = -1;
  2490. }
  2491. }
  2492. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2493. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2494. {
  2495. unsigned long flags;
  2496. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2497. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2498. return;
  2499. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2500. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2501. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2502. /* enable irq on first request */
  2503. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2504. enable_irq(dsi_ctrl->irq_info.irq_num);
  2505. /* update hardware mask */
  2506. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2507. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2508. dsi_ctrl->irq_info.irq_stat_mask);
  2509. }
  2510. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2511. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2512. dsi_ctrl->irq_info.irq_stat_mask);
  2513. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2514. if (event_info)
  2515. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2516. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2517. }
  2518. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2519. uint32_t intr_idx)
  2520. {
  2521. unsigned long flags;
  2522. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2523. return;
  2524. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2525. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2526. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2527. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2528. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2529. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2530. dsi_ctrl->irq_info.irq_stat_mask);
  2531. /* don't need irq if no lines are enabled */
  2532. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2533. dsi_ctrl->irq_info.irq_num != -1)
  2534. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2535. }
  2536. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2537. }
  2538. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2539. {
  2540. if (!dsi_ctrl) {
  2541. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2542. return -EINVAL;
  2543. }
  2544. if (dsi_ctrl->hw.ops.host_setup)
  2545. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2546. &dsi_ctrl->host_config.common_config);
  2547. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2548. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2549. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2550. &dsi_ctrl->host_config.common_config,
  2551. &dsi_ctrl->host_config.u.cmd_engine);
  2552. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2553. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2554. &dsi_ctrl->host_config.video_timing,
  2555. &dsi_ctrl->host_config.common_config,
  2556. 0x0, NULL);
  2557. } else {
  2558. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2559. return -EINVAL;
  2560. }
  2561. return 0;
  2562. }
  2563. /**
  2564. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2565. * @dsi_ctrl: DSI controller handle.
  2566. * @op: ctrl driver ops
  2567. * @enable: boolean signifying host state.
  2568. *
  2569. * Update the host status only while exiting from ulps during suspend state.
  2570. *
  2571. * Return: error code.
  2572. */
  2573. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2574. enum dsi_ctrl_driver_ops op, bool enable)
  2575. {
  2576. int rc = 0;
  2577. u32 state = enable ? 0x1 : 0x0;
  2578. if (!dsi_ctrl)
  2579. return rc;
  2580. mutex_lock(&dsi_ctrl->ctrl_lock);
  2581. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2582. if (rc) {
  2583. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2584. rc);
  2585. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2586. return rc;
  2587. }
  2588. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2589. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2590. return rc;
  2591. }
  2592. /**
  2593. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2594. * @dsi_ctrl: DSI controller handle.
  2595. * @skip_op: Boolean to indicate few operations can be skipped.
  2596. * Set during the cont-splash or trusted-vm enable case.
  2597. *
  2598. * Initializes DSI controller hardware with host configuration provided by
  2599. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2600. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2601. * performed.
  2602. *
  2603. * Return: error code.
  2604. */
  2605. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2606. {
  2607. int rc = 0;
  2608. if (!dsi_ctrl) {
  2609. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2610. return -EINVAL;
  2611. }
  2612. mutex_lock(&dsi_ctrl->ctrl_lock);
  2613. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2614. if (rc) {
  2615. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2616. rc);
  2617. goto error;
  2618. }
  2619. /*
  2620. * For continuous splash/trusted vm usecases we omit hw operations
  2621. * as bootloader/primary vm takes care of them respectively
  2622. */
  2623. if (!skip_op) {
  2624. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2625. &dsi_ctrl->host_config.lane_map);
  2626. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2627. &dsi_ctrl->host_config.common_config);
  2628. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2629. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2630. &dsi_ctrl->host_config.common_config,
  2631. &dsi_ctrl->host_config.u.cmd_engine);
  2632. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2633. &dsi_ctrl->host_config.video_timing,
  2634. &dsi_ctrl->host_config.common_config,
  2635. 0x0,
  2636. NULL);
  2637. } else {
  2638. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2639. &dsi_ctrl->host_config.common_config,
  2640. &dsi_ctrl->host_config.u.video_engine);
  2641. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2642. &dsi_ctrl->host_config.video_timing);
  2643. }
  2644. }
  2645. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2646. dsi_ctrl_toggle_error_interrupt_status(dsi_ctrl, true);
  2647. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2648. skip_op);
  2649. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2650. error:
  2651. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2652. return rc;
  2653. }
  2654. /**
  2655. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2656. * @dsi_ctrl: DSI controller handle.
  2657. * @enable: variable to control register/deregister isr
  2658. */
  2659. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2660. {
  2661. if (!dsi_ctrl)
  2662. return;
  2663. mutex_lock(&dsi_ctrl->ctrl_lock);
  2664. if (enable)
  2665. _dsi_ctrl_setup_isr(dsi_ctrl);
  2666. else
  2667. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2668. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2669. }
  2670. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2671. {
  2672. if (!dsi_ctrl)
  2673. return;
  2674. mutex_lock(&dsi_ctrl->ctrl_lock);
  2675. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2676. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2677. }
  2678. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2679. {
  2680. if (!dsi_ctrl)
  2681. return;
  2682. mutex_lock(&dsi_ctrl->ctrl_lock);
  2683. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2684. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2685. }
  2686. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2687. {
  2688. if (!dsi_ctrl)
  2689. return -EINVAL;
  2690. mutex_lock(&dsi_ctrl->ctrl_lock);
  2691. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2692. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2693. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2694. return 0;
  2695. }
  2696. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2697. {
  2698. int rc = 0;
  2699. if (!dsi_ctrl)
  2700. return -EINVAL;
  2701. mutex_lock(&dsi_ctrl->ctrl_lock);
  2702. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2703. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2704. return rc;
  2705. }
  2706. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2707. {
  2708. int rc = 0;
  2709. if (!dsi_ctrl)
  2710. return -EINVAL;
  2711. mutex_lock(&dsi_ctrl->ctrl_lock);
  2712. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2713. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2714. return rc;
  2715. }
  2716. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2717. {
  2718. int rc = 0;
  2719. if (!dsi_ctrl)
  2720. return -EINVAL;
  2721. mutex_lock(&dsi_ctrl->ctrl_lock);
  2722. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2723. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2724. return rc;
  2725. }
  2726. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2727. {
  2728. if (!dsi_ctrl)
  2729. return -EINVAL;
  2730. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2731. mutex_lock(&dsi_ctrl->ctrl_lock);
  2732. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2733. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2734. }
  2735. return 0;
  2736. }
  2737. /**
  2738. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2739. * @dsi_ctrl: DSI controller handle.
  2740. *
  2741. * De-initializes DSI controller hardware. It can be performed only during
  2742. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2743. *
  2744. * Return: error code.
  2745. */
  2746. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2747. {
  2748. int rc = 0;
  2749. if (!dsi_ctrl) {
  2750. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2751. return -EINVAL;
  2752. }
  2753. mutex_lock(&dsi_ctrl->ctrl_lock);
  2754. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2755. if (rc) {
  2756. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2757. rc);
  2758. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2759. rc);
  2760. goto error;
  2761. }
  2762. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2763. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2764. error:
  2765. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2766. return rc;
  2767. }
  2768. /**
  2769. * dsi_ctrl_update_host_config() - update dsi host configuration
  2770. * @dsi_ctrl: DSI controller handle.
  2771. * @config: DSI host configuration.
  2772. * @flags: dsi_mode_flags modifying the behavior
  2773. *
  2774. * Updates driver with new Host configuration to use for host initialization.
  2775. * This function call will only update the software context. The stored
  2776. * configuration information will be used when the host is initialized.
  2777. *
  2778. * Return: error code.
  2779. */
  2780. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2781. struct dsi_host_config *config,
  2782. struct dsi_display_mode *mode, int flags,
  2783. void *clk_handle)
  2784. {
  2785. int rc = 0;
  2786. if (!ctrl || !config) {
  2787. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2788. return -EINVAL;
  2789. }
  2790. mutex_lock(&ctrl->ctrl_lock);
  2791. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2792. if (rc) {
  2793. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2794. goto error;
  2795. }
  2796. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2797. DSI_MODE_FLAG_DYN_CLK))) {
  2798. /*
  2799. * for dynamic clk switch case link frequence would
  2800. * be updated dsi_display_dynamic_clk_switch().
  2801. */
  2802. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2803. mode);
  2804. if (rc) {
  2805. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2806. rc);
  2807. goto error;
  2808. }
  2809. }
  2810. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2811. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2812. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2813. ctrl->horiz_index;
  2814. ctrl->mode_bounds.y = 0;
  2815. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2816. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2817. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2818. ctrl->modeupdated = true;
  2819. ctrl->roi.x = 0;
  2820. error:
  2821. mutex_unlock(&ctrl->ctrl_lock);
  2822. return rc;
  2823. }
  2824. /**
  2825. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2826. * @dsi_ctrl: DSI controller handle.
  2827. * @timing: Pointer to timing data.
  2828. *
  2829. * Driver will validate if the timing configuration is supported on the
  2830. * controller hardware.
  2831. *
  2832. * Return: error code if timing is not supported.
  2833. */
  2834. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2835. struct dsi_mode_info *mode)
  2836. {
  2837. int rc = 0;
  2838. if (!dsi_ctrl || !mode) {
  2839. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2840. return -EINVAL;
  2841. }
  2842. return rc;
  2843. }
  2844. /**
  2845. * dsi_ctrl_transfer_prepare() - Set up a command transfer
  2846. * @dsi_ctrl: DSI controller handle.
  2847. * @flags: Controller flags of the command.
  2848. *
  2849. * Command transfer requires command engine to be enabled, along with
  2850. * clock votes and masking the overflow bits.
  2851. *
  2852. * Return: error code.
  2853. */
  2854. int dsi_ctrl_transfer_prepare(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2855. {
  2856. int rc = 0;
  2857. struct dsi_clk_ctrl_info clk_info;
  2858. u32 mask = BIT(DSI_FIFO_OVERFLOW);
  2859. if (!dsi_ctrl)
  2860. return -EINVAL;
  2861. if ((flags & DSI_CTRL_CMD_FETCH_MEMORY) && (dsi_ctrl->cmd_len != 0))
  2862. return rc;
  2863. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, dsi_ctrl->cell_index, flags);
  2864. /* Vote for clocks, gdsc, enable command engine, mask overflow */
  2865. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  2866. if (rc < 0) {
  2867. DSI_CTRL_ERR(dsi_ctrl, "failed gdsc voting\n");
  2868. return rc;
  2869. }
  2870. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  2871. clk_info.clk_type = DSI_ALL_CLKS;
  2872. clk_info.clk_state = DSI_CLK_ON;
  2873. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  2874. if (rc) {
  2875. DSI_CTRL_ERR(dsi_ctrl, "failed to enable clocks\n");
  2876. goto error_disable_gdsc;
  2877. }
  2878. /* Wait till any previous ASYNC waits are scheduled and completed */
  2879. if (dsi_ctrl->post_tx_queued)
  2880. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  2881. mutex_lock(&dsi_ctrl->ctrl_lock);
  2882. if (!(flags & DSI_CTRL_CMD_READ))
  2883. dsi_ctrl_mask_error_status_interrupts(dsi_ctrl, mask, true);
  2884. rc = dsi_ctrl_set_cmd_engine_state(dsi_ctrl, DSI_CTRL_ENGINE_ON, false);
  2885. if (rc) {
  2886. DSI_CTRL_ERR(dsi_ctrl, "failed to enable command engine: %d\n", rc);
  2887. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2888. goto error_disable_clks;
  2889. }
  2890. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2891. return rc;
  2892. error_disable_clks:
  2893. clk_info.clk_state = DSI_CLK_OFF;
  2894. (void)dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  2895. error_disable_gdsc:
  2896. (void)pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  2897. return rc;
  2898. }
  2899. /**
  2900. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2901. * @dsi_ctrl: DSI controller handle.
  2902. * @cmd: Command description to transfer on DSI link.
  2903. *
  2904. * Command transfer can be done only when command engine is enabled. The
  2905. * transfer API will block until either the command transfer finishes or
  2906. * the timeout value is reached. If the trigger is deferred, it will return
  2907. * without triggering the transfer. Command parameters are programmed to
  2908. * hardware.
  2909. *
  2910. * Return: error code.
  2911. */
  2912. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd)
  2913. {
  2914. int rc = 0;
  2915. if (!dsi_ctrl || !cmd) {
  2916. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2917. return -EINVAL;
  2918. }
  2919. mutex_lock(&dsi_ctrl->ctrl_lock);
  2920. if (cmd->ctrl_flags & DSI_CTRL_CMD_READ) {
  2921. rc = dsi_message_rx(dsi_ctrl, cmd);
  2922. if (rc <= 0)
  2923. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2924. rc);
  2925. } else {
  2926. rc = dsi_message_tx(dsi_ctrl, cmd);
  2927. if (rc)
  2928. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2929. rc);
  2930. }
  2931. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2932. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2933. return rc;
  2934. }
  2935. /**
  2936. * dsi_ctrl_transfer_unprepare() - Clean up post a command transfer
  2937. * @dsi_ctrl: DSI controller handle.
  2938. * @flags: Controller flags of the command
  2939. *
  2940. * After the DSI controller has been programmed to trigger a DCS command
  2941. * the post transfer API is used to check for success and clean up the
  2942. * resources. Depending on the controller flags, this check is either
  2943. * scheduled on the same thread or queued.
  2944. *
  2945. */
  2946. void dsi_ctrl_transfer_unprepare(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2947. {
  2948. if (!dsi_ctrl)
  2949. return;
  2950. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2951. return;
  2952. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, dsi_ctrl->cell_index, flags);
  2953. dsi_ctrl->pending_cmd_flags = flags;
  2954. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2955. dsi_ctrl->post_tx_queued = true;
  2956. queue_work(dsi_ctrl->post_cmd_tx_workq, &dsi_ctrl->post_cmd_tx_work);
  2957. } else {
  2958. dsi_ctrl->post_tx_queued = false;
  2959. dsi_ctrl_post_cmd_transfer(dsi_ctrl);
  2960. }
  2961. }
  2962. /**
  2963. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2964. * @dsi_ctrl: DSI controller handle.
  2965. * @flags: Modifiers.
  2966. *
  2967. * Return: error code.
  2968. */
  2969. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2970. {
  2971. int rc = 0;
  2972. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2973. u32 v_total = 0, fps = 0, cur_line = 0, mem_latency_us = 100;
  2974. u32 line_time = 0, schedule_line = 0x1, latency_by_line = 0;
  2975. struct dsi_mode_info *timing;
  2976. unsigned long flag;
  2977. if (!dsi_ctrl) {
  2978. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2979. return -EINVAL;
  2980. }
  2981. dsi_hw_ops = dsi_ctrl->hw.ops;
  2982. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2983. /* Dont trigger the command if this is not the last ocmmand */
  2984. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2985. return rc;
  2986. mutex_lock(&dsi_ctrl->ctrl_lock);
  2987. timing = &(dsi_ctrl->host_config.video_timing);
  2988. if (timing &&
  2989. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) {
  2990. v_total = timing->v_sync_width + timing->v_back_porch +
  2991. timing->v_front_porch + timing->v_active;
  2992. fps = timing->refresh_rate;
  2993. schedule_line = calculate_schedule_line(dsi_ctrl, flags);
  2994. line_time = (1000000 / fps) / v_total;
  2995. latency_by_line = CEIL(mem_latency_us, line_time);
  2996. }
  2997. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2998. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2999. if (dsi_ctrl->enable_cmd_dma_stats) {
  3000. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  3001. dsi_ctrl->cmd_mode);
  3002. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  3003. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  3004. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  3005. dsi_ctrl->cmd_trigger_line,
  3006. dsi_ctrl->cmd_trigger_frame);
  3007. }
  3008. }
  3009. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  3010. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  3011. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  3012. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3013. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  3014. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  3015. /* trigger command */
  3016. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  3017. dsi_hw_ops.schedule_dma_cmd &&
  3018. (dsi_ctrl->current_state.vid_engine_state ==
  3019. DSI_CTRL_ENGINE_ON)) {
  3020. /*
  3021. * This change reads the video line count from
  3022. * MDP_INTF_LINE_COUNT register and checks whether
  3023. * DMA trigger happens close to the schedule line.
  3024. * If it is not close to the schedule line, then DMA
  3025. * command transfer is triggered.
  3026. */
  3027. while (1) {
  3028. local_irq_save(flag);
  3029. cur_line =
  3030. dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  3031. dsi_ctrl->cmd_mode);
  3032. if (cur_line <
  3033. (schedule_line - latency_by_line) ||
  3034. cur_line > (schedule_line + 1)) {
  3035. dsi_hw_ops.trigger_command_dma(
  3036. &dsi_ctrl->hw);
  3037. local_irq_restore(flag);
  3038. break;
  3039. }
  3040. local_irq_restore(flag);
  3041. udelay(1000);
  3042. }
  3043. } else
  3044. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  3045. if (dsi_ctrl->enable_cmd_dma_stats) {
  3046. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  3047. dsi_ctrl->cmd_mode);
  3048. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  3049. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  3050. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  3051. dsi_ctrl->cmd_trigger_line,
  3052. dsi_ctrl->cmd_trigger_frame);
  3053. }
  3054. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  3055. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  3056. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  3057. dsi_ctrl->cmd_len = 0;
  3058. }
  3059. }
  3060. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3061. return rc;
  3062. }
  3063. /**
  3064. * dsi_ctrl_cache_misr - Cache frame MISR value
  3065. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  3066. */
  3067. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  3068. {
  3069. u32 misr;
  3070. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3071. return;
  3072. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3073. dsi_ctrl->host_config.panel_mode);
  3074. if (misr)
  3075. dsi_ctrl->misr_cache = misr;
  3076. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  3077. }
  3078. /**
  3079. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  3080. * @dsi_ctrl: DSI controller handle.
  3081. * @state: Controller initialization state
  3082. *
  3083. * Return: error code.
  3084. */
  3085. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  3086. bool *state)
  3087. {
  3088. if (!dsi_ctrl || !state) {
  3089. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3090. return -EINVAL;
  3091. }
  3092. mutex_lock(&dsi_ctrl->ctrl_lock);
  3093. *state = dsi_ctrl->current_state.host_initialized;
  3094. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3095. return 0;
  3096. }
  3097. /**
  3098. * dsi_ctrl_set_power_state() - set power state for dsi controller
  3099. * @dsi_ctrl: DSI controller handle.
  3100. * @state: Power state.
  3101. *
  3102. * Set power state for DSI controller. Power state can be changed only when
  3103. * Controller, Video and Command engines are turned off.
  3104. *
  3105. * Return: error code.
  3106. */
  3107. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  3108. enum dsi_power_state state)
  3109. {
  3110. int rc = 0;
  3111. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  3112. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3113. return -EINVAL;
  3114. }
  3115. mutex_lock(&dsi_ctrl->ctrl_lock);
  3116. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  3117. state);
  3118. if (rc) {
  3119. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3120. rc);
  3121. goto error;
  3122. }
  3123. if (state == DSI_CTRL_POWER_VREG_ON) {
  3124. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3125. if (rc) {
  3126. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3127. rc);
  3128. goto error;
  3129. }
  3130. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3131. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3132. if (rc) {
  3133. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3134. rc);
  3135. goto error;
  3136. }
  3137. }
  3138. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3139. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3140. error:
  3141. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3142. return rc;
  3143. }
  3144. /**
  3145. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3146. * @dsi_ctrl: DSI controller handle.
  3147. * @on: enable/disable test pattern.
  3148. *
  3149. * Test pattern can be enabled only after Video engine (for video mode panels)
  3150. * or command engine (for cmd mode panels) is enabled.
  3151. *
  3152. * Return: error code.
  3153. */
  3154. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3155. {
  3156. int rc = 0;
  3157. if (!dsi_ctrl) {
  3158. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3159. return -EINVAL;
  3160. }
  3161. mutex_lock(&dsi_ctrl->ctrl_lock);
  3162. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3163. if (rc) {
  3164. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3165. rc);
  3166. goto error;
  3167. }
  3168. if (on) {
  3169. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3170. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3171. DSI_TEST_PATTERN_INC,
  3172. 0xFFFF);
  3173. } else {
  3174. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3175. &dsi_ctrl->hw,
  3176. DSI_TEST_PATTERN_INC,
  3177. 0xFFFF,
  3178. 0x0);
  3179. }
  3180. }
  3181. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3182. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3183. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3184. error:
  3185. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3186. return rc;
  3187. }
  3188. /**
  3189. * dsi_ctrl_set_host_engine_state() - set host engine state
  3190. * @dsi_ctrl: DSI Controller handle.
  3191. * @state: Engine state.
  3192. * @skip_op: Boolean to indicate few operations can be skipped.
  3193. * Set during the cont-splash or trusted-vm enable case.
  3194. *
  3195. * Host engine state can be modified only when DSI controller power state is
  3196. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3197. *
  3198. * Return: error code.
  3199. */
  3200. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3201. enum dsi_engine_state state, bool skip_op)
  3202. {
  3203. int rc = 0;
  3204. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3205. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3206. return -EINVAL;
  3207. }
  3208. mutex_lock(&dsi_ctrl->ctrl_lock);
  3209. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3210. if (rc) {
  3211. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3212. rc);
  3213. goto error;
  3214. }
  3215. if (!skip_op) {
  3216. if (state == DSI_CTRL_ENGINE_ON)
  3217. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3218. else
  3219. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3220. }
  3221. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3222. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3223. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3224. error:
  3225. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3226. return rc;
  3227. }
  3228. /**
  3229. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3230. * @dsi_ctrl: DSI Controller handle.
  3231. * @state: Engine state.
  3232. * @skip_op: Boolean to indicate few operations can be skipped.
  3233. * Set during the cont-splash or trusted-vm enable case.
  3234. *
  3235. * Command engine state can be modified only when DSI controller power state is
  3236. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3237. *
  3238. * Return: error code.
  3239. */
  3240. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3241. enum dsi_engine_state state, bool skip_op)
  3242. {
  3243. int rc = 0;
  3244. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3245. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3246. return -EINVAL;
  3247. }
  3248. if (state == DSI_CTRL_ENGINE_ON) {
  3249. if (dsi_ctrl->cmd_engine_refcount > 0) {
  3250. dsi_ctrl->cmd_engine_refcount++;
  3251. goto error;
  3252. }
  3253. } else {
  3254. if (dsi_ctrl->cmd_engine_refcount > 1) {
  3255. dsi_ctrl->cmd_engine_refcount--;
  3256. goto error;
  3257. }
  3258. }
  3259. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3260. if (rc) {
  3261. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n", rc);
  3262. goto error;
  3263. }
  3264. if (!skip_op) {
  3265. if (state == DSI_CTRL_ENGINE_ON)
  3266. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3267. else
  3268. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3269. }
  3270. if (state == DSI_CTRL_ENGINE_ON)
  3271. dsi_ctrl->cmd_engine_refcount++;
  3272. else
  3273. dsi_ctrl->cmd_engine_refcount = 0;
  3274. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3275. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3276. error:
  3277. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d, enable count: %d\n",
  3278. state, skip_op, dsi_ctrl->cmd_engine_refcount);
  3279. return rc;
  3280. }
  3281. /**
  3282. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3283. * @dsi_ctrl: DSI Controller handle.
  3284. * @state: Engine state.
  3285. * @skip_op: Boolean to indicate few operations can be skipped.
  3286. * Set during the cont-splash or trusted-vm enable case.
  3287. *
  3288. * Video engine state can be modified only when DSI controller power state is
  3289. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3290. *
  3291. * Return: error code.
  3292. */
  3293. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3294. enum dsi_engine_state state, bool skip_op)
  3295. {
  3296. int rc = 0;
  3297. bool on;
  3298. bool vid_eng_busy;
  3299. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3300. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3301. return -EINVAL;
  3302. }
  3303. mutex_lock(&dsi_ctrl->ctrl_lock);
  3304. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3305. if (rc) {
  3306. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3307. rc);
  3308. goto error;
  3309. }
  3310. if (!skip_op) {
  3311. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3312. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3313. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3314. /*
  3315. * During ESD check failure, DSI video engine can get stuck
  3316. * sending data from display engine. In use cases where GDSC
  3317. * toggle does not happen like DP MST connected or secure video
  3318. * playback, display does not recover back after ESD failure.
  3319. * Perform a reset if video engine is stuck.
  3320. */
  3321. if (!on && vid_eng_busy)
  3322. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3323. }
  3324. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3325. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3326. state, skip_op);
  3327. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3328. error:
  3329. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3330. return rc;
  3331. }
  3332. /**
  3333. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3334. * @dsi_ctrl: DSI controller handle.
  3335. * @enable: enable/disable ULPS.
  3336. *
  3337. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3338. *
  3339. * Return: error code.
  3340. */
  3341. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3342. {
  3343. int rc = 0;
  3344. if (!dsi_ctrl) {
  3345. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3346. return -EINVAL;
  3347. }
  3348. mutex_lock(&dsi_ctrl->ctrl_lock);
  3349. if (enable)
  3350. rc = dsi_enable_ulps(dsi_ctrl);
  3351. else
  3352. rc = dsi_disable_ulps(dsi_ctrl);
  3353. if (rc) {
  3354. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3355. enable, rc);
  3356. goto error;
  3357. }
  3358. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3359. error:
  3360. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3361. return rc;
  3362. }
  3363. /**
  3364. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3365. * @dsi_ctrl: DSI controller handle.
  3366. * @enable: enable/disable clamping.
  3367. *
  3368. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3369. *
  3370. * Return: error code.
  3371. */
  3372. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3373. bool enable, bool ulps_enabled)
  3374. {
  3375. int rc = 0;
  3376. if (!dsi_ctrl) {
  3377. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3378. return -EINVAL;
  3379. }
  3380. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3381. !dsi_ctrl->hw.ops.clamp_disable) {
  3382. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3383. return 0;
  3384. }
  3385. mutex_lock(&dsi_ctrl->ctrl_lock);
  3386. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3387. if (rc) {
  3388. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3389. goto error;
  3390. }
  3391. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3392. error:
  3393. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3394. return rc;
  3395. }
  3396. /**
  3397. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3398. * @dsi_ctrl: DSI controller handle.
  3399. * @source_clks: Source clocks for DSI link clocks.
  3400. *
  3401. * Clock source should be changed while link clocks are disabled.
  3402. *
  3403. * Return: error code.
  3404. */
  3405. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3406. struct dsi_clk_link_set *source_clks)
  3407. {
  3408. int rc = 0;
  3409. if (!dsi_ctrl || !source_clks) {
  3410. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3411. return -EINVAL;
  3412. }
  3413. mutex_lock(&dsi_ctrl->ctrl_lock);
  3414. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3415. if (rc) {
  3416. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3417. rc);
  3418. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3419. &dsi_ctrl->clk_info.rcg_clks);
  3420. goto error;
  3421. }
  3422. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3423. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3424. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3425. error:
  3426. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3427. return rc;
  3428. }
  3429. /**
  3430. * dsi_ctrl_setup_misr() - Setup frame MISR
  3431. * @dsi_ctrl: DSI controller handle.
  3432. * @enable: enable/disable MISR.
  3433. * @frame_count: Number of frames to accumulate MISR.
  3434. *
  3435. * Return: error code.
  3436. */
  3437. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3438. bool enable,
  3439. u32 frame_count)
  3440. {
  3441. if (!dsi_ctrl) {
  3442. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3443. return -EINVAL;
  3444. }
  3445. if (!dsi_ctrl->hw.ops.setup_misr)
  3446. return 0;
  3447. mutex_lock(&dsi_ctrl->ctrl_lock);
  3448. dsi_ctrl->misr_enable = enable;
  3449. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3450. dsi_ctrl->host_config.panel_mode,
  3451. enable, frame_count);
  3452. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3453. return 0;
  3454. }
  3455. /**
  3456. * dsi_ctrl_collect_misr() - Read frame MISR
  3457. * @dsi_ctrl: DSI controller handle.
  3458. *
  3459. * Return: MISR value.
  3460. */
  3461. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3462. {
  3463. u32 misr;
  3464. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3465. return 0;
  3466. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3467. dsi_ctrl->host_config.panel_mode);
  3468. if (!misr)
  3469. misr = dsi_ctrl->misr_cache;
  3470. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3471. dsi_ctrl->misr_cache, misr);
  3472. return misr;
  3473. }
  3474. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3475. bool mask_enable)
  3476. {
  3477. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3478. || !dsi_ctrl->hw.ops.clear_error_status) {
  3479. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3480. return;
  3481. }
  3482. /*
  3483. * Mask DSI error status interrupts and clear error status
  3484. * register
  3485. */
  3486. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3487. /*
  3488. * The behavior of mask_enable is different in ctrl register
  3489. * and mask register and hence mask_enable is manipulated for
  3490. * selective error interrupt masking vs total error interrupt
  3491. * masking.
  3492. */
  3493. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3494. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3495. DSI_ERROR_INTERRUPT_COUNT);
  3496. } else {
  3497. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3498. mask_enable);
  3499. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3500. DSI_ERROR_INTERRUPT_COUNT);
  3501. }
  3502. }
  3503. /**
  3504. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3505. * interrupts at any time.
  3506. * @dsi_ctrl: DSI controller handle.
  3507. * @enable: variable to enable/disable irq
  3508. */
  3509. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3510. {
  3511. if (!dsi_ctrl)
  3512. return;
  3513. mutex_lock(&dsi_ctrl->ctrl_lock);
  3514. if (enable)
  3515. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3516. DSI_SINT_ERROR, NULL);
  3517. else
  3518. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3519. DSI_SINT_ERROR);
  3520. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3521. }
  3522. /**
  3523. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3524. * done interrupt.
  3525. * @dsi_ctrl: DSI controller handle.
  3526. */
  3527. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3528. {
  3529. int rc = 0;
  3530. if (!ctrl)
  3531. return 0;
  3532. mutex_lock(&ctrl->ctrl_lock);
  3533. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3534. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3535. mutex_unlock(&ctrl->ctrl_lock);
  3536. return rc;
  3537. }
  3538. /**
  3539. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3540. */
  3541. void dsi_ctrl_drv_register(void)
  3542. {
  3543. platform_driver_register(&dsi_ctrl_driver);
  3544. }
  3545. /**
  3546. * dsi_ctrl_drv_unregister() - unregister platform driver
  3547. */
  3548. void dsi_ctrl_drv_unregister(void)
  3549. {
  3550. platform_driver_unregister(&dsi_ctrl_driver);
  3551. }