sde_encoder.c 158 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  55. (p) ? (p)->parent->base.id : -1, \
  56. (p) ? (p)->intf_idx - INTF_0 : -1, \
  57. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  58. ##__VA_ARGS__)
  59. #define SEC_TO_MILLI_SEC 1000
  60. #define MISR_BUFF_SIZE 256
  61. #define IDLE_SHORT_TIMEOUT 1
  62. #define EVT_TIME_OUT_SPLIT 2
  63. /* worst case poll time for delay_kickoff to be cleared */
  64. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. /**
  68. * enum sde_enc_rc_events - events for resource control state machine
  69. * @SDE_ENC_RC_EVENT_KICKOFF:
  70. * This event happens at NORMAL priority.
  71. * Event that signals the start of the transfer. When this event is
  72. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  73. * Regardless of the previous state, the resource should be in ON state
  74. * at the end of this event. At the end of this event, a delayed work is
  75. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  76. * ktime.
  77. * @SDE_ENC_RC_EVENT_PRE_STOP:
  78. * This event happens at NORMAL priority.
  79. * This event, when received during the ON state, set RSC to IDLE, and
  80. * and leave the RC STATE in the PRE_OFF state.
  81. * It should be followed by the STOP event as part of encoder disable.
  82. * If received during IDLE or OFF states, it will do nothing.
  83. * @SDE_ENC_RC_EVENT_STOP:
  84. * This event happens at NORMAL priority.
  85. * When this event is received, disable all the MDP/DSI core clocks, and
  86. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  87. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  88. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  89. * Resource state should be in OFF at the end of the event.
  90. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  91. * This event happens at NORMAL priority from a work item.
  92. * Event signals that there is a seamless mode switch is in prgoress. A
  93. * client needs to leave clocks ON to reduce the mode switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to update the rsc with new vtotal and update
  98. * pm_qos vote.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc;
  137. struct sde_encoder_phys *cur_master;
  138. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  139. ktime_t tvblank, cur_time;
  140. struct intf_status intf_status = {0};
  141. unsigned long features;
  142. u32 fps;
  143. sde_enc = to_sde_encoder_virt(drm_enc);
  144. cur_master = sde_enc->cur_master;
  145. fps = sde_encoder_get_fps(drm_enc);
  146. if (!cur_master || !cur_master->hw_intf || !fps
  147. || !cur_master->hw_intf->ops.get_vsync_timestamp
  148. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  149. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  150. return 0;
  151. features = cur_master->hw_intf->cap->features;
  152. /*
  153. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  154. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  155. * at panel vsync and not at MDP VSYNC
  156. */
  157. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  158. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  159. if (intf_status.is_prog_fetch_en)
  160. return 0;
  161. }
  162. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  163. qtmr_counter = arch_timer_read_counter();
  164. cur_time = ktime_get_ns();
  165. /* check for counter rollover between the two timestamps [56 bits] */
  166. if (qtmr_counter < vsync_counter) {
  167. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  168. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  169. qtmr_counter >> 32, qtmr_counter, hw_diff,
  170. fps, SDE_EVTLOG_FUNC_CASE1);
  171. } else {
  172. hw_diff = qtmr_counter - vsync_counter;
  173. }
  174. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  175. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  176. /* avoid setting timestamp, if diff is more than one vsync */
  177. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  178. tvblank = 0;
  179. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  180. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  181. fps, SDE_EVTLOG_ERROR);
  182. } else {
  183. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  184. }
  185. SDE_DEBUG_ENC(sde_enc,
  186. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  187. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  189. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  190. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  191. return tvblank;
  192. }
  193. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  194. {
  195. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  196. struct msm_drm_private *priv;
  197. struct sde_kms *sde_kms;
  198. struct device *cpu_dev;
  199. struct cpumask *cpu_mask = NULL;
  200. int cpu = 0;
  201. u32 cpu_dma_latency;
  202. priv = drm_enc->dev->dev_private;
  203. sde_kms = to_sde_kms(priv->kms);
  204. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  205. return;
  206. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  207. cpumask_clear(&sde_enc->valid_cpu_mask);
  208. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  209. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  210. if (!cpu_mask &&
  211. sde_encoder_check_curr_mode(drm_enc,
  212. MSM_DISPLAY_CMD_MODE))
  213. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  214. if (!cpu_mask)
  215. return;
  216. for_each_cpu(cpu, cpu_mask) {
  217. cpu_dev = get_cpu_device(cpu);
  218. if (!cpu_dev) {
  219. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  220. cpu);
  221. return;
  222. }
  223. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  224. dev_pm_qos_add_request(cpu_dev,
  225. &sde_enc->pm_qos_cpu_req[cpu],
  226. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  227. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  228. }
  229. }
  230. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  231. {
  232. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  233. struct device *cpu_dev;
  234. int cpu = 0;
  235. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  236. cpu_dev = get_cpu_device(cpu);
  237. if (!cpu_dev) {
  238. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  239. cpu);
  240. continue;
  241. }
  242. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  243. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  244. }
  245. cpumask_clear(&sde_enc->valid_cpu_mask);
  246. }
  247. static bool _sde_encoder_is_autorefresh_enabled(
  248. struct sde_encoder_virt *sde_enc)
  249. {
  250. struct drm_connector *drm_conn;
  251. if (!sde_enc->cur_master ||
  252. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  253. return false;
  254. drm_conn = sde_enc->cur_master->connector;
  255. if (!drm_conn || !drm_conn->state)
  256. return false;
  257. return sde_connector_get_property(drm_conn->state,
  258. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  259. }
  260. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  261. struct sde_hw_qdss *hw_qdss,
  262. struct sde_encoder_phys *phys, bool enable)
  263. {
  264. if (sde_enc->qdss_status == enable)
  265. return;
  266. sde_enc->qdss_status = enable;
  267. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  268. sde_enc->qdss_status);
  269. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  270. }
  271. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  272. s64 timeout_ms, struct sde_encoder_wait_info *info)
  273. {
  274. int rc = 0;
  275. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  276. ktime_t cur_ktime;
  277. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  278. do {
  279. rc = wait_event_timeout(*(info->wq),
  280. atomic_read(info->atomic_cnt) == info->count_check,
  281. wait_time_jiffies);
  282. cur_ktime = ktime_get();
  283. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  284. timeout_ms, atomic_read(info->atomic_cnt),
  285. info->count_check);
  286. /* If we timed out, counter is valid and time is less, wait again */
  287. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  288. (rc == 0) &&
  289. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  290. return rc;
  291. }
  292. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  293. {
  294. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  295. return sde_enc &&
  296. (sde_enc->disp_info.display_type ==
  297. SDE_CONNECTOR_PRIMARY);
  298. }
  299. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc &&
  303. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  304. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  305. }
  306. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  307. {
  308. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  309. return sde_enc &&
  310. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  311. }
  312. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  313. {
  314. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  315. return sde_enc && sde_enc->cur_master &&
  316. sde_enc->cur_master->cont_splash_enabled;
  317. }
  318. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx)
  320. {
  321. SDE_EVT32(DRMID(phys_enc->parent),
  322. phys_enc->intf_idx - INTF_0,
  323. phys_enc->hw_pp->idx - PINGPONG_0,
  324. intr_idx);
  325. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  326. if (phys_enc->parent_ops.handle_frame_done)
  327. phys_enc->parent_ops.handle_frame_done(
  328. phys_enc->parent, phys_enc,
  329. SDE_ENCODER_FRAME_EVENT_ERROR);
  330. }
  331. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  332. enum sde_intr_idx intr_idx,
  333. struct sde_encoder_wait_info *wait_info)
  334. {
  335. struct sde_encoder_irq *irq;
  336. u32 irq_status;
  337. int ret, i;
  338. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  339. SDE_ERROR("invalid params\n");
  340. return -EINVAL;
  341. }
  342. irq = &phys_enc->irq[intr_idx];
  343. /* note: do master / slave checking outside */
  344. /* return EWOULDBLOCK since we know the wait isn't necessary */
  345. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  346. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  347. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  349. return -EWOULDBLOCK;
  350. }
  351. if (irq->irq_idx < 0) {
  352. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  353. irq->name, irq->hw_idx);
  354. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  355. irq->irq_idx);
  356. return 0;
  357. }
  358. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  359. atomic_read(wait_info->atomic_cnt));
  360. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  361. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  362. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  363. /*
  364. * Some module X may disable interrupt for longer duration
  365. * and it may trigger all interrupts including timer interrupt
  366. * when module X again enable the interrupt.
  367. * That may cause interrupt wait timeout API in this API.
  368. * It is handled by split the wait timer in two halves.
  369. */
  370. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  371. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  372. irq->hw_idx,
  373. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  374. wait_info);
  375. if (ret)
  376. break;
  377. }
  378. if (ret <= 0) {
  379. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  380. irq->irq_idx, true);
  381. if (irq_status) {
  382. unsigned long flags;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt));
  387. SDE_DEBUG_PHYS(phys_enc,
  388. "done but irq %d not triggered\n",
  389. irq->irq_idx);
  390. local_irq_save(flags);
  391. irq->cb.func(phys_enc, irq->irq_idx);
  392. local_irq_restore(flags);
  393. ret = 0;
  394. } else {
  395. ret = -ETIMEDOUT;
  396. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  397. irq->hw_idx, irq->irq_idx,
  398. phys_enc->hw_pp->idx - PINGPONG_0,
  399. atomic_read(wait_info->atomic_cnt), irq_status,
  400. SDE_EVTLOG_ERROR);
  401. }
  402. } else {
  403. ret = 0;
  404. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  405. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  406. atomic_read(wait_info->atomic_cnt));
  407. }
  408. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  410. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  411. return ret;
  412. }
  413. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  414. enum sde_intr_idx intr_idx)
  415. {
  416. struct sde_encoder_irq *irq;
  417. int ret = 0;
  418. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  419. SDE_ERROR("invalid params\n");
  420. return -EINVAL;
  421. }
  422. irq = &phys_enc->irq[intr_idx];
  423. if (irq->irq_idx >= 0) {
  424. SDE_DEBUG_PHYS(phys_enc,
  425. "skipping already registered irq %s type %d\n",
  426. irq->name, irq->intr_type);
  427. return 0;
  428. }
  429. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  430. irq->intr_type, irq->hw_idx);
  431. if (irq->irq_idx < 0) {
  432. SDE_ERROR_PHYS(phys_enc,
  433. "failed to lookup IRQ index for %s type:%d\n",
  434. irq->name, irq->intr_type);
  435. return -EINVAL;
  436. }
  437. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  438. &irq->cb);
  439. if (ret) {
  440. SDE_ERROR_PHYS(phys_enc,
  441. "failed to register IRQ callback for %s\n",
  442. irq->name);
  443. irq->irq_idx = -EINVAL;
  444. return ret;
  445. }
  446. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  447. if (ret) {
  448. SDE_ERROR_PHYS(phys_enc,
  449. "enable IRQ for intr:%s failed, irq_idx %d\n",
  450. irq->name, irq->irq_idx);
  451. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  452. irq->irq_idx, &irq->cb);
  453. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  454. irq->irq_idx, SDE_EVTLOG_ERROR);
  455. irq->irq_idx = -EINVAL;
  456. return ret;
  457. }
  458. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  459. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  460. irq->name, irq->irq_idx);
  461. return ret;
  462. }
  463. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  464. enum sde_intr_idx intr_idx)
  465. {
  466. struct sde_encoder_irq *irq;
  467. int ret;
  468. if (!phys_enc) {
  469. SDE_ERROR("invalid encoder\n");
  470. return -EINVAL;
  471. }
  472. irq = &phys_enc->irq[intr_idx];
  473. /* silently skip irqs that weren't registered */
  474. if (irq->irq_idx < 0) {
  475. SDE_ERROR(
  476. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  477. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  480. irq->irq_idx, SDE_EVTLOG_ERROR);
  481. return 0;
  482. }
  483. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  484. if (ret)
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  487. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  488. &irq->cb);
  489. if (ret)
  490. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  491. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  492. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  493. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  494. irq->irq_idx = -EINVAL;
  495. return 0;
  496. }
  497. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  498. struct sde_encoder_hw_resources *hw_res,
  499. struct drm_connector_state *conn_state)
  500. {
  501. struct sde_encoder_virt *sde_enc = NULL;
  502. int ret, i = 0;
  503. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  504. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  505. -EINVAL, !drm_enc, !hw_res, !conn_state,
  506. hw_res ? !hw_res->comp_info : 0);
  507. return;
  508. }
  509. sde_enc = to_sde_encoder_virt(drm_enc);
  510. SDE_DEBUG_ENC(sde_enc, "\n");
  511. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  512. hw_res->display_type = sde_enc->disp_info.display_type;
  513. /* Query resources used by phys encs, expected to be without overlap */
  514. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  515. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  516. if (phys && phys->ops.get_hw_resources)
  517. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  518. }
  519. /*
  520. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  521. * called from atomic_check phase. Use the below API to get mode
  522. * information of the temporary conn_state passed
  523. */
  524. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  525. if (ret)
  526. SDE_ERROR("failed to get topology ret %d\n", ret);
  527. ret = sde_connector_state_get_compression_info(conn_state,
  528. hw_res->comp_info);
  529. if (ret)
  530. SDE_ERROR("failed to get compression info ret %d\n", ret);
  531. }
  532. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  533. {
  534. struct sde_encoder_virt *sde_enc = NULL;
  535. int i = 0;
  536. unsigned int num_encs;
  537. if (!drm_enc) {
  538. SDE_ERROR("invalid encoder\n");
  539. return;
  540. }
  541. sde_enc = to_sde_encoder_virt(drm_enc);
  542. SDE_DEBUG_ENC(sde_enc, "\n");
  543. num_encs = sde_enc->num_phys_encs;
  544. mutex_lock(&sde_enc->enc_lock);
  545. sde_rsc_client_destroy(sde_enc->rsc_client);
  546. for (i = 0; i < num_encs; i++) {
  547. struct sde_encoder_phys *phys;
  548. phys = sde_enc->phys_vid_encs[i];
  549. if (phys && phys->ops.destroy) {
  550. phys->ops.destroy(phys);
  551. --sde_enc->num_phys_encs;
  552. sde_enc->phys_vid_encs[i] = NULL;
  553. }
  554. phys = sde_enc->phys_cmd_encs[i];
  555. if (phys && phys->ops.destroy) {
  556. phys->ops.destroy(phys);
  557. --sde_enc->num_phys_encs;
  558. sde_enc->phys_cmd_encs[i] = NULL;
  559. }
  560. phys = sde_enc->phys_encs[i];
  561. if (phys && phys->ops.destroy) {
  562. phys->ops.destroy(phys);
  563. --sde_enc->num_phys_encs;
  564. sde_enc->phys_encs[i] = NULL;
  565. }
  566. }
  567. if (sde_enc->num_phys_encs)
  568. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  569. sde_enc->num_phys_encs);
  570. sde_enc->num_phys_encs = 0;
  571. mutex_unlock(&sde_enc->enc_lock);
  572. drm_encoder_cleanup(drm_enc);
  573. mutex_destroy(&sde_enc->enc_lock);
  574. kfree(sde_enc->input_handler);
  575. sde_enc->input_handler = NULL;
  576. kfree(sde_enc);
  577. }
  578. void sde_encoder_helper_update_intf_cfg(
  579. struct sde_encoder_phys *phys_enc)
  580. {
  581. struct sde_encoder_virt *sde_enc;
  582. struct sde_hw_intf_cfg_v1 *intf_cfg;
  583. enum sde_3d_blend_mode mode_3d;
  584. if (!phys_enc || !phys_enc->hw_pp) {
  585. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  586. return;
  587. }
  588. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  589. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  590. SDE_DEBUG_ENC(sde_enc,
  591. "intf_cfg updated for %d at idx %d\n",
  592. phys_enc->intf_idx,
  593. intf_cfg->intf_count);
  594. /* setup interface configuration */
  595. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  596. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  597. return;
  598. }
  599. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  600. if (phys_enc == sde_enc->cur_master) {
  601. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  602. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  603. else
  604. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  605. }
  606. /* configure this interface as master for split display */
  607. if (phys_enc->split_role == ENC_ROLE_MASTER)
  608. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  609. /* setup which pp blk will connect to this intf */
  610. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  611. phys_enc->hw_intf->ops.bind_pingpong_blk(
  612. phys_enc->hw_intf,
  613. true,
  614. phys_enc->hw_pp->idx);
  615. /*setup merge_3d configuration */
  616. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  617. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  618. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  619. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  620. phys_enc->hw_pp->merge_3d->idx;
  621. if (phys_enc->hw_pp->ops.setup_3d_mode)
  622. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  623. mode_3d);
  624. }
  625. void sde_encoder_helper_split_config(
  626. struct sde_encoder_phys *phys_enc,
  627. enum sde_intf interface)
  628. {
  629. struct sde_encoder_virt *sde_enc;
  630. struct split_pipe_cfg *cfg;
  631. struct sde_hw_mdp *hw_mdptop;
  632. enum sde_rm_topology_name topology;
  633. struct msm_display_info *disp_info;
  634. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  635. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  636. return;
  637. }
  638. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  639. hw_mdptop = phys_enc->hw_mdptop;
  640. disp_info = &sde_enc->disp_info;
  641. cfg = &phys_enc->hw_intf->cfg;
  642. memset(cfg, 0, sizeof(*cfg));
  643. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  644. return;
  645. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  646. cfg->split_link_en = true;
  647. /**
  648. * disable split modes since encoder will be operating in as the only
  649. * encoder, either for the entire use case in the case of, for example,
  650. * single DSI, or for this frame in the case of left/right only partial
  651. * update.
  652. */
  653. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  654. if (hw_mdptop->ops.setup_split_pipe)
  655. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  656. if (hw_mdptop->ops.setup_pp_split)
  657. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  658. return;
  659. }
  660. cfg->en = true;
  661. cfg->mode = phys_enc->intf_mode;
  662. cfg->intf = interface;
  663. if (cfg->en && phys_enc->ops.needs_single_flush &&
  664. phys_enc->ops.needs_single_flush(phys_enc))
  665. cfg->split_flush_en = true;
  666. topology = sde_connector_get_topology_name(phys_enc->connector);
  667. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  668. cfg->pp_split_slave = cfg->intf;
  669. else
  670. cfg->pp_split_slave = INTF_MAX;
  671. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  672. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  673. if (hw_mdptop->ops.setup_split_pipe)
  674. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  675. } else if (sde_enc->hw_pp[0]) {
  676. /*
  677. * slave encoder
  678. * - determine split index from master index,
  679. * assume master is first pp
  680. */
  681. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  682. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  683. cfg->pp_split_index);
  684. if (hw_mdptop->ops.setup_pp_split)
  685. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  686. }
  687. }
  688. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  689. {
  690. struct sde_encoder_virt *sde_enc;
  691. int i = 0;
  692. if (!drm_enc)
  693. return false;
  694. sde_enc = to_sde_encoder_virt(drm_enc);
  695. if (!sde_enc)
  696. return false;
  697. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  698. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  699. if (phys && phys->in_clone_mode)
  700. return true;
  701. }
  702. return false;
  703. }
  704. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  705. struct drm_crtc *crtc)
  706. {
  707. struct sde_encoder_virt *sde_enc;
  708. int i;
  709. if (!drm_enc)
  710. return false;
  711. sde_enc = to_sde_encoder_virt(drm_enc);
  712. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  713. return false;
  714. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  715. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  716. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  717. return true;
  718. }
  719. return false;
  720. }
  721. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  722. struct drm_crtc_state *crtc_state)
  723. {
  724. struct sde_encoder_virt *sde_enc;
  725. struct sde_crtc_state *sde_crtc_state;
  726. int i = 0;
  727. if (!drm_enc || !crtc_state) {
  728. SDE_DEBUG("invalid params\n");
  729. return;
  730. }
  731. sde_enc = to_sde_encoder_virt(drm_enc);
  732. sde_crtc_state = to_sde_crtc_state(crtc_state);
  733. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  734. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  735. return;
  736. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  737. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  738. if (phys) {
  739. phys->in_clone_mode = true;
  740. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  741. }
  742. }
  743. sde_crtc_state->cwb_enc_mask = 0;
  744. }
  745. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  746. struct drm_crtc_state *crtc_state,
  747. struct drm_connector_state *conn_state)
  748. {
  749. const struct drm_display_mode *mode;
  750. struct drm_display_mode *adj_mode;
  751. int i = 0;
  752. int ret = 0;
  753. mode = &crtc_state->mode;
  754. adj_mode = &crtc_state->adjusted_mode;
  755. /* perform atomic check on the first physical encoder (master) */
  756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  757. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  758. if (phys && phys->ops.atomic_check)
  759. ret = phys->ops.atomic_check(phys, crtc_state,
  760. conn_state);
  761. else if (phys && phys->ops.mode_fixup)
  762. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  763. ret = -EINVAL;
  764. if (ret) {
  765. SDE_ERROR_ENC(sde_enc,
  766. "mode unsupported, phys idx %d\n", i);
  767. break;
  768. }
  769. }
  770. return ret;
  771. }
  772. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  773. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  774. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  775. {
  776. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  777. int ret = 0;
  778. if (crtc_state->mode_changed || crtc_state->active_changed) {
  779. struct sde_rect mode_roi, roi;
  780. u32 width, height;
  781. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  782. mode_roi.x = 0;
  783. mode_roi.y = 0;
  784. mode_roi.w = width;
  785. mode_roi.h = height;
  786. if (sde_conn_state->rois.num_rects) {
  787. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  788. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  789. SDE_ERROR_ENC(sde_enc,
  790. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  791. roi.x, roi.y, roi.w, roi.h);
  792. ret = -EINVAL;
  793. }
  794. }
  795. if (sde_crtc_state->user_roi_list.num_rects) {
  796. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  797. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  798. SDE_ERROR_ENC(sde_enc,
  799. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  800. roi.x, roi.y, roi.w, roi.h);
  801. ret = -EINVAL;
  802. }
  803. }
  804. }
  805. return ret;
  806. }
  807. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  808. struct drm_crtc_state *crtc_state,
  809. struct drm_connector_state *conn_state,
  810. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  811. struct sde_connector *sde_conn,
  812. struct sde_connector_state *sde_conn_state)
  813. {
  814. int ret = 0;
  815. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  816. struct msm_sub_mode sub_mode;
  817. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  818. struct msm_display_topology *topology = NULL;
  819. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  820. CONNECTOR_PROP_DSC_MODE);
  821. ret = sde_connector_get_mode_info(&sde_conn->base,
  822. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  823. if (ret) {
  824. SDE_ERROR_ENC(sde_enc,
  825. "failed to get mode info, rc = %d\n", ret);
  826. return ret;
  827. }
  828. if (sde_conn_state->mode_info.comp_info.comp_type &&
  829. sde_conn_state->mode_info.comp_info.comp_ratio >=
  830. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  831. SDE_ERROR_ENC(sde_enc,
  832. "invalid compression ratio: %d\n",
  833. sde_conn_state->mode_info.comp_info.comp_ratio);
  834. ret = -EINVAL;
  835. return ret;
  836. }
  837. /* Reserve dynamic resources, indicating atomic_check phase */
  838. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  839. conn_state, true);
  840. if (ret) {
  841. if (ret != -EAGAIN)
  842. SDE_ERROR_ENC(sde_enc,
  843. "RM failed to reserve resources, rc = %d\n", ret);
  844. return ret;
  845. }
  846. /**
  847. * Update connector state with the topology selected for the
  848. * resource set validated. Reset the topology if we are
  849. * de-activating crtc.
  850. */
  851. if (crtc_state->active) {
  852. topology = &sde_conn_state->mode_info.topology;
  853. ret = sde_rm_update_topology(&sde_kms->rm,
  854. conn_state, topology);
  855. if (ret) {
  856. SDE_ERROR_ENC(sde_enc,
  857. "RM failed to update topology, rc: %d\n", ret);
  858. return ret;
  859. }
  860. }
  861. ret = sde_connector_set_blob_data(conn_state->connector,
  862. conn_state,
  863. CONNECTOR_PROP_SDE_INFO);
  864. if (ret) {
  865. SDE_ERROR_ENC(sde_enc,
  866. "connector failed to update info, rc: %d\n",
  867. ret);
  868. return ret;
  869. }
  870. }
  871. return ret;
  872. }
  873. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  874. u32 *qsync_fps, struct drm_connector_state *conn_state)
  875. {
  876. struct sde_encoder_virt *sde_enc;
  877. int rc = 0;
  878. struct sde_connector *sde_conn;
  879. if (!qsync_fps)
  880. return;
  881. *qsync_fps = 0;
  882. if (!drm_enc) {
  883. SDE_ERROR("invalid drm encoder\n");
  884. return;
  885. }
  886. sde_enc = to_sde_encoder_virt(drm_enc);
  887. if (!sde_enc->cur_master) {
  888. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  889. return;
  890. }
  891. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  892. if (sde_conn->ops.get_qsync_min_fps)
  893. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  894. if (rc < 0) {
  895. SDE_ERROR("invalid qsync min fps %d\n", rc);
  896. return;
  897. }
  898. *qsync_fps = rc;
  899. }
  900. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  901. struct sde_connector_state *sde_conn_state, u32 step)
  902. {
  903. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  904. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  905. u32 min_fps, req_fps = 0;
  906. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  907. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  908. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  909. CONNECTOR_PROP_QSYNC_MODE);
  910. if (has_panel_req) {
  911. if (!sde_conn->ops.get_avr_step_req) {
  912. SDE_ERROR("unable to retrieve required step rate\n");
  913. return -EINVAL;
  914. }
  915. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  916. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  917. if (qsync_mode && req_fps != step) {
  918. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  919. step, req_fps, nom_fps);
  920. return -EINVAL;
  921. }
  922. }
  923. if (!step)
  924. return 0;
  925. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  926. &sde_conn_state->base);
  927. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  928. (vtotal * nom_fps) % step) {
  929. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  930. min_fps, step, vtotal);
  931. return -EINVAL;
  932. }
  933. return 0;
  934. }
  935. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  936. struct sde_connector_state *sde_conn_state)
  937. {
  938. int rc = 0;
  939. u32 avr_step;
  940. bool qsync_dirty, has_modeset;
  941. struct drm_connector_state *conn_state = &sde_conn_state->base;
  942. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  943. CONNECTOR_PROP_QSYNC_MODE);
  944. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  945. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  946. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  947. if (has_modeset && qsync_dirty &&
  948. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  949. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  950. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  951. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  952. sde_conn_state->msm_mode.private_flags);
  953. return -EINVAL;
  954. }
  955. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  956. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  957. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  958. return rc;
  959. }
  960. static int sde_encoder_virt_atomic_check(
  961. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  962. struct drm_connector_state *conn_state)
  963. {
  964. struct sde_encoder_virt *sde_enc;
  965. struct sde_kms *sde_kms;
  966. const struct drm_display_mode *mode;
  967. struct drm_display_mode *adj_mode;
  968. struct sde_connector *sde_conn = NULL;
  969. struct sde_connector_state *sde_conn_state = NULL;
  970. struct sde_crtc_state *sde_crtc_state = NULL;
  971. enum sde_rm_topology_name old_top;
  972. enum sde_rm_topology_name top_name;
  973. struct msm_display_info *disp_info;
  974. int ret = 0;
  975. if (!drm_enc || !crtc_state || !conn_state) {
  976. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  977. !drm_enc, !crtc_state, !conn_state);
  978. return -EINVAL;
  979. }
  980. sde_enc = to_sde_encoder_virt(drm_enc);
  981. disp_info = &sde_enc->disp_info;
  982. SDE_DEBUG_ENC(sde_enc, "\n");
  983. sde_kms = sde_encoder_get_kms(drm_enc);
  984. if (!sde_kms)
  985. return -EINVAL;
  986. mode = &crtc_state->mode;
  987. adj_mode = &crtc_state->adjusted_mode;
  988. sde_conn = to_sde_connector(conn_state->connector);
  989. sde_conn_state = to_sde_connector_state(conn_state);
  990. sde_crtc_state = to_sde_crtc_state(crtc_state);
  991. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  992. if (ret)
  993. return ret;
  994. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  995. crtc_state->active_changed, crtc_state->connectors_changed);
  996. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  997. conn_state);
  998. if (ret)
  999. return ret;
  1000. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1001. conn_state, sde_conn_state, sde_crtc_state);
  1002. if (ret)
  1003. return ret;
  1004. /**
  1005. * record topology in previous atomic state to be able to handle
  1006. * topology transitions correctly.
  1007. */
  1008. old_top = sde_connector_get_property(conn_state,
  1009. CONNECTOR_PROP_TOPOLOGY_NAME);
  1010. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1011. if (ret)
  1012. return ret;
  1013. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1014. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1015. if (ret)
  1016. return ret;
  1017. top_name = sde_connector_get_property(conn_state,
  1018. CONNECTOR_PROP_TOPOLOGY_NAME);
  1019. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1020. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1021. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1022. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1023. top_name);
  1024. return -EINVAL;
  1025. }
  1026. }
  1027. ret = sde_connector_roi_v1_check_roi(conn_state);
  1028. if (ret) {
  1029. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1030. ret);
  1031. return ret;
  1032. }
  1033. drm_mode_set_crtcinfo(adj_mode, 0);
  1034. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1035. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1036. sde_conn_state->msm_mode.private_flags,
  1037. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1038. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1039. return ret;
  1040. }
  1041. static void _sde_encoder_get_connector_roi(
  1042. struct sde_encoder_virt *sde_enc,
  1043. struct sde_rect *merged_conn_roi)
  1044. {
  1045. struct drm_connector *drm_conn;
  1046. struct sde_connector_state *c_state;
  1047. if (!sde_enc || !merged_conn_roi)
  1048. return;
  1049. drm_conn = sde_enc->phys_encs[0]->connector;
  1050. if (!drm_conn || !drm_conn->state)
  1051. return;
  1052. c_state = to_sde_connector_state(drm_conn->state);
  1053. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1054. }
  1055. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1056. {
  1057. struct sde_encoder_virt *sde_enc;
  1058. struct drm_connector *drm_conn;
  1059. struct drm_display_mode *adj_mode;
  1060. struct sde_rect roi;
  1061. if (!drm_enc) {
  1062. SDE_ERROR("invalid encoder parameter\n");
  1063. return -EINVAL;
  1064. }
  1065. sde_enc = to_sde_encoder_virt(drm_enc);
  1066. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1067. SDE_ERROR("invalid crtc parameter\n");
  1068. return -EINVAL;
  1069. }
  1070. if (!sde_enc->cur_master) {
  1071. SDE_ERROR("invalid cur_master parameter\n");
  1072. return -EINVAL;
  1073. }
  1074. adj_mode = &sde_enc->cur_master->cached_mode;
  1075. drm_conn = sde_enc->cur_master->connector;
  1076. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1077. if (sde_kms_rect_is_null(&roi)) {
  1078. roi.w = adj_mode->hdisplay;
  1079. roi.h = adj_mode->vdisplay;
  1080. }
  1081. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1082. sizeof(sde_enc->prv_conn_roi));
  1083. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1084. return 0;
  1085. }
  1086. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1087. {
  1088. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1089. struct sde_kms *sde_kms;
  1090. struct sde_hw_mdp *hw_mdptop;
  1091. struct sde_encoder_virt *sde_enc;
  1092. int i;
  1093. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1094. if (!sde_enc) {
  1095. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1096. return;
  1097. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1098. SDE_ERROR("invalid num phys enc %d/%d\n",
  1099. sde_enc->num_phys_encs,
  1100. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1101. return;
  1102. }
  1103. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1104. if (!sde_kms) {
  1105. SDE_ERROR("invalid sde_kms\n");
  1106. return;
  1107. }
  1108. hw_mdptop = sde_kms->hw_mdp;
  1109. if (!hw_mdptop) {
  1110. SDE_ERROR("invalid mdptop\n");
  1111. return;
  1112. }
  1113. if (hw_mdptop->ops.setup_vsync_source) {
  1114. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1115. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1116. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1117. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1118. vsync_cfg.vsync_source = vsync_source;
  1119. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1120. }
  1121. }
  1122. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1123. struct msm_display_info *disp_info)
  1124. {
  1125. struct sde_encoder_phys *phys;
  1126. struct sde_connector *sde_conn;
  1127. int i;
  1128. u32 vsync_source;
  1129. if (!sde_enc || !disp_info) {
  1130. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1131. sde_enc != NULL, disp_info != NULL);
  1132. return;
  1133. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1134. SDE_ERROR("invalid num phys enc %d/%d\n",
  1135. sde_enc->num_phys_encs,
  1136. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1137. return;
  1138. }
  1139. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1140. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1141. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1142. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1143. else
  1144. vsync_source = sde_enc->te_source;
  1145. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1146. disp_info->is_te_using_watchdog_timer);
  1147. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1148. phys = sde_enc->phys_encs[i];
  1149. if (phys && phys->ops.setup_vsync_source)
  1150. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1151. }
  1152. }
  1153. }
  1154. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1155. bool watchdog_te)
  1156. {
  1157. struct sde_encoder_virt *sde_enc;
  1158. struct msm_display_info disp_info;
  1159. if (!drm_enc) {
  1160. pr_err("invalid drm encoder\n");
  1161. return -EINVAL;
  1162. }
  1163. sde_enc = to_sde_encoder_virt(drm_enc);
  1164. sde_encoder_control_te(drm_enc, false);
  1165. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1166. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1167. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1168. sde_encoder_control_te(drm_enc, true);
  1169. return 0;
  1170. }
  1171. static int _sde_encoder_rsc_client_update_vsync_wait(
  1172. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1173. int wait_vblank_crtc_id)
  1174. {
  1175. int wait_refcount = 0, ret = 0;
  1176. int pipe = -1;
  1177. int wait_count = 0;
  1178. struct drm_crtc *primary_crtc;
  1179. struct drm_crtc *crtc;
  1180. crtc = sde_enc->crtc;
  1181. if (wait_vblank_crtc_id)
  1182. wait_refcount =
  1183. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1184. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1185. SDE_EVTLOG_FUNC_ENTRY);
  1186. if (crtc->base.id != wait_vblank_crtc_id) {
  1187. primary_crtc = drm_crtc_find(drm_enc->dev,
  1188. NULL, wait_vblank_crtc_id);
  1189. if (!primary_crtc) {
  1190. SDE_ERROR_ENC(sde_enc,
  1191. "failed to find primary crtc id %d\n",
  1192. wait_vblank_crtc_id);
  1193. return -EINVAL;
  1194. }
  1195. pipe = drm_crtc_index(primary_crtc);
  1196. }
  1197. /**
  1198. * note: VBLANK is expected to be enabled at this point in
  1199. * resource control state machine if on primary CRTC
  1200. */
  1201. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1202. if (sde_rsc_client_is_state_update_complete(
  1203. sde_enc->rsc_client))
  1204. break;
  1205. if (crtc->base.id == wait_vblank_crtc_id)
  1206. ret = sde_encoder_wait_for_event(drm_enc,
  1207. MSM_ENC_VBLANK);
  1208. else
  1209. drm_wait_one_vblank(drm_enc->dev, pipe);
  1210. if (ret) {
  1211. SDE_ERROR_ENC(sde_enc,
  1212. "wait for vblank failed ret:%d\n", ret);
  1213. /**
  1214. * rsc hardware may hang without vsync. avoid rsc hang
  1215. * by generating the vsync from watchdog timer.
  1216. */
  1217. if (crtc->base.id == wait_vblank_crtc_id)
  1218. sde_encoder_helper_switch_vsync(drm_enc, true);
  1219. }
  1220. }
  1221. if (wait_count >= MAX_RSC_WAIT)
  1222. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1223. SDE_EVTLOG_ERROR);
  1224. if (wait_refcount)
  1225. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1226. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1227. SDE_EVTLOG_FUNC_EXIT);
  1228. return ret;
  1229. }
  1230. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1231. {
  1232. struct sde_encoder_virt *sde_enc;
  1233. struct msm_display_info *disp_info;
  1234. struct sde_rsc_cmd_config *rsc_config;
  1235. struct drm_crtc *crtc;
  1236. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1237. int ret;
  1238. /**
  1239. * Already checked drm_enc, sde_enc is valid in function
  1240. * _sde_encoder_update_rsc_client() which pass the parameters
  1241. * to this function.
  1242. */
  1243. sde_enc = to_sde_encoder_virt(drm_enc);
  1244. crtc = sde_enc->crtc;
  1245. disp_info = &sde_enc->disp_info;
  1246. rsc_config = &sde_enc->rsc_config;
  1247. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1248. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1249. /* update it only once */
  1250. sde_enc->rsc_state_init = true;
  1251. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1252. rsc_state, rsc_config, crtc->base.id,
  1253. &wait_vblank_crtc_id);
  1254. } else {
  1255. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1256. rsc_state, NULL, crtc->base.id,
  1257. &wait_vblank_crtc_id);
  1258. }
  1259. /**
  1260. * if RSC performed a state change that requires a VBLANK wait, it will
  1261. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1262. *
  1263. * if we are the primary display, we will need to enable and wait
  1264. * locally since we hold the commit thread
  1265. *
  1266. * if we are an external display, we must send a signal to the primary
  1267. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1268. * by the primary panel's VBLANK signals
  1269. */
  1270. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1271. if (ret) {
  1272. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1273. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1274. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1275. sde_enc, wait_vblank_crtc_id);
  1276. }
  1277. return ret;
  1278. }
  1279. static int _sde_encoder_update_rsc_client(
  1280. struct drm_encoder *drm_enc, bool enable)
  1281. {
  1282. struct sde_encoder_virt *sde_enc;
  1283. struct drm_crtc *crtc;
  1284. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1285. struct sde_rsc_cmd_config *rsc_config;
  1286. int ret;
  1287. struct msm_display_info *disp_info;
  1288. struct msm_mode_info *mode_info;
  1289. u32 qsync_mode = 0, v_front_porch;
  1290. struct drm_display_mode *mode;
  1291. bool is_vid_mode;
  1292. struct drm_encoder *enc;
  1293. if (!drm_enc || !drm_enc->dev) {
  1294. SDE_ERROR("invalid encoder arguments\n");
  1295. return -EINVAL;
  1296. }
  1297. sde_enc = to_sde_encoder_virt(drm_enc);
  1298. mode_info = &sde_enc->mode_info;
  1299. crtc = sde_enc->crtc;
  1300. if (!sde_enc->crtc) {
  1301. SDE_ERROR("invalid crtc parameter\n");
  1302. return -EINVAL;
  1303. }
  1304. disp_info = &sde_enc->disp_info;
  1305. rsc_config = &sde_enc->rsc_config;
  1306. if (!sde_enc->rsc_client) {
  1307. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1308. return 0;
  1309. }
  1310. /**
  1311. * only primary command mode panel without Qsync can request CMD state.
  1312. * all other panels/displays can request for VID state including
  1313. * secondary command mode panel.
  1314. * Clone mode encoder can request CLK STATE only.
  1315. */
  1316. if (sde_enc->cur_master) {
  1317. qsync_mode = sde_connector_get_qsync_mode(
  1318. sde_enc->cur_master->connector);
  1319. sde_enc->autorefresh_solver_disable =
  1320. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1321. }
  1322. /* left primary encoder keep vote */
  1323. if (sde_encoder_in_clone_mode(drm_enc)) {
  1324. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1325. return 0;
  1326. }
  1327. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1328. (disp_info->display_type && qsync_mode) ||
  1329. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1330. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1331. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1332. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1333. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1334. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1335. drm_for_each_encoder(enc, drm_enc->dev) {
  1336. if (enc->base.id != drm_enc->base.id &&
  1337. sde_encoder_in_cont_splash(enc))
  1338. rsc_state = SDE_RSC_CLK_STATE;
  1339. }
  1340. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1341. MSM_DISPLAY_VIDEO_MODE);
  1342. mode = &sde_enc->crtc->state->mode;
  1343. v_front_porch = mode->vsync_start - mode->vdisplay;
  1344. /* compare specific items and reconfigure the rsc */
  1345. if ((rsc_config->fps != mode_info->frame_rate) ||
  1346. (rsc_config->vtotal != mode_info->vtotal) ||
  1347. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1348. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1349. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1350. rsc_config->fps = mode_info->frame_rate;
  1351. rsc_config->vtotal = mode_info->vtotal;
  1352. rsc_config->prefill_lines = mode_info->prefill_lines;
  1353. rsc_config->jitter_numer = mode_info->jitter_numer;
  1354. rsc_config->jitter_denom = mode_info->jitter_denom;
  1355. sde_enc->rsc_state_init = false;
  1356. }
  1357. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1358. rsc_config->fps, sde_enc->rsc_state_init);
  1359. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1360. return ret;
  1361. }
  1362. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1363. {
  1364. struct sde_encoder_virt *sde_enc;
  1365. int i;
  1366. if (!drm_enc) {
  1367. SDE_ERROR("invalid encoder\n");
  1368. return;
  1369. }
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1372. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1373. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1374. if (phys && phys->ops.irq_control)
  1375. phys->ops.irq_control(phys, enable);
  1376. }
  1377. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1378. }
  1379. /* keep track of the userspace vblank during modeset */
  1380. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1381. u32 sw_event)
  1382. {
  1383. struct sde_encoder_virt *sde_enc;
  1384. bool enable;
  1385. int i;
  1386. if (!drm_enc) {
  1387. SDE_ERROR("invalid encoder\n");
  1388. return;
  1389. }
  1390. sde_enc = to_sde_encoder_virt(drm_enc);
  1391. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1392. sw_event, sde_enc->vblank_enabled);
  1393. /* nothing to do if vblank not enabled by userspace */
  1394. if (!sde_enc->vblank_enabled)
  1395. return;
  1396. /* disable vblank on pre_modeset */
  1397. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1398. enable = false;
  1399. /* enable vblank on post_modeset */
  1400. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1401. enable = true;
  1402. else
  1403. return;
  1404. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1405. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1406. if (phys && phys->ops.control_vblank_irq)
  1407. phys->ops.control_vblank_irq(phys, enable);
  1408. }
  1409. }
  1410. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1411. {
  1412. struct sde_encoder_virt *sde_enc;
  1413. if (!drm_enc)
  1414. return NULL;
  1415. sde_enc = to_sde_encoder_virt(drm_enc);
  1416. return sde_enc->rsc_client;
  1417. }
  1418. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1419. bool enable)
  1420. {
  1421. struct sde_kms *sde_kms;
  1422. struct sde_encoder_virt *sde_enc;
  1423. int rc;
  1424. sde_enc = to_sde_encoder_virt(drm_enc);
  1425. sde_kms = sde_encoder_get_kms(drm_enc);
  1426. if (!sde_kms)
  1427. return -EINVAL;
  1428. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1429. SDE_EVT32(DRMID(drm_enc), enable);
  1430. if (!sde_enc->cur_master) {
  1431. SDE_ERROR("encoder master not set\n");
  1432. return -EINVAL;
  1433. }
  1434. if (enable) {
  1435. /* enable SDE core clks */
  1436. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1437. if (rc < 0) {
  1438. SDE_ERROR("failed to enable power resource %d\n", rc);
  1439. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1440. return rc;
  1441. }
  1442. sde_enc->elevated_ahb_vote = true;
  1443. /* enable DSI clks */
  1444. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1445. true);
  1446. if (rc) {
  1447. SDE_ERROR("failed to enable clk control %d\n", rc);
  1448. pm_runtime_put_sync(drm_enc->dev->dev);
  1449. return rc;
  1450. }
  1451. /* enable all the irq */
  1452. sde_encoder_irq_control(drm_enc, true);
  1453. _sde_encoder_pm_qos_add_request(drm_enc);
  1454. } else {
  1455. _sde_encoder_pm_qos_remove_request(drm_enc);
  1456. /* disable all the irq */
  1457. sde_encoder_irq_control(drm_enc, false);
  1458. /* disable DSI clks */
  1459. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1460. /* disable SDE core clks */
  1461. pm_runtime_put_sync(drm_enc->dev->dev);
  1462. }
  1463. return 0;
  1464. }
  1465. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1466. bool enable, u32 frame_count)
  1467. {
  1468. struct sde_encoder_virt *sde_enc;
  1469. int i;
  1470. if (!drm_enc) {
  1471. SDE_ERROR("invalid encoder\n");
  1472. return;
  1473. }
  1474. sde_enc = to_sde_encoder_virt(drm_enc);
  1475. if (!sde_enc->misr_reconfigure)
  1476. return;
  1477. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1478. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1479. if (!phys || !phys->ops.setup_misr)
  1480. continue;
  1481. phys->ops.setup_misr(phys, enable, frame_count);
  1482. }
  1483. sde_enc->misr_reconfigure = false;
  1484. }
  1485. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1486. unsigned int type, unsigned int code, int value)
  1487. {
  1488. struct drm_encoder *drm_enc = NULL;
  1489. struct sde_encoder_virt *sde_enc = NULL;
  1490. struct msm_drm_thread *disp_thread = NULL;
  1491. struct msm_drm_private *priv = NULL;
  1492. if (!handle || !handle->handler || !handle->handler->private) {
  1493. SDE_ERROR("invalid encoder for the input event\n");
  1494. return;
  1495. }
  1496. drm_enc = (struct drm_encoder *)handle->handler->private;
  1497. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1498. SDE_ERROR("invalid parameters\n");
  1499. return;
  1500. }
  1501. priv = drm_enc->dev->dev_private;
  1502. sde_enc = to_sde_encoder_virt(drm_enc);
  1503. if (!sde_enc->crtc || (sde_enc->crtc->index
  1504. >= ARRAY_SIZE(priv->disp_thread))) {
  1505. SDE_DEBUG_ENC(sde_enc,
  1506. "invalid cached CRTC: %d or crtc index: %d\n",
  1507. sde_enc->crtc == NULL,
  1508. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1509. return;
  1510. }
  1511. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1512. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1513. kthread_queue_work(&disp_thread->worker,
  1514. &sde_enc->input_event_work);
  1515. }
  1516. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1517. {
  1518. struct sde_encoder_virt *sde_enc;
  1519. if (!drm_enc) {
  1520. SDE_ERROR("invalid encoder\n");
  1521. return;
  1522. }
  1523. sde_enc = to_sde_encoder_virt(drm_enc);
  1524. /* return early if there is no state change */
  1525. if (sde_enc->idle_pc_enabled == enable)
  1526. return;
  1527. sde_enc->idle_pc_enabled = enable;
  1528. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1529. SDE_EVT32(sde_enc->idle_pc_enabled);
  1530. }
  1531. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1532. u32 sw_event)
  1533. {
  1534. struct drm_encoder *drm_enc = &sde_enc->base;
  1535. struct msm_drm_private *priv;
  1536. unsigned int lp, idle_pc_duration;
  1537. struct msm_drm_thread *disp_thread;
  1538. /* return early if called from esd thread */
  1539. if (sde_enc->delay_kickoff)
  1540. return;
  1541. /* set idle timeout based on master connector's lp value */
  1542. if (sde_enc->cur_master)
  1543. lp = sde_connector_get_lp(
  1544. sde_enc->cur_master->connector);
  1545. else
  1546. lp = SDE_MODE_DPMS_ON;
  1547. if (lp == SDE_MODE_DPMS_LP2)
  1548. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1549. else
  1550. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1551. priv = drm_enc->dev->dev_private;
  1552. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1553. kthread_mod_delayed_work(
  1554. &disp_thread->worker,
  1555. &sde_enc->delayed_off_work,
  1556. msecs_to_jiffies(idle_pc_duration));
  1557. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1558. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1559. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1560. sw_event);
  1561. }
  1562. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1563. u32 sw_event)
  1564. {
  1565. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1566. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1567. sw_event);
  1568. }
  1569. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1570. {
  1571. struct sde_encoder_virt *sde_enc;
  1572. if (!encoder)
  1573. return;
  1574. sde_enc = to_sde_encoder_virt(encoder);
  1575. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1576. }
  1577. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1578. u32 sw_event)
  1579. {
  1580. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1581. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1582. else
  1583. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1584. }
  1585. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1586. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1587. {
  1588. int ret = 0;
  1589. mutex_lock(&sde_enc->rc_lock);
  1590. /* return if the resource control is already in ON state */
  1591. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1592. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1593. sw_event);
  1594. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1595. SDE_EVTLOG_FUNC_CASE1);
  1596. goto end;
  1597. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1598. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1599. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1600. sw_event, sde_enc->rc_state);
  1601. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1602. SDE_EVTLOG_ERROR);
  1603. goto end;
  1604. }
  1605. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1606. sde_encoder_irq_control(drm_enc, true);
  1607. _sde_encoder_pm_qos_add_request(drm_enc);
  1608. } else {
  1609. /* enable all the clks and resources */
  1610. ret = _sde_encoder_resource_control_helper(drm_enc,
  1611. true);
  1612. if (ret) {
  1613. SDE_ERROR_ENC(sde_enc,
  1614. "sw_event:%d, rc in state %d\n",
  1615. sw_event, sde_enc->rc_state);
  1616. SDE_EVT32(DRMID(drm_enc), sw_event,
  1617. sde_enc->rc_state,
  1618. SDE_EVTLOG_ERROR);
  1619. goto end;
  1620. }
  1621. _sde_encoder_update_rsc_client(drm_enc, true);
  1622. }
  1623. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1624. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1625. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1626. end:
  1627. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1628. mutex_unlock(&sde_enc->rc_lock);
  1629. return ret;
  1630. }
  1631. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1632. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1633. {
  1634. /* cancel delayed off work, if any */
  1635. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1636. mutex_lock(&sde_enc->rc_lock);
  1637. if (is_vid_mode &&
  1638. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1639. sde_encoder_irq_control(drm_enc, true);
  1640. }
  1641. /* skip if is already OFF or IDLE, resources are off already */
  1642. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1643. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1644. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1645. sw_event, sde_enc->rc_state);
  1646. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1647. SDE_EVTLOG_FUNC_CASE3);
  1648. goto end;
  1649. }
  1650. /**
  1651. * IRQs are still enabled currently, which allows wait for
  1652. * VBLANK which RSC may require to correctly transition to OFF
  1653. */
  1654. _sde_encoder_update_rsc_client(drm_enc, false);
  1655. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1656. SDE_ENC_RC_STATE_PRE_OFF,
  1657. SDE_EVTLOG_FUNC_CASE3);
  1658. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1659. end:
  1660. mutex_unlock(&sde_enc->rc_lock);
  1661. return 0;
  1662. }
  1663. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1664. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1665. {
  1666. int ret = 0;
  1667. mutex_lock(&sde_enc->rc_lock);
  1668. /* return if the resource control is already in OFF state */
  1669. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1670. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1671. sw_event);
  1672. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1673. SDE_EVTLOG_FUNC_CASE4);
  1674. goto end;
  1675. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1676. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1677. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1678. sw_event, sde_enc->rc_state);
  1679. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1680. SDE_EVTLOG_ERROR);
  1681. ret = -EINVAL;
  1682. goto end;
  1683. }
  1684. /**
  1685. * expect to arrive here only if in either idle state or pre-off
  1686. * and in IDLE state the resources are already disabled
  1687. */
  1688. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1689. _sde_encoder_resource_control_helper(drm_enc, false);
  1690. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1691. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1692. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1693. end:
  1694. mutex_unlock(&sde_enc->rc_lock);
  1695. return ret;
  1696. }
  1697. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1698. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1699. {
  1700. int ret = 0;
  1701. mutex_lock(&sde_enc->rc_lock);
  1702. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1703. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1704. sw_event);
  1705. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1706. SDE_EVTLOG_FUNC_CASE5);
  1707. goto end;
  1708. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1709. /* enable all the clks and resources */
  1710. ret = _sde_encoder_resource_control_helper(drm_enc,
  1711. true);
  1712. if (ret) {
  1713. SDE_ERROR_ENC(sde_enc,
  1714. "sw_event:%d, rc in state %d\n",
  1715. sw_event, sde_enc->rc_state);
  1716. SDE_EVT32(DRMID(drm_enc), sw_event,
  1717. sde_enc->rc_state,
  1718. SDE_EVTLOG_ERROR);
  1719. goto end;
  1720. }
  1721. _sde_encoder_update_rsc_client(drm_enc, true);
  1722. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1723. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1724. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1725. }
  1726. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1727. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1728. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1729. _sde_encoder_pm_qos_remove_request(drm_enc);
  1730. end:
  1731. mutex_unlock(&sde_enc->rc_lock);
  1732. return ret;
  1733. }
  1734. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1735. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1736. {
  1737. int ret = 0;
  1738. mutex_lock(&sde_enc->rc_lock);
  1739. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1740. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1741. sw_event);
  1742. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1743. SDE_EVTLOG_FUNC_CASE5);
  1744. goto end;
  1745. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1746. SDE_ERROR_ENC(sde_enc,
  1747. "sw_event:%d, rc:%d !MODESET state\n",
  1748. sw_event, sde_enc->rc_state);
  1749. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1750. SDE_EVTLOG_ERROR);
  1751. ret = -EINVAL;
  1752. goto end;
  1753. }
  1754. _sde_encoder_update_rsc_client(drm_enc, true);
  1755. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1756. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1757. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1758. _sde_encoder_pm_qos_add_request(drm_enc);
  1759. end:
  1760. mutex_unlock(&sde_enc->rc_lock);
  1761. return ret;
  1762. }
  1763. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1764. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1765. {
  1766. struct msm_drm_private *priv;
  1767. struct sde_kms *sde_kms;
  1768. struct drm_crtc *crtc = drm_enc->crtc;
  1769. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1770. struct sde_connector *sde_conn;
  1771. priv = drm_enc->dev->dev_private;
  1772. sde_kms = to_sde_kms(priv->kms);
  1773. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1774. mutex_lock(&sde_enc->rc_lock);
  1775. if (sde_conn->panel_dead) {
  1776. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1777. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1778. goto end;
  1779. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1780. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1781. sw_event, sde_enc->rc_state);
  1782. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1783. goto end;
  1784. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1785. sde_crtc->kickoff_in_progress) {
  1786. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1787. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1788. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1789. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1790. goto end;
  1791. }
  1792. if (is_vid_mode) {
  1793. sde_encoder_irq_control(drm_enc, false);
  1794. _sde_encoder_pm_qos_remove_request(drm_enc);
  1795. } else {
  1796. /* disable all the clks and resources */
  1797. _sde_encoder_update_rsc_client(drm_enc, false);
  1798. _sde_encoder_resource_control_helper(drm_enc, false);
  1799. if (!sde_kms->perf.bw_vote_mode)
  1800. memset(&sde_crtc->cur_perf, 0,
  1801. sizeof(struct sde_core_perf_params));
  1802. }
  1803. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1804. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1805. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1806. end:
  1807. mutex_unlock(&sde_enc->rc_lock);
  1808. return 0;
  1809. }
  1810. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1811. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1812. struct msm_drm_private *priv, bool is_vid_mode)
  1813. {
  1814. bool autorefresh_enabled = false;
  1815. struct msm_drm_thread *disp_thread;
  1816. int ret = 0;
  1817. if (!sde_enc->crtc ||
  1818. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1819. SDE_DEBUG_ENC(sde_enc,
  1820. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1821. sde_enc->crtc == NULL,
  1822. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1823. sw_event);
  1824. return -EINVAL;
  1825. }
  1826. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1827. mutex_lock(&sde_enc->rc_lock);
  1828. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1829. if (sde_enc->cur_master &&
  1830. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1831. autorefresh_enabled =
  1832. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1833. sde_enc->cur_master);
  1834. if (autorefresh_enabled) {
  1835. SDE_DEBUG_ENC(sde_enc,
  1836. "not handling early wakeup since auto refresh is enabled\n");
  1837. goto end;
  1838. }
  1839. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1840. kthread_mod_delayed_work(&disp_thread->worker,
  1841. &sde_enc->delayed_off_work,
  1842. msecs_to_jiffies(
  1843. IDLE_POWERCOLLAPSE_DURATION));
  1844. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1845. /* enable all the clks and resources */
  1846. ret = _sde_encoder_resource_control_helper(drm_enc,
  1847. true);
  1848. if (ret) {
  1849. SDE_ERROR_ENC(sde_enc,
  1850. "sw_event:%d, rc in state %d\n",
  1851. sw_event, sde_enc->rc_state);
  1852. SDE_EVT32(DRMID(drm_enc), sw_event,
  1853. sde_enc->rc_state,
  1854. SDE_EVTLOG_ERROR);
  1855. goto end;
  1856. }
  1857. _sde_encoder_update_rsc_client(drm_enc, true);
  1858. /*
  1859. * In some cases, commit comes with slight delay
  1860. * (> 80 ms)after early wake up, prevent clock switch
  1861. * off to avoid jank in next update. So, increase the
  1862. * command mode idle timeout sufficiently to prevent
  1863. * such case.
  1864. */
  1865. kthread_mod_delayed_work(&disp_thread->worker,
  1866. &sde_enc->delayed_off_work,
  1867. msecs_to_jiffies(
  1868. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1869. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1870. }
  1871. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1872. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1873. end:
  1874. mutex_unlock(&sde_enc->rc_lock);
  1875. return ret;
  1876. }
  1877. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1878. u32 sw_event)
  1879. {
  1880. struct sde_encoder_virt *sde_enc;
  1881. struct msm_drm_private *priv;
  1882. int ret = 0;
  1883. bool is_vid_mode = false;
  1884. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1885. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1886. sw_event);
  1887. return -EINVAL;
  1888. }
  1889. sde_enc = to_sde_encoder_virt(drm_enc);
  1890. priv = drm_enc->dev->dev_private;
  1891. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1892. is_vid_mode = true;
  1893. /*
  1894. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1895. * events and return early for other events (ie wb display).
  1896. */
  1897. if (!sde_enc->idle_pc_enabled &&
  1898. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1899. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1900. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1901. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1902. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1903. return 0;
  1904. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1905. sw_event, sde_enc->idle_pc_enabled);
  1906. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1907. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1908. switch (sw_event) {
  1909. case SDE_ENC_RC_EVENT_KICKOFF:
  1910. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1911. is_vid_mode);
  1912. break;
  1913. case SDE_ENC_RC_EVENT_PRE_STOP:
  1914. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1915. is_vid_mode);
  1916. break;
  1917. case SDE_ENC_RC_EVENT_STOP:
  1918. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1919. break;
  1920. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1921. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1922. break;
  1923. case SDE_ENC_RC_EVENT_POST_MODESET:
  1924. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1925. break;
  1926. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1927. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1928. is_vid_mode);
  1929. break;
  1930. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1931. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1932. priv, is_vid_mode);
  1933. break;
  1934. default:
  1935. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1936. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1937. break;
  1938. }
  1939. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1940. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1941. return ret;
  1942. }
  1943. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1944. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1945. {
  1946. int i = 0;
  1947. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1948. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1949. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1950. if (poms_to_vid)
  1951. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1952. else if (poms_to_cmd)
  1953. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1954. _sde_encoder_update_rsc_client(drm_enc, true);
  1955. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1956. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1957. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1958. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1959. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1960. SDE_EVTLOG_FUNC_CASE1);
  1961. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1962. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1963. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1964. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1965. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1966. SDE_EVTLOG_FUNC_CASE2);
  1967. }
  1968. }
  1969. struct drm_connector *sde_encoder_get_connector(
  1970. struct drm_device *dev, struct drm_encoder *drm_enc)
  1971. {
  1972. struct drm_connector_list_iter conn_iter;
  1973. struct drm_connector *conn = NULL, *conn_search;
  1974. drm_connector_list_iter_begin(dev, &conn_iter);
  1975. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1976. if (conn_search->encoder == drm_enc) {
  1977. conn = conn_search;
  1978. break;
  1979. }
  1980. }
  1981. drm_connector_list_iter_end(&conn_iter);
  1982. return conn;
  1983. }
  1984. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1985. {
  1986. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1987. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1988. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1989. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1990. struct sde_rm_hw_request request_hw;
  1991. int i, j;
  1992. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1993. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1994. sde_enc->hw_pp[i] = NULL;
  1995. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1996. break;
  1997. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  1998. }
  1999. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2000. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2001. if (phys) {
  2002. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2003. SDE_HW_BLK_QDSS);
  2004. for (j = 0; j < QDSS_MAX; j++) {
  2005. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2006. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2007. break;
  2008. }
  2009. }
  2010. }
  2011. }
  2012. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2013. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2014. sde_enc->hw_dsc[i] = NULL;
  2015. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2016. break;
  2017. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2018. }
  2019. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2020. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2021. sde_enc->hw_vdc[i] = NULL;
  2022. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2023. break;
  2024. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2025. }
  2026. /* Get PP for DSC configuration */
  2027. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2028. struct sde_hw_pingpong *pp = NULL;
  2029. unsigned long features = 0;
  2030. if (!sde_enc->hw_dsc[i])
  2031. continue;
  2032. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2033. request_hw.type = SDE_HW_BLK_PINGPONG;
  2034. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2035. break;
  2036. pp = to_sde_hw_pingpong(request_hw.hw);
  2037. features = pp->ops.get_hw_caps(pp);
  2038. if (test_bit(SDE_PINGPONG_DSC, &features))
  2039. sde_enc->hw_dsc_pp[i] = pp;
  2040. else
  2041. sde_enc->hw_dsc_pp[i] = NULL;
  2042. }
  2043. }
  2044. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2045. struct msm_display_mode *msm_mode, bool pre_modeset)
  2046. {
  2047. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2048. enum sde_intf_mode intf_mode;
  2049. int ret;
  2050. bool is_cmd_mode = false;
  2051. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2052. is_cmd_mode = true;
  2053. if (pre_modeset) {
  2054. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2055. if (msm_is_mode_seamless_dms(msm_mode) ||
  2056. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2057. is_cmd_mode)) {
  2058. /* restore resource state before releasing them */
  2059. ret = sde_encoder_resource_control(drm_enc,
  2060. SDE_ENC_RC_EVENT_PRE_MODESET);
  2061. if (ret) {
  2062. SDE_ERROR_ENC(sde_enc,
  2063. "sde resource control failed: %d\n",
  2064. ret);
  2065. return ret;
  2066. }
  2067. /*
  2068. * Disable dce before switching the mode and after pre-
  2069. * modeset to guarantee previous kickoff has finished.
  2070. */
  2071. sde_encoder_dce_disable(sde_enc);
  2072. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2073. _sde_encoder_modeset_helper_locked(drm_enc,
  2074. SDE_ENC_RC_EVENT_PRE_MODESET);
  2075. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2076. msm_mode);
  2077. }
  2078. } else {
  2079. if (msm_is_mode_seamless_dms(msm_mode) ||
  2080. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2081. is_cmd_mode))
  2082. sde_encoder_resource_control(&sde_enc->base,
  2083. SDE_ENC_RC_EVENT_POST_MODESET);
  2084. else if (msm_is_mode_seamless_poms(msm_mode))
  2085. _sde_encoder_modeset_helper_locked(drm_enc,
  2086. SDE_ENC_RC_EVENT_POST_MODESET);
  2087. }
  2088. return 0;
  2089. }
  2090. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2091. struct drm_display_mode *mode,
  2092. struct drm_display_mode *adj_mode)
  2093. {
  2094. struct sde_encoder_virt *sde_enc;
  2095. struct sde_kms *sde_kms;
  2096. struct drm_connector *conn;
  2097. struct sde_connector_state *c_state;
  2098. struct msm_display_mode *msm_mode;
  2099. int i = 0, ret;
  2100. int num_lm, num_intf, num_pp_per_intf;
  2101. if (!drm_enc) {
  2102. SDE_ERROR("invalid encoder\n");
  2103. return;
  2104. }
  2105. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2106. SDE_ERROR("power resource is not enabled\n");
  2107. return;
  2108. }
  2109. sde_kms = sde_encoder_get_kms(drm_enc);
  2110. if (!sde_kms)
  2111. return;
  2112. sde_enc = to_sde_encoder_virt(drm_enc);
  2113. SDE_DEBUG_ENC(sde_enc, "\n");
  2114. SDE_EVT32(DRMID(drm_enc));
  2115. /*
  2116. * cache the crtc in sde_enc on enable for duration of use case
  2117. * for correctly servicing asynchronous irq events and timers
  2118. */
  2119. if (!drm_enc->crtc) {
  2120. SDE_ERROR("invalid crtc\n");
  2121. return;
  2122. }
  2123. sde_enc->crtc = drm_enc->crtc;
  2124. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2125. /* get and store the mode_info */
  2126. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2127. if (!conn) {
  2128. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2129. return;
  2130. } else if (!conn->state) {
  2131. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2132. return;
  2133. }
  2134. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2135. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2136. c_state = to_sde_connector_state(conn->state);
  2137. if (!c_state) {
  2138. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2139. return;
  2140. }
  2141. /* cancel delayed off work, if any */
  2142. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2143. /* release resources before seamless mode change */
  2144. msm_mode = &c_state->msm_mode;
  2145. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2146. if (ret)
  2147. return;
  2148. /* reserve dynamic resources now, indicating non test-only */
  2149. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2150. if (ret) {
  2151. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2152. return;
  2153. }
  2154. /* assign the reserved HW blocks to this encoder */
  2155. _sde_encoder_virt_populate_hw_res(drm_enc);
  2156. /* determine left HW PP block to map to INTF */
  2157. num_lm = sde_enc->mode_info.topology.num_lm;
  2158. num_intf = sde_enc->mode_info.topology.num_intf;
  2159. num_pp_per_intf = num_lm / num_intf;
  2160. if (!num_pp_per_intf)
  2161. num_pp_per_intf = 1;
  2162. /* perform mode_set on phys_encs */
  2163. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2164. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2165. if (phys) {
  2166. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2167. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2168. i, num_pp_per_intf);
  2169. return;
  2170. }
  2171. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2172. phys->connector = conn;
  2173. if (phys->ops.mode_set)
  2174. phys->ops.mode_set(phys, mode, adj_mode);
  2175. }
  2176. }
  2177. /* update resources after seamless mode change */
  2178. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2179. }
  2180. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2181. {
  2182. struct sde_encoder_virt *sde_enc;
  2183. struct sde_encoder_phys *phys;
  2184. int i;
  2185. if (!drm_enc) {
  2186. SDE_ERROR("invalid parameters\n");
  2187. return;
  2188. }
  2189. sde_enc = to_sde_encoder_virt(drm_enc);
  2190. if (!sde_enc) {
  2191. SDE_ERROR("invalid sde encoder\n");
  2192. return;
  2193. }
  2194. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2195. phys = sde_enc->phys_encs[i];
  2196. if (phys && phys->ops.control_te)
  2197. phys->ops.control_te(phys, enable);
  2198. }
  2199. }
  2200. static int _sde_encoder_input_connect(struct input_handler *handler,
  2201. struct input_dev *dev, const struct input_device_id *id)
  2202. {
  2203. struct input_handle *handle;
  2204. int rc = 0;
  2205. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2206. if (!handle)
  2207. return -ENOMEM;
  2208. handle->dev = dev;
  2209. handle->handler = handler;
  2210. handle->name = handler->name;
  2211. rc = input_register_handle(handle);
  2212. if (rc) {
  2213. pr_err("failed to register input handle\n");
  2214. goto error;
  2215. }
  2216. rc = input_open_device(handle);
  2217. if (rc) {
  2218. pr_err("failed to open input device\n");
  2219. goto error_unregister;
  2220. }
  2221. return 0;
  2222. error_unregister:
  2223. input_unregister_handle(handle);
  2224. error:
  2225. kfree(handle);
  2226. return rc;
  2227. }
  2228. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2229. {
  2230. input_close_device(handle);
  2231. input_unregister_handle(handle);
  2232. kfree(handle);
  2233. }
  2234. /**
  2235. * Structure for specifying event parameters on which to receive callbacks.
  2236. * This structure will trigger a callback in case of a touch event (specified by
  2237. * EV_ABS) where there is a change in X and Y coordinates,
  2238. */
  2239. static const struct input_device_id sde_input_ids[] = {
  2240. {
  2241. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2242. .evbit = { BIT_MASK(EV_ABS) },
  2243. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2244. BIT_MASK(ABS_MT_POSITION_X) |
  2245. BIT_MASK(ABS_MT_POSITION_Y) },
  2246. },
  2247. { },
  2248. };
  2249. static void _sde_encoder_input_handler_register(
  2250. struct drm_encoder *drm_enc)
  2251. {
  2252. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2253. int rc;
  2254. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2255. !sde_enc->input_event_enabled)
  2256. return;
  2257. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2258. sde_enc->input_handler->private = sde_enc;
  2259. /* register input handler if not already registered */
  2260. rc = input_register_handler(sde_enc->input_handler);
  2261. if (rc) {
  2262. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2263. rc);
  2264. kfree(sde_enc->input_handler);
  2265. }
  2266. }
  2267. }
  2268. static void _sde_encoder_input_handler_unregister(
  2269. struct drm_encoder *drm_enc)
  2270. {
  2271. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2272. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2273. !sde_enc->input_event_enabled)
  2274. return;
  2275. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2276. input_unregister_handler(sde_enc->input_handler);
  2277. sde_enc->input_handler->private = NULL;
  2278. }
  2279. }
  2280. static int _sde_encoder_input_handler(
  2281. struct sde_encoder_virt *sde_enc)
  2282. {
  2283. struct input_handler *input_handler = NULL;
  2284. int rc = 0;
  2285. if (sde_enc->input_handler) {
  2286. SDE_ERROR_ENC(sde_enc,
  2287. "input_handle is active. unexpected\n");
  2288. return -EINVAL;
  2289. }
  2290. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2291. if (!input_handler)
  2292. return -ENOMEM;
  2293. input_handler->event = sde_encoder_input_event_handler;
  2294. input_handler->connect = _sde_encoder_input_connect;
  2295. input_handler->disconnect = _sde_encoder_input_disconnect;
  2296. input_handler->name = "sde";
  2297. input_handler->id_table = sde_input_ids;
  2298. sde_enc->input_handler = input_handler;
  2299. return rc;
  2300. }
  2301. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2302. {
  2303. struct sde_encoder_virt *sde_enc = NULL;
  2304. struct sde_kms *sde_kms;
  2305. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2306. SDE_ERROR("invalid parameters\n");
  2307. return;
  2308. }
  2309. sde_kms = sde_encoder_get_kms(drm_enc);
  2310. if (!sde_kms)
  2311. return;
  2312. sde_enc = to_sde_encoder_virt(drm_enc);
  2313. if (!sde_enc || !sde_enc->cur_master) {
  2314. SDE_DEBUG("invalid sde encoder/master\n");
  2315. return;
  2316. }
  2317. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2318. sde_enc->cur_master->hw_mdptop &&
  2319. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2320. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2321. sde_enc->cur_master->hw_mdptop);
  2322. if (sde_enc->cur_master->hw_mdptop &&
  2323. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2324. !sde_in_trusted_vm(sde_kms))
  2325. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2326. sde_enc->cur_master->hw_mdptop,
  2327. sde_kms->catalog);
  2328. if (sde_enc->cur_master->hw_ctl &&
  2329. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2330. !sde_enc->cur_master->cont_splash_enabled)
  2331. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2332. sde_enc->cur_master->hw_ctl,
  2333. &sde_enc->cur_master->intf_cfg_v1);
  2334. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2335. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2336. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2337. }
  2338. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2339. {
  2340. struct sde_kms *sde_kms;
  2341. void *dither_cfg = NULL;
  2342. int ret = 0, i = 0;
  2343. size_t len = 0;
  2344. enum sde_rm_topology_name topology;
  2345. struct drm_encoder *drm_enc;
  2346. struct msm_display_dsc_info *dsc = NULL;
  2347. struct sde_encoder_virt *sde_enc;
  2348. struct sde_hw_pingpong *hw_pp;
  2349. u32 bpp, bpc;
  2350. int num_lm;
  2351. if (!phys || !phys->connector || !phys->hw_pp ||
  2352. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2353. return;
  2354. sde_kms = sde_encoder_get_kms(phys->parent);
  2355. if (!sde_kms)
  2356. return;
  2357. topology = sde_connector_get_topology_name(phys->connector);
  2358. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2359. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2360. (phys->split_role == ENC_ROLE_SLAVE)))
  2361. return;
  2362. drm_enc = phys->parent;
  2363. sde_enc = to_sde_encoder_virt(drm_enc);
  2364. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2365. bpc = dsc->config.bits_per_component;
  2366. bpp = dsc->config.bits_per_pixel;
  2367. /* disable dither for 10 bpp or 10bpc dsc config */
  2368. if (bpp == 10 || bpc == 10) {
  2369. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2370. return;
  2371. }
  2372. ret = sde_connector_get_dither_cfg(phys->connector,
  2373. phys->connector->state, &dither_cfg,
  2374. &len, sde_enc->idle_pc_restore);
  2375. /* skip reg writes when return values are invalid or no data */
  2376. if (ret && ret == -ENODATA)
  2377. return;
  2378. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2379. for (i = 0; i < num_lm; i++) {
  2380. hw_pp = sde_enc->hw_pp[i];
  2381. phys->hw_pp->ops.setup_dither(hw_pp,
  2382. dither_cfg, len);
  2383. }
  2384. }
  2385. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2386. {
  2387. struct sde_encoder_virt *sde_enc = NULL;
  2388. int i;
  2389. if (!drm_enc) {
  2390. SDE_ERROR("invalid encoder\n");
  2391. return;
  2392. }
  2393. sde_enc = to_sde_encoder_virt(drm_enc);
  2394. if (!sde_enc->cur_master) {
  2395. SDE_DEBUG("virt encoder has no master\n");
  2396. return;
  2397. }
  2398. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2399. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2400. sde_enc->idle_pc_restore = true;
  2401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2402. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2403. if (!phys)
  2404. continue;
  2405. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2406. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2407. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2408. phys->ops.restore(phys);
  2409. _sde_encoder_setup_dither(phys);
  2410. }
  2411. if (sde_enc->cur_master->ops.restore)
  2412. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2413. _sde_encoder_virt_enable_helper(drm_enc);
  2414. sde_encoder_control_te(drm_enc, true);
  2415. }
  2416. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2417. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2418. {
  2419. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2420. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2421. int i;
  2422. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2423. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2424. if (!phys)
  2425. continue;
  2426. phys->comp_type = comp_info->comp_type;
  2427. phys->comp_ratio = comp_info->comp_ratio;
  2428. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2429. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2430. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2431. phys->dsc_extra_pclk_cycle_cnt =
  2432. comp_info->dsc_info.pclk_per_line;
  2433. phys->dsc_extra_disp_width =
  2434. comp_info->dsc_info.extra_width;
  2435. phys->dce_bytes_per_line =
  2436. comp_info->dsc_info.bytes_per_pkt *
  2437. comp_info->dsc_info.pkt_per_line;
  2438. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2439. phys->dce_bytes_per_line =
  2440. comp_info->vdc_info.bytes_per_pkt *
  2441. comp_info->vdc_info.pkt_per_line;
  2442. }
  2443. if (phys != sde_enc->cur_master) {
  2444. /**
  2445. * on DMS request, the encoder will be enabled
  2446. * already. Invoke restore to reconfigure the
  2447. * new mode.
  2448. */
  2449. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2450. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2451. phys->ops.restore)
  2452. phys->ops.restore(phys);
  2453. else if (phys->ops.enable)
  2454. phys->ops.enable(phys);
  2455. }
  2456. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2457. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2458. phys->ops.setup_misr(phys, true,
  2459. sde_enc->misr_frame_count);
  2460. }
  2461. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2462. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2463. sde_enc->cur_master->ops.restore)
  2464. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2465. else if (sde_enc->cur_master->ops.enable)
  2466. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2467. }
  2468. static void sde_encoder_off_work(struct kthread_work *work)
  2469. {
  2470. struct sde_encoder_virt *sde_enc = container_of(work,
  2471. struct sde_encoder_virt, delayed_off_work.work);
  2472. struct drm_encoder *drm_enc;
  2473. if (!sde_enc) {
  2474. SDE_ERROR("invalid sde encoder\n");
  2475. return;
  2476. }
  2477. drm_enc = &sde_enc->base;
  2478. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2479. sde_encoder_idle_request(drm_enc);
  2480. SDE_ATRACE_END("sde_encoder_off_work");
  2481. }
  2482. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2483. {
  2484. struct sde_encoder_virt *sde_enc = NULL;
  2485. bool has_master_enc = false;
  2486. int i, ret = 0;
  2487. struct sde_connector_state *c_state;
  2488. struct drm_display_mode *cur_mode = NULL;
  2489. struct msm_display_mode *msm_mode;
  2490. if (!drm_enc || !drm_enc->crtc) {
  2491. SDE_ERROR("invalid encoder\n");
  2492. return;
  2493. }
  2494. sde_enc = to_sde_encoder_virt(drm_enc);
  2495. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2496. SDE_ERROR("power resource is not enabled\n");
  2497. return;
  2498. }
  2499. if (!sde_enc->crtc)
  2500. sde_enc->crtc = drm_enc->crtc;
  2501. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2502. SDE_DEBUG_ENC(sde_enc, "\n");
  2503. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2504. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2505. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2506. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2507. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2508. sde_enc->cur_master = phys;
  2509. has_master_enc = true;
  2510. break;
  2511. }
  2512. }
  2513. if (!has_master_enc) {
  2514. sde_enc->cur_master = NULL;
  2515. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2516. return;
  2517. }
  2518. _sde_encoder_input_handler_register(drm_enc);
  2519. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2520. if (!c_state) {
  2521. SDE_ERROR("invalid connector state\n");
  2522. return;
  2523. }
  2524. msm_mode = &c_state->msm_mode;
  2525. if ((drm_enc->crtc->state->connectors_changed &&
  2526. sde_encoder_in_clone_mode(drm_enc)) ||
  2527. !(msm_is_mode_seamless_vrr(msm_mode)
  2528. || msm_is_mode_seamless_dms(msm_mode)
  2529. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2530. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2531. sde_encoder_off_work);
  2532. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2533. if (ret) {
  2534. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2535. ret);
  2536. return;
  2537. }
  2538. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2539. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2540. /* turn off vsync_in to update tear check configuration */
  2541. sde_encoder_control_te(drm_enc, false);
  2542. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2543. _sde_encoder_virt_enable_helper(drm_enc);
  2544. sde_encoder_control_te(drm_enc, true);
  2545. }
  2546. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2547. {
  2548. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2549. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2550. int i = 0;
  2551. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2552. if (sde_enc->phys_encs[i]) {
  2553. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2554. sde_enc->phys_encs[i]->connector = NULL;
  2555. }
  2556. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2557. }
  2558. sde_enc->cur_master = NULL;
  2559. /*
  2560. * clear the cached crtc in sde_enc on use case finish, after all the
  2561. * outstanding events and timers have been completed
  2562. */
  2563. sde_enc->crtc = NULL;
  2564. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2565. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2566. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2567. }
  2568. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2569. {
  2570. struct sde_encoder_virt *sde_enc = NULL;
  2571. struct sde_kms *sde_kms;
  2572. enum sde_intf_mode intf_mode;
  2573. int ret, i = 0;
  2574. if (!drm_enc) {
  2575. SDE_ERROR("invalid encoder\n");
  2576. return;
  2577. } else if (!drm_enc->dev) {
  2578. SDE_ERROR("invalid dev\n");
  2579. return;
  2580. } else if (!drm_enc->dev->dev_private) {
  2581. SDE_ERROR("invalid dev_private\n");
  2582. return;
  2583. }
  2584. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2585. SDE_ERROR("power resource is not enabled\n");
  2586. return;
  2587. }
  2588. sde_enc = to_sde_encoder_virt(drm_enc);
  2589. SDE_DEBUG_ENC(sde_enc, "\n");
  2590. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2591. if (!sde_kms)
  2592. return;
  2593. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2594. SDE_EVT32(DRMID(drm_enc));
  2595. /* wait for idle */
  2596. if (!sde_encoder_in_clone_mode(drm_enc))
  2597. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2598. _sde_encoder_input_handler_unregister(drm_enc);
  2599. /*
  2600. * For primary command mode and video mode encoders, execute the
  2601. * resource control pre-stop operations before the physical encoders
  2602. * are disabled, to allow the rsc to transition its states properly.
  2603. *
  2604. * For other encoder types, rsc should not be enabled until after
  2605. * they have been fully disabled, so delay the pre-stop operations
  2606. * until after the physical disable calls have returned.
  2607. */
  2608. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2609. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2610. sde_encoder_resource_control(drm_enc,
  2611. SDE_ENC_RC_EVENT_PRE_STOP);
  2612. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2613. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2614. if (phys && phys->ops.disable)
  2615. phys->ops.disable(phys);
  2616. }
  2617. } else {
  2618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2620. if (phys && phys->ops.disable)
  2621. phys->ops.disable(phys);
  2622. }
  2623. sde_encoder_resource_control(drm_enc,
  2624. SDE_ENC_RC_EVENT_PRE_STOP);
  2625. }
  2626. /*
  2627. * disable dce after the transfer is complete (for command mode)
  2628. * and after physical encoder is disabled, to make sure timing
  2629. * engine is already disabled (for video mode).
  2630. */
  2631. if (!sde_in_trusted_vm(sde_kms))
  2632. sde_encoder_dce_disable(sde_enc);
  2633. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2634. /* reset connector topology name property */
  2635. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2636. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2637. ret = sde_rm_update_topology(&sde_kms->rm,
  2638. sde_enc->cur_master->connector->state, NULL);
  2639. if (ret) {
  2640. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2641. return;
  2642. }
  2643. }
  2644. if (!sde_encoder_in_clone_mode(drm_enc))
  2645. sde_encoder_virt_reset(drm_enc);
  2646. }
  2647. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2648. struct sde_encoder_phys_wb *wb_enc)
  2649. {
  2650. struct sde_encoder_virt *sde_enc;
  2651. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2652. struct sde_ctl_flush_cfg cfg;
  2653. struct sde_hw_dsc *hw_dsc = NULL;
  2654. int i;
  2655. ctl->ops.reset(ctl);
  2656. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2657. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2658. if (wb_enc) {
  2659. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2660. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2661. false, phys_enc->hw_pp->idx);
  2662. if (ctl->ops.update_bitmask)
  2663. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2664. wb_enc->hw_wb->idx, true);
  2665. }
  2666. } else {
  2667. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2668. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2669. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2670. sde_enc->phys_encs[i]->hw_intf, false,
  2671. sde_enc->phys_encs[i]->hw_pp->idx);
  2672. if (ctl->ops.update_bitmask)
  2673. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2674. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2675. }
  2676. }
  2677. }
  2678. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2679. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2680. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2681. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2682. phys_enc->hw_pp->merge_3d->idx, true);
  2683. }
  2684. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2685. phys_enc->hw_pp) {
  2686. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2687. false, phys_enc->hw_pp->idx);
  2688. if (ctl->ops.update_bitmask)
  2689. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2690. phys_enc->hw_cdm->idx, true);
  2691. }
  2692. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2693. phys_enc->hw_pp) {
  2694. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2695. false, phys_enc->hw_pp->idx);
  2696. if (ctl->ops.update_dnsc_blur_bitmask)
  2697. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2698. }
  2699. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2700. ctl->ops.reset_post_disable)
  2701. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2702. phys_enc->hw_pp->merge_3d ?
  2703. phys_enc->hw_pp->merge_3d->idx : 0);
  2704. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2705. hw_dsc = sde_enc->hw_dsc[i];
  2706. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2707. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2708. if (ctl->ops.update_bitmask)
  2709. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2710. }
  2711. }
  2712. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2713. ctl->ops.get_pending_flush(ctl, &cfg);
  2714. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2715. ctl->ops.trigger_flush(ctl);
  2716. ctl->ops.trigger_start(ctl);
  2717. ctl->ops.clear_pending_flush(ctl);
  2718. }
  2719. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2720. {
  2721. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2722. struct sde_ctl_flush_cfg cfg;
  2723. ctl->ops.reset(ctl);
  2724. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2725. ctl->ops.get_pending_flush(ctl, &cfg);
  2726. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2727. ctl->ops.trigger_flush(ctl);
  2728. ctl->ops.trigger_start(ctl);
  2729. }
  2730. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2731. enum sde_intf_type type, u32 controller_id)
  2732. {
  2733. int i = 0;
  2734. for (i = 0; i < catalog->intf_count; i++) {
  2735. if (catalog->intf[i].type == type
  2736. && catalog->intf[i].controller_id == controller_id) {
  2737. return catalog->intf[i].id;
  2738. }
  2739. }
  2740. return INTF_MAX;
  2741. }
  2742. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2743. enum sde_intf_type type, u32 controller_id)
  2744. {
  2745. if (controller_id < catalog->wb_count)
  2746. return catalog->wb[controller_id].id;
  2747. return WB_MAX;
  2748. }
  2749. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2750. struct drm_crtc *crtc)
  2751. {
  2752. struct sde_hw_uidle *uidle;
  2753. struct sde_uidle_cntr cntr;
  2754. struct sde_uidle_status status;
  2755. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2756. pr_err("invalid params %d %d\n",
  2757. !sde_kms, !crtc);
  2758. return;
  2759. }
  2760. /* check if perf counters are enabled and setup */
  2761. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2762. return;
  2763. uidle = sde_kms->hw_uidle;
  2764. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2765. && uidle->ops.uidle_get_status) {
  2766. uidle->ops.uidle_get_status(uidle, &status);
  2767. trace_sde_perf_uidle_status(
  2768. crtc->base.id,
  2769. status.uidle_danger_status_0,
  2770. status.uidle_danger_status_1,
  2771. status.uidle_safe_status_0,
  2772. status.uidle_safe_status_1,
  2773. status.uidle_idle_status_0,
  2774. status.uidle_idle_status_1,
  2775. status.uidle_fal_status_0,
  2776. status.uidle_fal_status_1,
  2777. status.uidle_status,
  2778. status.uidle_en_fal10);
  2779. }
  2780. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2781. && uidle->ops.uidle_get_cntr) {
  2782. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2783. trace_sde_perf_uidle_cntr(
  2784. crtc->base.id,
  2785. cntr.fal1_gate_cntr,
  2786. cntr.fal10_gate_cntr,
  2787. cntr.fal_wait_gate_cntr,
  2788. cntr.fal1_num_transitions_cntr,
  2789. cntr.fal10_num_transitions_cntr,
  2790. cntr.min_gate_cntr,
  2791. cntr.max_gate_cntr);
  2792. }
  2793. }
  2794. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2795. struct sde_encoder_phys *phy_enc)
  2796. {
  2797. struct sde_encoder_virt *sde_enc = NULL;
  2798. unsigned long lock_flags;
  2799. ktime_t ts = 0;
  2800. if (!drm_enc || !phy_enc)
  2801. return;
  2802. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2803. sde_enc = to_sde_encoder_virt(drm_enc);
  2804. /*
  2805. * calculate accurate vsync timestamp when available
  2806. * set current time otherwise
  2807. */
  2808. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2809. phy_enc->sde_kms->catalog->features))
  2810. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2811. if (!ts)
  2812. ts = ktime_get();
  2813. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2814. phy_enc->last_vsync_timestamp = ts;
  2815. atomic_inc(&phy_enc->vsync_cnt);
  2816. if (sde_enc->crtc_vblank_cb)
  2817. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2818. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2819. if (phy_enc->sde_kms &&
  2820. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2821. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2822. SDE_ATRACE_END("encoder_vblank_callback");
  2823. }
  2824. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2825. struct sde_encoder_phys *phy_enc)
  2826. {
  2827. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2828. if (!phy_enc)
  2829. return;
  2830. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2831. atomic_inc(&phy_enc->underrun_cnt);
  2832. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2833. if (sde_enc->cur_master &&
  2834. sde_enc->cur_master->ops.get_underrun_line_count)
  2835. sde_enc->cur_master->ops.get_underrun_line_count(
  2836. sde_enc->cur_master);
  2837. trace_sde_encoder_underrun(DRMID(drm_enc),
  2838. atomic_read(&phy_enc->underrun_cnt));
  2839. if (phy_enc->sde_kms &&
  2840. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2841. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2842. SDE_DBG_CTRL("stop_ftrace");
  2843. SDE_DBG_CTRL("panic_underrun");
  2844. SDE_ATRACE_END("encoder_underrun_callback");
  2845. }
  2846. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2847. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2848. {
  2849. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2850. unsigned long lock_flags;
  2851. bool enable;
  2852. int i;
  2853. enable = vbl_cb ? true : false;
  2854. if (!drm_enc) {
  2855. SDE_ERROR("invalid encoder\n");
  2856. return;
  2857. }
  2858. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2859. SDE_EVT32(DRMID(drm_enc), enable);
  2860. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2861. sde_enc->crtc_vblank_cb = vbl_cb;
  2862. sde_enc->crtc_vblank_cb_data = vbl_data;
  2863. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2864. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2865. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2866. if (phys && phys->ops.control_vblank_irq)
  2867. phys->ops.control_vblank_irq(phys, enable);
  2868. }
  2869. sde_enc->vblank_enabled = enable;
  2870. }
  2871. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2872. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2873. struct drm_crtc *crtc)
  2874. {
  2875. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2876. unsigned long lock_flags;
  2877. bool enable;
  2878. enable = frame_event_cb ? true : false;
  2879. if (!drm_enc) {
  2880. SDE_ERROR("invalid encoder\n");
  2881. return;
  2882. }
  2883. SDE_DEBUG_ENC(sde_enc, "\n");
  2884. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2885. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2886. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2887. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2888. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2889. }
  2890. static void sde_encoder_frame_done_callback(
  2891. struct drm_encoder *drm_enc,
  2892. struct sde_encoder_phys *ready_phys, u32 event)
  2893. {
  2894. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2895. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2896. unsigned int i;
  2897. bool trigger = true;
  2898. bool is_cmd_mode = false;
  2899. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2900. ktime_t ts = 0;
  2901. if (!sde_kms || !sde_enc->cur_master) {
  2902. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2903. sde_kms, sde_enc->cur_master);
  2904. return;
  2905. }
  2906. sde_enc->crtc_frame_event_cb_data.connector =
  2907. sde_enc->cur_master->connector;
  2908. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2909. is_cmd_mode = true;
  2910. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2911. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  2912. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2913. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2914. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2915. /*
  2916. * get current ktime for other events and when precise timestamp is not
  2917. * available for retire-fence
  2918. */
  2919. if (!ts)
  2920. ts = ktime_get();
  2921. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2922. | SDE_ENCODER_FRAME_EVENT_ERROR
  2923. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  2924. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  2925. if (ready_phys->connector)
  2926. topology = sde_connector_get_topology_name(
  2927. ready_phys->connector);
  2928. /* One of the physical encoders has become idle */
  2929. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2930. if (sde_enc->phys_encs[i] == ready_phys) {
  2931. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2932. atomic_read(&sde_enc->frame_done_cnt[i]));
  2933. if (!atomic_add_unless(
  2934. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2935. SDE_EVT32(DRMID(drm_enc), event,
  2936. ready_phys->intf_idx,
  2937. SDE_EVTLOG_ERROR);
  2938. SDE_ERROR_ENC(sde_enc,
  2939. "intf idx:%d, event:%d\n",
  2940. ready_phys->intf_idx, event);
  2941. return;
  2942. }
  2943. }
  2944. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2945. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2946. trigger = false;
  2947. }
  2948. if (trigger) {
  2949. if (sde_enc->crtc_frame_event_cb)
  2950. sde_enc->crtc_frame_event_cb(
  2951. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2952. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2953. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2954. -1, 0);
  2955. }
  2956. } else if (sde_enc->crtc_frame_event_cb) {
  2957. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2958. }
  2959. }
  2960. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2961. {
  2962. struct sde_encoder_virt *sde_enc;
  2963. if (!drm_enc) {
  2964. SDE_ERROR("invalid drm encoder\n");
  2965. return -EINVAL;
  2966. }
  2967. sde_enc = to_sde_encoder_virt(drm_enc);
  2968. sde_encoder_resource_control(&sde_enc->base,
  2969. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2970. return 0;
  2971. }
  2972. /**
  2973. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2974. * drm_enc: Pointer to drm encoder structure
  2975. * phys: Pointer to physical encoder structure
  2976. * extra_flush: Additional bit mask to include in flush trigger
  2977. * config_changed: if true new config is applied, avoid increment of retire
  2978. * count if false
  2979. */
  2980. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2981. struct sde_encoder_phys *phys,
  2982. struct sde_ctl_flush_cfg *extra_flush,
  2983. bool config_changed)
  2984. {
  2985. struct sde_hw_ctl *ctl;
  2986. unsigned long lock_flags;
  2987. struct sde_encoder_virt *sde_enc;
  2988. int pend_ret_fence_cnt;
  2989. struct sde_connector *c_conn;
  2990. if (!drm_enc || !phys) {
  2991. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2992. !drm_enc, !phys);
  2993. return;
  2994. }
  2995. sde_enc = to_sde_encoder_virt(drm_enc);
  2996. c_conn = to_sde_connector(phys->connector);
  2997. if (!phys->hw_pp) {
  2998. SDE_ERROR("invalid pingpong hw\n");
  2999. return;
  3000. }
  3001. ctl = phys->hw_ctl;
  3002. if (!ctl || !phys->ops.trigger_flush) {
  3003. SDE_ERROR("missing ctl/trigger cb\n");
  3004. return;
  3005. }
  3006. if (phys->split_role == ENC_ROLE_SKIP) {
  3007. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3008. "skip flush pp%d ctl%d\n",
  3009. phys->hw_pp->idx - PINGPONG_0,
  3010. ctl->idx - CTL_0);
  3011. return;
  3012. }
  3013. /* update pending counts and trigger kickoff ctl flush atomically */
  3014. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3015. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3016. atomic_inc(&phys->pending_retire_fence_cnt);
  3017. atomic_inc(&phys->pending_ctl_start_cnt);
  3018. }
  3019. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3020. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3021. ctl->ops.update_bitmask) {
  3022. /* perform peripheral flush on every frame update for dp dsc */
  3023. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3024. phys->comp_ratio && c_conn->ops.update_pps) {
  3025. c_conn->ops.update_pps(phys->connector, NULL,
  3026. c_conn->display);
  3027. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3028. phys->hw_intf->idx, 1);
  3029. }
  3030. if (sde_enc->dynamic_hdr_updated)
  3031. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3032. phys->hw_intf->idx, 1);
  3033. }
  3034. if ((extra_flush && extra_flush->pending_flush_mask)
  3035. && ctl->ops.update_pending_flush)
  3036. ctl->ops.update_pending_flush(ctl, extra_flush);
  3037. phys->ops.trigger_flush(phys);
  3038. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3039. if (ctl->ops.get_pending_flush) {
  3040. struct sde_ctl_flush_cfg pending_flush = {0,};
  3041. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3042. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3043. ctl->idx - CTL_0,
  3044. pending_flush.pending_flush_mask,
  3045. pend_ret_fence_cnt);
  3046. } else {
  3047. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3048. ctl->idx - CTL_0,
  3049. pend_ret_fence_cnt);
  3050. }
  3051. }
  3052. /**
  3053. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3054. * phys: Pointer to physical encoder structure
  3055. */
  3056. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3057. {
  3058. struct sde_hw_ctl *ctl;
  3059. struct sde_encoder_virt *sde_enc;
  3060. if (!phys) {
  3061. SDE_ERROR("invalid argument(s)\n");
  3062. return;
  3063. }
  3064. if (!phys->hw_pp) {
  3065. SDE_ERROR("invalid pingpong hw\n");
  3066. return;
  3067. }
  3068. if (!phys->parent) {
  3069. SDE_ERROR("invalid parent\n");
  3070. return;
  3071. }
  3072. /* avoid ctrl start for encoder in clone mode */
  3073. if (phys->in_clone_mode)
  3074. return;
  3075. ctl = phys->hw_ctl;
  3076. sde_enc = to_sde_encoder_virt(phys->parent);
  3077. if (phys->split_role == ENC_ROLE_SKIP) {
  3078. SDE_DEBUG_ENC(sde_enc,
  3079. "skip start pp%d ctl%d\n",
  3080. phys->hw_pp->idx - PINGPONG_0,
  3081. ctl->idx - CTL_0);
  3082. return;
  3083. }
  3084. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3085. phys->ops.trigger_start(phys);
  3086. }
  3087. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3088. {
  3089. struct sde_hw_ctl *ctl;
  3090. if (!phys_enc) {
  3091. SDE_ERROR("invalid encoder\n");
  3092. return;
  3093. }
  3094. ctl = phys_enc->hw_ctl;
  3095. if (ctl && ctl->ops.trigger_flush)
  3096. ctl->ops.trigger_flush(ctl);
  3097. }
  3098. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3099. {
  3100. struct sde_hw_ctl *ctl;
  3101. if (!phys_enc) {
  3102. SDE_ERROR("invalid encoder\n");
  3103. return;
  3104. }
  3105. ctl = phys_enc->hw_ctl;
  3106. if (ctl && ctl->ops.trigger_start) {
  3107. ctl->ops.trigger_start(ctl);
  3108. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3109. }
  3110. }
  3111. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3112. {
  3113. struct sde_encoder_virt *sde_enc;
  3114. struct sde_connector *sde_con;
  3115. void *sde_con_disp;
  3116. struct sde_hw_ctl *ctl;
  3117. int rc;
  3118. if (!phys_enc) {
  3119. SDE_ERROR("invalid encoder\n");
  3120. return;
  3121. }
  3122. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3123. ctl = phys_enc->hw_ctl;
  3124. if (!ctl || !ctl->ops.reset)
  3125. return;
  3126. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3127. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3128. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3129. phys_enc->connector) {
  3130. sde_con = to_sde_connector(phys_enc->connector);
  3131. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3132. if (sde_con->ops.soft_reset) {
  3133. rc = sde_con->ops.soft_reset(sde_con_disp);
  3134. if (rc) {
  3135. SDE_ERROR_ENC(sde_enc,
  3136. "connector soft reset failure\n");
  3137. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3138. }
  3139. }
  3140. }
  3141. phys_enc->enable_state = SDE_ENC_ENABLED;
  3142. }
  3143. /**
  3144. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3145. * Iterate through the physical encoders and perform consolidated flush
  3146. * and/or control start triggering as needed. This is done in the virtual
  3147. * encoder rather than the individual physical ones in order to handle
  3148. * use cases that require visibility into multiple physical encoders at
  3149. * a time.
  3150. * sde_enc: Pointer to virtual encoder structure
  3151. * config_changed: if true new config is applied. Avoid regdma_flush and
  3152. * incrementing the retire count if false.
  3153. */
  3154. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3155. bool config_changed)
  3156. {
  3157. struct sde_hw_ctl *ctl;
  3158. uint32_t i;
  3159. struct sde_ctl_flush_cfg pending_flush = {0,};
  3160. u32 pending_kickoff_cnt;
  3161. struct msm_drm_private *priv = NULL;
  3162. struct sde_kms *sde_kms = NULL;
  3163. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3164. bool is_regdma_blocking = false, is_vid_mode = false;
  3165. struct sde_crtc *sde_crtc;
  3166. if (!sde_enc) {
  3167. SDE_ERROR("invalid encoder\n");
  3168. return;
  3169. }
  3170. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3171. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3172. is_vid_mode = true;
  3173. is_regdma_blocking = (is_vid_mode ||
  3174. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3175. /* don't perform flush/start operations for slave encoders */
  3176. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3177. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3178. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3179. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3180. continue;
  3181. ctl = phys->hw_ctl;
  3182. if (!ctl)
  3183. continue;
  3184. if (phys->connector)
  3185. topology = sde_connector_get_topology_name(
  3186. phys->connector);
  3187. if (!phys->ops.needs_single_flush ||
  3188. !phys->ops.needs_single_flush(phys)) {
  3189. if (config_changed && ctl->ops.reg_dma_flush)
  3190. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3191. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3192. config_changed);
  3193. } else if (ctl->ops.get_pending_flush) {
  3194. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3195. }
  3196. }
  3197. /* for split flush, combine pending flush masks and send to master */
  3198. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3199. ctl = sde_enc->cur_master->hw_ctl;
  3200. if (config_changed && ctl->ops.reg_dma_flush)
  3201. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3202. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3203. &pending_flush,
  3204. config_changed);
  3205. }
  3206. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3207. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3208. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3209. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3210. continue;
  3211. if (!phys->ops.needs_single_flush ||
  3212. !phys->ops.needs_single_flush(phys)) {
  3213. pending_kickoff_cnt =
  3214. sde_encoder_phys_inc_pending(phys);
  3215. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3216. } else {
  3217. pending_kickoff_cnt =
  3218. sde_encoder_phys_inc_pending(phys);
  3219. SDE_EVT32(pending_kickoff_cnt,
  3220. pending_flush.pending_flush_mask,
  3221. SDE_EVTLOG_FUNC_CASE2);
  3222. }
  3223. }
  3224. if (sde_enc->misr_enable)
  3225. sde_encoder_misr_configure(&sde_enc->base, true,
  3226. sde_enc->misr_frame_count);
  3227. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3228. if (crtc_misr_info.misr_enable && sde_crtc &&
  3229. sde_crtc->misr_reconfigure) {
  3230. sde_crtc_misr_setup(sde_enc->crtc, true,
  3231. crtc_misr_info.misr_frame_count);
  3232. sde_crtc->misr_reconfigure = false;
  3233. }
  3234. _sde_encoder_trigger_start(sde_enc->cur_master);
  3235. if (sde_enc->elevated_ahb_vote) {
  3236. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3237. priv = sde_enc->base.dev->dev_private;
  3238. if (sde_kms != NULL) {
  3239. sde_power_scale_reg_bus(&priv->phandle,
  3240. VOTE_INDEX_LOW,
  3241. false);
  3242. }
  3243. sde_enc->elevated_ahb_vote = false;
  3244. }
  3245. }
  3246. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3247. struct drm_encoder *drm_enc,
  3248. unsigned long *affected_displays,
  3249. int num_active_phys)
  3250. {
  3251. struct sde_encoder_virt *sde_enc;
  3252. struct sde_encoder_phys *master;
  3253. enum sde_rm_topology_name topology;
  3254. bool is_right_only;
  3255. if (!drm_enc || !affected_displays)
  3256. return;
  3257. sde_enc = to_sde_encoder_virt(drm_enc);
  3258. master = sde_enc->cur_master;
  3259. if (!master || !master->connector)
  3260. return;
  3261. topology = sde_connector_get_topology_name(master->connector);
  3262. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3263. return;
  3264. /*
  3265. * For pingpong split, the slave pingpong won't generate IRQs. For
  3266. * right-only updates, we can't swap pingpongs, or simply swap the
  3267. * master/slave assignment, we actually have to swap the interfaces
  3268. * so that the master physical encoder will use a pingpong/interface
  3269. * that generates irqs on which to wait.
  3270. */
  3271. is_right_only = !test_bit(0, affected_displays) &&
  3272. test_bit(1, affected_displays);
  3273. if (is_right_only && !sde_enc->intfs_swapped) {
  3274. /* right-only update swap interfaces */
  3275. swap(sde_enc->phys_encs[0]->intf_idx,
  3276. sde_enc->phys_encs[1]->intf_idx);
  3277. sde_enc->intfs_swapped = true;
  3278. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3279. /* left-only or full update, swap back */
  3280. swap(sde_enc->phys_encs[0]->intf_idx,
  3281. sde_enc->phys_encs[1]->intf_idx);
  3282. sde_enc->intfs_swapped = false;
  3283. }
  3284. SDE_DEBUG_ENC(sde_enc,
  3285. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3286. is_right_only, sde_enc->intfs_swapped,
  3287. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3288. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3289. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3290. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3291. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3292. *affected_displays);
  3293. /* ppsplit always uses master since ppslave invalid for irqs*/
  3294. if (num_active_phys == 1)
  3295. *affected_displays = BIT(0);
  3296. }
  3297. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3298. struct sde_encoder_kickoff_params *params)
  3299. {
  3300. struct sde_encoder_virt *sde_enc;
  3301. struct sde_encoder_phys *phys;
  3302. int i, num_active_phys;
  3303. bool master_assigned = false;
  3304. if (!drm_enc || !params)
  3305. return;
  3306. sde_enc = to_sde_encoder_virt(drm_enc);
  3307. if (sde_enc->num_phys_encs <= 1)
  3308. return;
  3309. /* count bits set */
  3310. num_active_phys = hweight_long(params->affected_displays);
  3311. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3312. params->affected_displays, num_active_phys);
  3313. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3314. num_active_phys);
  3315. /* for left/right only update, ppsplit master switches interface */
  3316. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3317. &params->affected_displays, num_active_phys);
  3318. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3319. enum sde_enc_split_role prv_role, new_role;
  3320. bool active = false;
  3321. phys = sde_enc->phys_encs[i];
  3322. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3323. continue;
  3324. active = test_bit(i, &params->affected_displays);
  3325. prv_role = phys->split_role;
  3326. if (active && num_active_phys == 1)
  3327. new_role = ENC_ROLE_SOLO;
  3328. else if (active && !master_assigned)
  3329. new_role = ENC_ROLE_MASTER;
  3330. else if (active)
  3331. new_role = ENC_ROLE_SLAVE;
  3332. else
  3333. new_role = ENC_ROLE_SKIP;
  3334. phys->ops.update_split_role(phys, new_role);
  3335. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3336. sde_enc->cur_master = phys;
  3337. master_assigned = true;
  3338. }
  3339. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3340. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3341. phys->split_role, active);
  3342. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3343. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3344. phys->split_role, active, num_active_phys);
  3345. }
  3346. }
  3347. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3348. {
  3349. struct sde_encoder_virt *sde_enc;
  3350. struct msm_display_info *disp_info;
  3351. if (!drm_enc) {
  3352. SDE_ERROR("invalid encoder\n");
  3353. return false;
  3354. }
  3355. sde_enc = to_sde_encoder_virt(drm_enc);
  3356. disp_info = &sde_enc->disp_info;
  3357. return (disp_info->curr_panel_mode == mode);
  3358. }
  3359. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3360. {
  3361. struct sde_encoder_virt *sde_enc;
  3362. struct sde_encoder_phys *phys;
  3363. unsigned int i;
  3364. struct sde_hw_ctl *ctl;
  3365. if (!drm_enc) {
  3366. SDE_ERROR("invalid encoder\n");
  3367. return;
  3368. }
  3369. sde_enc = to_sde_encoder_virt(drm_enc);
  3370. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3371. phys = sde_enc->phys_encs[i];
  3372. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3373. sde_encoder_check_curr_mode(drm_enc,
  3374. MSM_DISPLAY_CMD_MODE)) {
  3375. ctl = phys->hw_ctl;
  3376. if (ctl->ops.trigger_pending)
  3377. /* update only for command mode primary ctl */
  3378. ctl->ops.trigger_pending(ctl);
  3379. }
  3380. }
  3381. sde_enc->idle_pc_restore = false;
  3382. }
  3383. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3384. {
  3385. struct sde_encoder_virt *sde_enc = container_of(work,
  3386. struct sde_encoder_virt, esd_trigger_work);
  3387. if (!sde_enc) {
  3388. SDE_ERROR("invalid sde encoder\n");
  3389. return;
  3390. }
  3391. sde_encoder_resource_control(&sde_enc->base,
  3392. SDE_ENC_RC_EVENT_KICKOFF);
  3393. }
  3394. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3395. {
  3396. struct sde_encoder_virt *sde_enc = container_of(work,
  3397. struct sde_encoder_virt, input_event_work);
  3398. if (!sde_enc) {
  3399. SDE_ERROR("invalid sde encoder\n");
  3400. return;
  3401. }
  3402. sde_encoder_resource_control(&sde_enc->base,
  3403. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3404. }
  3405. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3406. {
  3407. struct sde_encoder_virt *sde_enc = container_of(work,
  3408. struct sde_encoder_virt, early_wakeup_work);
  3409. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3410. sde_vm_lock(sde_kms);
  3411. if (!sde_vm_owns_hw(sde_kms)) {
  3412. sde_vm_unlock(sde_kms);
  3413. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3414. DRMID(&sde_enc->base));
  3415. return;
  3416. }
  3417. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3418. sde_encoder_resource_control(&sde_enc->base,
  3419. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3420. SDE_ATRACE_END("encoder_early_wakeup");
  3421. sde_vm_unlock(sde_kms);
  3422. }
  3423. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3424. {
  3425. struct sde_encoder_virt *sde_enc = NULL;
  3426. struct msm_drm_thread *disp_thread = NULL;
  3427. struct msm_drm_private *priv = NULL;
  3428. priv = drm_enc->dev->dev_private;
  3429. sde_enc = to_sde_encoder_virt(drm_enc);
  3430. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3431. SDE_DEBUG_ENC(sde_enc,
  3432. "should only early wake up command mode display\n");
  3433. return;
  3434. }
  3435. if (!sde_enc->crtc || (sde_enc->crtc->index
  3436. >= ARRAY_SIZE(priv->event_thread))) {
  3437. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3438. sde_enc->crtc == NULL,
  3439. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3440. return;
  3441. }
  3442. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3443. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3444. kthread_queue_work(&disp_thread->worker,
  3445. &sde_enc->early_wakeup_work);
  3446. SDE_ATRACE_END("queue_early_wakeup_work");
  3447. }
  3448. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3449. {
  3450. static const uint64_t timeout_us = 50000;
  3451. static const uint64_t sleep_us = 20;
  3452. struct sde_encoder_virt *sde_enc;
  3453. ktime_t cur_ktime, exp_ktime;
  3454. uint32_t line_count, tmp, i;
  3455. if (!drm_enc) {
  3456. SDE_ERROR("invalid encoder\n");
  3457. return -EINVAL;
  3458. }
  3459. sde_enc = to_sde_encoder_virt(drm_enc);
  3460. if (!sde_enc->cur_master ||
  3461. !sde_enc->cur_master->ops.get_line_count) {
  3462. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3463. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3464. return -EINVAL;
  3465. }
  3466. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3467. line_count = sde_enc->cur_master->ops.get_line_count(
  3468. sde_enc->cur_master);
  3469. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3470. tmp = line_count;
  3471. line_count = sde_enc->cur_master->ops.get_line_count(
  3472. sde_enc->cur_master);
  3473. if (line_count < tmp) {
  3474. SDE_EVT32(DRMID(drm_enc), line_count);
  3475. return 0;
  3476. }
  3477. cur_ktime = ktime_get();
  3478. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3479. break;
  3480. usleep_range(sleep_us / 2, sleep_us);
  3481. }
  3482. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3483. return -ETIMEDOUT;
  3484. }
  3485. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3486. {
  3487. struct drm_encoder *drm_enc;
  3488. struct sde_rm_hw_iter rm_iter;
  3489. bool lm_valid = false;
  3490. bool intf_valid = false;
  3491. if (!phys_enc || !phys_enc->parent) {
  3492. SDE_ERROR("invalid encoder\n");
  3493. return -EINVAL;
  3494. }
  3495. drm_enc = phys_enc->parent;
  3496. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3497. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3498. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3499. phys_enc->has_intf_te)) {
  3500. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3501. SDE_HW_BLK_INTF);
  3502. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3503. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3504. if (!hw_intf)
  3505. continue;
  3506. if (phys_enc->hw_ctl->ops.update_bitmask)
  3507. phys_enc->hw_ctl->ops.update_bitmask(
  3508. phys_enc->hw_ctl,
  3509. SDE_HW_FLUSH_INTF,
  3510. hw_intf->idx, 1);
  3511. intf_valid = true;
  3512. }
  3513. if (!intf_valid) {
  3514. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3515. "intf not found to flush\n");
  3516. return -EFAULT;
  3517. }
  3518. } else {
  3519. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3520. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3521. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3522. if (!hw_lm)
  3523. continue;
  3524. /* update LM flush for HW without INTF TE */
  3525. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3526. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3527. phys_enc->hw_ctl,
  3528. hw_lm->idx, 1);
  3529. lm_valid = true;
  3530. }
  3531. if (!lm_valid) {
  3532. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3533. "lm not found to flush\n");
  3534. return -EFAULT;
  3535. }
  3536. }
  3537. return 0;
  3538. }
  3539. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3540. struct sde_encoder_virt *sde_enc)
  3541. {
  3542. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3543. struct sde_hw_mdp *mdptop = NULL;
  3544. sde_enc->dynamic_hdr_updated = false;
  3545. if (sde_enc->cur_master) {
  3546. mdptop = sde_enc->cur_master->hw_mdptop;
  3547. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3548. sde_enc->cur_master->connector);
  3549. }
  3550. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3551. return;
  3552. if (mdptop->ops.set_hdr_plus_metadata) {
  3553. sde_enc->dynamic_hdr_updated = true;
  3554. mdptop->ops.set_hdr_plus_metadata(
  3555. mdptop, dhdr_meta->dynamic_hdr_payload,
  3556. dhdr_meta->dynamic_hdr_payload_size,
  3557. sde_enc->cur_master->intf_idx == INTF_0 ?
  3558. 0 : 1);
  3559. }
  3560. }
  3561. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3562. {
  3563. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3564. struct sde_encoder_phys *phys;
  3565. int i;
  3566. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3567. phys = sde_enc->phys_encs[i];
  3568. if (phys && phys->ops.hw_reset)
  3569. phys->ops.hw_reset(phys);
  3570. }
  3571. }
  3572. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3573. struct sde_encoder_kickoff_params *params,
  3574. struct sde_encoder_virt *sde_enc,
  3575. struct sde_kms *sde_kms,
  3576. bool needs_hw_reset, bool is_cmd_mode)
  3577. {
  3578. int rc, ret = 0;
  3579. /* if any phys needs reset, reset all phys, in-order */
  3580. if (needs_hw_reset)
  3581. sde_encoder_needs_hw_reset(drm_enc);
  3582. _sde_encoder_update_master(drm_enc, params);
  3583. _sde_encoder_update_roi(drm_enc);
  3584. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3585. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3586. if (rc) {
  3587. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3588. sde_enc->cur_master->connector->base.id, rc);
  3589. ret = rc;
  3590. }
  3591. }
  3592. if (sde_enc->cur_master &&
  3593. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3594. !sde_enc->cur_master->cont_splash_enabled)) {
  3595. rc = sde_encoder_dce_setup(sde_enc, params);
  3596. if (rc) {
  3597. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3598. ret = rc;
  3599. }
  3600. }
  3601. sde_encoder_dce_flush(sde_enc);
  3602. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3603. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3604. sde_enc->cur_master, sde_kms->qdss_enabled);
  3605. return ret;
  3606. }
  3607. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3608. struct sde_encoder_kickoff_params *params)
  3609. {
  3610. struct sde_encoder_virt *sde_enc;
  3611. struct sde_encoder_phys *phys, *cur_master;
  3612. struct sde_kms *sde_kms = NULL;
  3613. struct sde_crtc *sde_crtc;
  3614. bool needs_hw_reset = false, is_cmd_mode;
  3615. int i, rc, ret = 0;
  3616. struct msm_display_info *disp_info;
  3617. if (!drm_enc || !params || !drm_enc->dev ||
  3618. !drm_enc->dev->dev_private) {
  3619. SDE_ERROR("invalid args\n");
  3620. return -EINVAL;
  3621. }
  3622. sde_enc = to_sde_encoder_virt(drm_enc);
  3623. sde_kms = sde_encoder_get_kms(drm_enc);
  3624. if (!sde_kms)
  3625. return -EINVAL;
  3626. disp_info = &sde_enc->disp_info;
  3627. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3628. SDE_DEBUG_ENC(sde_enc, "\n");
  3629. SDE_EVT32(DRMID(drm_enc));
  3630. cur_master = sde_enc->cur_master;
  3631. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3632. if (cur_master && cur_master->connector)
  3633. sde_enc->frame_trigger_mode =
  3634. sde_connector_get_property(cur_master->connector->state,
  3635. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3636. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3637. /* prepare for next kickoff, may include waiting on previous kickoff */
  3638. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3639. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3640. phys = sde_enc->phys_encs[i];
  3641. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3642. params->recovery_events_enabled =
  3643. sde_enc->recovery_events_enabled;
  3644. if (phys) {
  3645. if (phys->ops.prepare_for_kickoff) {
  3646. rc = phys->ops.prepare_for_kickoff(
  3647. phys, params);
  3648. if (rc)
  3649. ret = rc;
  3650. }
  3651. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3652. needs_hw_reset = true;
  3653. _sde_encoder_setup_dither(phys);
  3654. if (sde_enc->cur_master &&
  3655. sde_connector_is_qsync_updated(
  3656. sde_enc->cur_master->connector))
  3657. _helper_flush_qsync(phys);
  3658. }
  3659. }
  3660. if (is_cmd_mode && sde_enc->cur_master &&
  3661. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3662. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3663. _sde_encoder_update_rsc_client(drm_enc, true);
  3664. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3665. if (rc) {
  3666. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3667. ret = rc;
  3668. goto end;
  3669. }
  3670. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3671. needs_hw_reset, is_cmd_mode);
  3672. end:
  3673. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3674. return ret;
  3675. }
  3676. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3677. {
  3678. struct sde_encoder_virt *sde_enc;
  3679. struct sde_encoder_phys *phys;
  3680. unsigned int i;
  3681. if (!drm_enc) {
  3682. SDE_ERROR("invalid encoder\n");
  3683. return;
  3684. }
  3685. SDE_ATRACE_BEGIN("encoder_kickoff");
  3686. sde_enc = to_sde_encoder_virt(drm_enc);
  3687. SDE_DEBUG_ENC(sde_enc, "\n");
  3688. if (sde_enc->delay_kickoff) {
  3689. u32 loop_count = 20;
  3690. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3691. for (i = 0; i < loop_count; i++) {
  3692. usleep_range(sleep, sleep * 2);
  3693. if (!sde_enc->delay_kickoff)
  3694. break;
  3695. }
  3696. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3697. }
  3698. /* All phys encs are ready to go, trigger the kickoff */
  3699. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3700. /* allow phys encs to handle any post-kickoff business */
  3701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3702. phys = sde_enc->phys_encs[i];
  3703. if (phys && phys->ops.handle_post_kickoff)
  3704. phys->ops.handle_post_kickoff(phys);
  3705. }
  3706. if (sde_enc->autorefresh_solver_disable &&
  3707. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3708. _sde_encoder_update_rsc_client(drm_enc, true);
  3709. SDE_ATRACE_END("encoder_kickoff");
  3710. }
  3711. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3712. struct sde_hw_pp_vsync_info *info)
  3713. {
  3714. struct sde_encoder_virt *sde_enc;
  3715. struct sde_encoder_phys *phys;
  3716. int i, ret;
  3717. if (!drm_enc || !info)
  3718. return;
  3719. sde_enc = to_sde_encoder_virt(drm_enc);
  3720. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3721. phys = sde_enc->phys_encs[i];
  3722. if (phys && phys->hw_intf && phys->hw_pp
  3723. && phys->hw_intf->ops.get_vsync_info) {
  3724. ret = phys->hw_intf->ops.get_vsync_info(
  3725. phys->hw_intf, &info[i]);
  3726. if (!ret) {
  3727. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3728. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3729. }
  3730. }
  3731. }
  3732. }
  3733. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3734. u32 *transfer_time_us)
  3735. {
  3736. struct sde_encoder_virt *sde_enc;
  3737. struct msm_mode_info *info;
  3738. if (!drm_enc || !transfer_time_us) {
  3739. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3740. !transfer_time_us);
  3741. return;
  3742. }
  3743. sde_enc = to_sde_encoder_virt(drm_enc);
  3744. info = &sde_enc->mode_info;
  3745. *transfer_time_us = info->mdp_transfer_time_us;
  3746. }
  3747. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3748. {
  3749. struct drm_encoder *src_enc = drm_enc;
  3750. struct sde_encoder_virt *sde_enc;
  3751. u32 fps;
  3752. if (!drm_enc) {
  3753. SDE_ERROR("invalid encoder\n");
  3754. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3755. }
  3756. if (sde_encoder_in_clone_mode(drm_enc))
  3757. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3758. if (!src_enc)
  3759. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3760. sde_enc = to_sde_encoder_virt(src_enc);
  3761. fps = sde_enc->mode_info.frame_rate;
  3762. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3763. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3764. else
  3765. return (SEC_TO_MILLI_SEC / fps) * 2;
  3766. }
  3767. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3768. {
  3769. struct sde_encoder_virt *sde_enc;
  3770. struct sde_encoder_phys *master;
  3771. bool is_vid_mode;
  3772. if (!drm_enc)
  3773. return -EINVAL;
  3774. sde_enc = to_sde_encoder_virt(drm_enc);
  3775. master = sde_enc->cur_master;
  3776. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3777. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3778. return -ENODATA;
  3779. if (!master->hw_intf->ops.get_avr_status)
  3780. return -EOPNOTSUPP;
  3781. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3782. }
  3783. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3784. struct drm_framebuffer *fb)
  3785. {
  3786. struct drm_encoder *drm_enc;
  3787. struct sde_hw_mixer_cfg mixer;
  3788. struct sde_rm_hw_iter lm_iter;
  3789. bool lm_valid = false;
  3790. if (!phys_enc || !phys_enc->parent) {
  3791. SDE_ERROR("invalid encoder\n");
  3792. return -EINVAL;
  3793. }
  3794. drm_enc = phys_enc->parent;
  3795. memset(&mixer, 0, sizeof(mixer));
  3796. /* reset associated CTL/LMs */
  3797. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3798. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3799. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3800. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3801. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3802. if (!hw_lm)
  3803. continue;
  3804. /* need to flush LM to remove it */
  3805. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3806. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3807. phys_enc->hw_ctl,
  3808. hw_lm->idx, 1);
  3809. if (fb) {
  3810. /* assume a single LM if targeting a frame buffer */
  3811. if (lm_valid)
  3812. continue;
  3813. mixer.out_height = fb->height;
  3814. mixer.out_width = fb->width;
  3815. if (hw_lm->ops.setup_mixer_out)
  3816. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3817. }
  3818. lm_valid = true;
  3819. /* only enable border color on LM */
  3820. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3821. phys_enc->hw_ctl->ops.setup_blendstage(
  3822. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3823. }
  3824. if (!lm_valid) {
  3825. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3826. return -EFAULT;
  3827. }
  3828. return 0;
  3829. }
  3830. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3831. {
  3832. struct sde_encoder_virt *sde_enc;
  3833. struct sde_encoder_phys *phys;
  3834. int i, rc = 0, ret = 0;
  3835. struct sde_hw_ctl *ctl;
  3836. if (!drm_enc) {
  3837. SDE_ERROR("invalid encoder\n");
  3838. return -EINVAL;
  3839. }
  3840. sde_enc = to_sde_encoder_virt(drm_enc);
  3841. /* update the qsync parameters for the current frame */
  3842. if (sde_enc->cur_master)
  3843. sde_connector_set_qsync_params(
  3844. sde_enc->cur_master->connector);
  3845. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3846. phys = sde_enc->phys_encs[i];
  3847. if (phys && phys->ops.prepare_commit)
  3848. phys->ops.prepare_commit(phys);
  3849. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3850. ret = -ETIMEDOUT;
  3851. if (phys && phys->hw_ctl) {
  3852. ctl = phys->hw_ctl;
  3853. /*
  3854. * avoid clearing the pending flush during the first
  3855. * frame update after idle power collpase as the
  3856. * restore path would have updated the pending flush
  3857. */
  3858. if (!sde_enc->idle_pc_restore &&
  3859. ctl->ops.clear_pending_flush)
  3860. ctl->ops.clear_pending_flush(ctl);
  3861. }
  3862. }
  3863. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3864. rc = sde_connector_prepare_commit(
  3865. sde_enc->cur_master->connector);
  3866. if (rc)
  3867. SDE_ERROR_ENC(sde_enc,
  3868. "prepare commit failed conn %d rc %d\n",
  3869. sde_enc->cur_master->connector->base.id,
  3870. rc);
  3871. }
  3872. return ret;
  3873. }
  3874. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3875. bool enable, u32 frame_count)
  3876. {
  3877. if (!phys_enc)
  3878. return;
  3879. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3880. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3881. enable, frame_count);
  3882. }
  3883. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3884. bool nonblock, u32 *misr_value)
  3885. {
  3886. if (!phys_enc)
  3887. return -EINVAL;
  3888. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3889. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3890. nonblock, misr_value) : -ENOTSUPP;
  3891. }
  3892. #if IS_ENABLED(CONFIG_DEBUG_FS)
  3893. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3894. {
  3895. struct sde_encoder_virt *sde_enc;
  3896. int i;
  3897. if (!s || !s->private)
  3898. return -EINVAL;
  3899. sde_enc = s->private;
  3900. mutex_lock(&sde_enc->enc_lock);
  3901. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3902. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3903. if (!phys)
  3904. continue;
  3905. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3906. phys->intf_idx - INTF_0,
  3907. atomic_read(&phys->vsync_cnt),
  3908. atomic_read(&phys->underrun_cnt));
  3909. switch (phys->intf_mode) {
  3910. case INTF_MODE_VIDEO:
  3911. seq_puts(s, "mode: video\n");
  3912. break;
  3913. case INTF_MODE_CMD:
  3914. seq_puts(s, "mode: command\n");
  3915. break;
  3916. case INTF_MODE_WB_BLOCK:
  3917. seq_puts(s, "mode: wb block\n");
  3918. break;
  3919. case INTF_MODE_WB_LINE:
  3920. seq_puts(s, "mode: wb line\n");
  3921. break;
  3922. default:
  3923. seq_puts(s, "mode: ???\n");
  3924. break;
  3925. }
  3926. }
  3927. mutex_unlock(&sde_enc->enc_lock);
  3928. return 0;
  3929. }
  3930. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3931. struct file *file)
  3932. {
  3933. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3934. }
  3935. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3936. const char __user *user_buf, size_t count, loff_t *ppos)
  3937. {
  3938. struct sde_encoder_virt *sde_enc;
  3939. char buf[MISR_BUFF_SIZE + 1];
  3940. size_t buff_copy;
  3941. u32 frame_count, enable;
  3942. struct sde_kms *sde_kms = NULL;
  3943. struct drm_encoder *drm_enc;
  3944. if (!file || !file->private_data)
  3945. return -EINVAL;
  3946. sde_enc = file->private_data;
  3947. if (!sde_enc)
  3948. return -EINVAL;
  3949. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3950. if (!sde_kms)
  3951. return -EINVAL;
  3952. drm_enc = &sde_enc->base;
  3953. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3954. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3955. return -ENOTSUPP;
  3956. }
  3957. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3958. if (copy_from_user(buf, user_buf, buff_copy))
  3959. return -EINVAL;
  3960. buf[buff_copy] = 0; /* end of string */
  3961. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3962. return -EINVAL;
  3963. sde_enc->misr_enable = enable;
  3964. sde_enc->misr_reconfigure = true;
  3965. sde_enc->misr_frame_count = frame_count;
  3966. return count;
  3967. }
  3968. static ssize_t _sde_encoder_misr_read(struct file *file,
  3969. char __user *user_buff, size_t count, loff_t *ppos)
  3970. {
  3971. struct sde_encoder_virt *sde_enc;
  3972. struct sde_kms *sde_kms = NULL;
  3973. struct drm_encoder *drm_enc;
  3974. int i = 0, len = 0;
  3975. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3976. int rc;
  3977. if (*ppos)
  3978. return 0;
  3979. if (!file || !file->private_data)
  3980. return -EINVAL;
  3981. sde_enc = file->private_data;
  3982. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3983. if (!sde_kms)
  3984. return -EINVAL;
  3985. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3986. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3987. return -ENOTSUPP;
  3988. }
  3989. drm_enc = &sde_enc->base;
  3990. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  3991. if (rc < 0) {
  3992. SDE_ERROR("failed to enable power resource %d\n", rc);
  3993. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  3994. return rc;
  3995. }
  3996. sde_vm_lock(sde_kms);
  3997. if (!sde_vm_owns_hw(sde_kms)) {
  3998. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3999. rc = -EOPNOTSUPP;
  4000. goto end;
  4001. }
  4002. if (!sde_enc->misr_enable) {
  4003. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4004. "disabled\n");
  4005. goto buff_check;
  4006. }
  4007. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4008. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4009. u32 misr_value = 0;
  4010. if (!phys || !phys->ops.collect_misr) {
  4011. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4012. "invalid\n");
  4013. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4014. continue;
  4015. }
  4016. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4017. if (rc) {
  4018. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4019. "invalid\n");
  4020. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4021. rc);
  4022. continue;
  4023. } else {
  4024. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4025. "Intf idx:%d\n",
  4026. phys->intf_idx - INTF_0);
  4027. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4028. "0x%x\n", misr_value);
  4029. }
  4030. }
  4031. buff_check:
  4032. if (count <= len) {
  4033. len = 0;
  4034. goto end;
  4035. }
  4036. if (copy_to_user(user_buff, buf, len)) {
  4037. len = -EFAULT;
  4038. goto end;
  4039. }
  4040. *ppos += len; /* increase offset */
  4041. end:
  4042. sde_vm_unlock(sde_kms);
  4043. pm_runtime_put_sync(drm_enc->dev->dev);
  4044. return len;
  4045. }
  4046. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4047. {
  4048. struct sde_encoder_virt *sde_enc;
  4049. struct sde_kms *sde_kms;
  4050. int i;
  4051. static const struct file_operations debugfs_status_fops = {
  4052. .open = _sde_encoder_debugfs_status_open,
  4053. .read = seq_read,
  4054. .llseek = seq_lseek,
  4055. .release = single_release,
  4056. };
  4057. static const struct file_operations debugfs_misr_fops = {
  4058. .open = simple_open,
  4059. .read = _sde_encoder_misr_read,
  4060. .write = _sde_encoder_misr_setup,
  4061. };
  4062. char name[SDE_NAME_SIZE];
  4063. if (!drm_enc) {
  4064. SDE_ERROR("invalid encoder\n");
  4065. return -EINVAL;
  4066. }
  4067. sde_enc = to_sde_encoder_virt(drm_enc);
  4068. sde_kms = sde_encoder_get_kms(drm_enc);
  4069. if (!sde_kms) {
  4070. SDE_ERROR("invalid sde_kms\n");
  4071. return -EINVAL;
  4072. }
  4073. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4074. /* create overall sub-directory for the encoder */
  4075. sde_enc->debugfs_root = debugfs_create_dir(name,
  4076. drm_enc->dev->primary->debugfs_root);
  4077. if (!sde_enc->debugfs_root)
  4078. return -ENOMEM;
  4079. /* don't error check these */
  4080. debugfs_create_file("status", 0400,
  4081. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4082. debugfs_create_file("misr_data", 0600,
  4083. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4084. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4085. &sde_enc->idle_pc_enabled);
  4086. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4087. &sde_enc->frame_trigger_mode);
  4088. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4089. if (sde_enc->phys_encs[i] &&
  4090. sde_enc->phys_encs[i]->ops.late_register)
  4091. sde_enc->phys_encs[i]->ops.late_register(
  4092. sde_enc->phys_encs[i],
  4093. sde_enc->debugfs_root);
  4094. return 0;
  4095. }
  4096. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4097. {
  4098. struct sde_encoder_virt *sde_enc;
  4099. if (!drm_enc)
  4100. return;
  4101. sde_enc = to_sde_encoder_virt(drm_enc);
  4102. debugfs_remove_recursive(sde_enc->debugfs_root);
  4103. }
  4104. #else
  4105. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4106. {
  4107. return 0;
  4108. }
  4109. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4110. {
  4111. }
  4112. #endif /* CONFIG_DEBUG_FS */
  4113. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4114. {
  4115. return _sde_encoder_init_debugfs(encoder);
  4116. }
  4117. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4118. {
  4119. _sde_encoder_destroy_debugfs(encoder);
  4120. }
  4121. static int sde_encoder_virt_add_phys_encs(
  4122. struct msm_display_info *disp_info,
  4123. struct sde_encoder_virt *sde_enc,
  4124. struct sde_enc_phys_init_params *params)
  4125. {
  4126. struct sde_encoder_phys *enc = NULL;
  4127. u32 display_caps = disp_info->capabilities;
  4128. SDE_DEBUG_ENC(sde_enc, "\n");
  4129. /*
  4130. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4131. * in this function, check up-front.
  4132. */
  4133. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4134. ARRAY_SIZE(sde_enc->phys_encs)) {
  4135. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4136. sde_enc->num_phys_encs);
  4137. return -EINVAL;
  4138. }
  4139. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4140. enc = sde_encoder_phys_vid_init(params);
  4141. if (IS_ERR_OR_NULL(enc)) {
  4142. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4143. PTR_ERR(enc));
  4144. return !enc ? -EINVAL : PTR_ERR(enc);
  4145. }
  4146. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4147. }
  4148. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4149. enc = sde_encoder_phys_cmd_init(params);
  4150. if (IS_ERR_OR_NULL(enc)) {
  4151. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4152. PTR_ERR(enc));
  4153. return !enc ? -EINVAL : PTR_ERR(enc);
  4154. }
  4155. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4156. }
  4157. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4158. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4159. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4160. else
  4161. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4162. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4163. ++sde_enc->num_phys_encs;
  4164. return 0;
  4165. }
  4166. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4167. struct sde_enc_phys_init_params *params)
  4168. {
  4169. struct sde_encoder_phys *enc = NULL;
  4170. if (!sde_enc) {
  4171. SDE_ERROR("invalid encoder\n");
  4172. return -EINVAL;
  4173. }
  4174. SDE_DEBUG_ENC(sde_enc, "\n");
  4175. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4176. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4177. sde_enc->num_phys_encs);
  4178. return -EINVAL;
  4179. }
  4180. enc = sde_encoder_phys_wb_init(params);
  4181. if (IS_ERR_OR_NULL(enc)) {
  4182. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4183. PTR_ERR(enc));
  4184. return !enc ? -EINVAL : PTR_ERR(enc);
  4185. }
  4186. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4187. ++sde_enc->num_phys_encs;
  4188. return 0;
  4189. }
  4190. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4191. struct sde_kms *sde_kms,
  4192. struct msm_display_info *disp_info,
  4193. int *drm_enc_mode)
  4194. {
  4195. int ret = 0;
  4196. int i = 0;
  4197. enum sde_intf_type intf_type;
  4198. struct sde_encoder_virt_ops parent_ops = {
  4199. sde_encoder_vblank_callback,
  4200. sde_encoder_underrun_callback,
  4201. sde_encoder_frame_done_callback,
  4202. _sde_encoder_get_qsync_fps_callback,
  4203. };
  4204. struct sde_enc_phys_init_params phys_params;
  4205. if (!sde_enc || !sde_kms) {
  4206. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4207. !sde_enc, !sde_kms);
  4208. return -EINVAL;
  4209. }
  4210. memset(&phys_params, 0, sizeof(phys_params));
  4211. phys_params.sde_kms = sde_kms;
  4212. phys_params.parent = &sde_enc->base;
  4213. phys_params.parent_ops = parent_ops;
  4214. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4215. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4216. SDE_DEBUG("\n");
  4217. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4218. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4219. intf_type = INTF_DSI;
  4220. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4221. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4222. intf_type = INTF_HDMI;
  4223. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4224. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4225. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4226. else
  4227. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4228. intf_type = INTF_DP;
  4229. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4230. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4231. intf_type = INTF_WB;
  4232. } else {
  4233. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4234. return -EINVAL;
  4235. }
  4236. WARN_ON(disp_info->num_of_h_tiles < 1);
  4237. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4238. sde_enc->te_source = disp_info->te_source;
  4239. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4240. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4241. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4242. sde_kms->catalog->features);
  4243. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4244. sde_kms->catalog->features);
  4245. mutex_lock(&sde_enc->enc_lock);
  4246. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4247. /*
  4248. * Left-most tile is at index 0, content is controller id
  4249. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4250. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4251. */
  4252. u32 controller_id = disp_info->h_tile_instance[i];
  4253. if (disp_info->num_of_h_tiles > 1) {
  4254. if (i == 0)
  4255. phys_params.split_role = ENC_ROLE_MASTER;
  4256. else
  4257. phys_params.split_role = ENC_ROLE_SLAVE;
  4258. } else {
  4259. phys_params.split_role = ENC_ROLE_SOLO;
  4260. }
  4261. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4262. i, controller_id, phys_params.split_role);
  4263. if (intf_type == INTF_WB) {
  4264. phys_params.intf_idx = INTF_MAX;
  4265. phys_params.wb_idx = sde_encoder_get_wb(
  4266. sde_kms->catalog,
  4267. intf_type, controller_id);
  4268. if (phys_params.wb_idx == WB_MAX) {
  4269. SDE_ERROR_ENC(sde_enc,
  4270. "could not get wb: type %d, id %d\n",
  4271. intf_type, controller_id);
  4272. ret = -EINVAL;
  4273. }
  4274. } else {
  4275. phys_params.wb_idx = WB_MAX;
  4276. phys_params.intf_idx = sde_encoder_get_intf(
  4277. sde_kms->catalog, intf_type,
  4278. controller_id);
  4279. if (phys_params.intf_idx == INTF_MAX) {
  4280. SDE_ERROR_ENC(sde_enc,
  4281. "could not get wb: type %d, id %d\n",
  4282. intf_type, controller_id);
  4283. ret = -EINVAL;
  4284. }
  4285. }
  4286. if (!ret) {
  4287. if (intf_type == INTF_WB)
  4288. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4289. &phys_params);
  4290. else
  4291. ret = sde_encoder_virt_add_phys_encs(
  4292. disp_info,
  4293. sde_enc,
  4294. &phys_params);
  4295. if (ret)
  4296. SDE_ERROR_ENC(sde_enc,
  4297. "failed to add phys encs\n");
  4298. }
  4299. }
  4300. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4301. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4302. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4303. if (vid_phys) {
  4304. atomic_set(&vid_phys->vsync_cnt, 0);
  4305. atomic_set(&vid_phys->underrun_cnt, 0);
  4306. }
  4307. if (cmd_phys) {
  4308. atomic_set(&cmd_phys->vsync_cnt, 0);
  4309. atomic_set(&cmd_phys->underrun_cnt, 0);
  4310. }
  4311. }
  4312. mutex_unlock(&sde_enc->enc_lock);
  4313. return ret;
  4314. }
  4315. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4316. .mode_set = sde_encoder_virt_mode_set,
  4317. .disable = sde_encoder_virt_disable,
  4318. .enable = sde_encoder_virt_enable,
  4319. .atomic_check = sde_encoder_virt_atomic_check,
  4320. };
  4321. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4322. .destroy = sde_encoder_destroy,
  4323. .late_register = sde_encoder_late_register,
  4324. .early_unregister = sde_encoder_early_unregister,
  4325. };
  4326. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4327. {
  4328. struct msm_drm_private *priv = dev->dev_private;
  4329. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4330. struct drm_encoder *drm_enc = NULL;
  4331. struct sde_encoder_virt *sde_enc = NULL;
  4332. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4333. char name[SDE_NAME_SIZE];
  4334. int ret = 0, i, intf_index = INTF_MAX;
  4335. struct sde_encoder_phys *phys = NULL;
  4336. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4337. if (!sde_enc) {
  4338. ret = -ENOMEM;
  4339. goto fail;
  4340. }
  4341. mutex_init(&sde_enc->enc_lock);
  4342. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4343. &drm_enc_mode);
  4344. if (ret)
  4345. goto fail;
  4346. sde_enc->cur_master = NULL;
  4347. spin_lock_init(&sde_enc->enc_spinlock);
  4348. mutex_init(&sde_enc->vblank_ctl_lock);
  4349. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4350. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4351. drm_enc = &sde_enc->base;
  4352. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4353. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4354. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4355. phys = sde_enc->phys_encs[i];
  4356. if (!phys)
  4357. continue;
  4358. if (phys->ops.is_master && phys->ops.is_master(phys))
  4359. intf_index = phys->intf_idx - INTF_0;
  4360. }
  4361. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4362. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4363. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4364. SDE_RSC_PRIMARY_DISP_CLIENT :
  4365. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4366. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4367. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4368. PTR_ERR(sde_enc->rsc_client));
  4369. sde_enc->rsc_client = NULL;
  4370. }
  4371. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4372. sde_enc->input_event_enabled) {
  4373. ret = _sde_encoder_input_handler(sde_enc);
  4374. if (ret)
  4375. SDE_ERROR(
  4376. "input handler registration failed, rc = %d\n", ret);
  4377. }
  4378. /* Keep posted start as default configuration in driver
  4379. if SBLUT is supported on target. Do not allow HAL to
  4380. override driver's default frame trigger mode.
  4381. */
  4382. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4383. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4384. mutex_init(&sde_enc->rc_lock);
  4385. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4386. sde_encoder_off_work);
  4387. sde_enc->vblank_enabled = false;
  4388. sde_enc->qdss_status = false;
  4389. kthread_init_work(&sde_enc->input_event_work,
  4390. sde_encoder_input_event_work_handler);
  4391. kthread_init_work(&sde_enc->early_wakeup_work,
  4392. sde_encoder_early_wakeup_work_handler);
  4393. kthread_init_work(&sde_enc->esd_trigger_work,
  4394. sde_encoder_esd_trigger_work_handler);
  4395. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4396. SDE_DEBUG_ENC(sde_enc, "created\n");
  4397. return drm_enc;
  4398. fail:
  4399. SDE_ERROR("failed to create encoder\n");
  4400. if (drm_enc)
  4401. sde_encoder_destroy(drm_enc);
  4402. return ERR_PTR(ret);
  4403. }
  4404. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4405. enum msm_event_wait event)
  4406. {
  4407. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4408. struct sde_encoder_virt *sde_enc = NULL;
  4409. int i, ret = 0;
  4410. char atrace_buf[32];
  4411. if (!drm_enc) {
  4412. SDE_ERROR("invalid encoder\n");
  4413. return -EINVAL;
  4414. }
  4415. sde_enc = to_sde_encoder_virt(drm_enc);
  4416. SDE_DEBUG_ENC(sde_enc, "\n");
  4417. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4418. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4419. switch (event) {
  4420. case MSM_ENC_COMMIT_DONE:
  4421. fn_wait = phys->ops.wait_for_commit_done;
  4422. break;
  4423. case MSM_ENC_TX_COMPLETE:
  4424. fn_wait = phys->ops.wait_for_tx_complete;
  4425. break;
  4426. case MSM_ENC_VBLANK:
  4427. fn_wait = phys->ops.wait_for_vblank;
  4428. break;
  4429. case MSM_ENC_ACTIVE_REGION:
  4430. fn_wait = phys->ops.wait_for_active;
  4431. break;
  4432. default:
  4433. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4434. event);
  4435. return -EINVAL;
  4436. }
  4437. if (phys && fn_wait) {
  4438. snprintf(atrace_buf, sizeof(atrace_buf),
  4439. "wait_completion_event_%d", event);
  4440. SDE_ATRACE_BEGIN(atrace_buf);
  4441. ret = fn_wait(phys);
  4442. SDE_ATRACE_END(atrace_buf);
  4443. if (ret)
  4444. return ret;
  4445. }
  4446. }
  4447. return ret;
  4448. }
  4449. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4450. u64 *l_bound, u64 *u_bound)
  4451. {
  4452. struct sde_encoder_virt *sde_enc;
  4453. u64 jitter_ns, frametime_ns;
  4454. struct msm_mode_info *info;
  4455. if (!drm_enc) {
  4456. SDE_ERROR("invalid encoder\n");
  4457. return;
  4458. }
  4459. sde_enc = to_sde_encoder_virt(drm_enc);
  4460. info = &sde_enc->mode_info;
  4461. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4462. jitter_ns = info->jitter_numer * frametime_ns;
  4463. do_div(jitter_ns, info->jitter_denom * 100);
  4464. *l_bound = frametime_ns - jitter_ns;
  4465. *u_bound = frametime_ns + jitter_ns;
  4466. }
  4467. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4468. {
  4469. struct sde_encoder_virt *sde_enc;
  4470. if (!drm_enc) {
  4471. SDE_ERROR("invalid encoder\n");
  4472. return 0;
  4473. }
  4474. sde_enc = to_sde_encoder_virt(drm_enc);
  4475. return sde_enc->mode_info.frame_rate;
  4476. }
  4477. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4478. {
  4479. struct sde_encoder_virt *sde_enc = NULL;
  4480. int i;
  4481. if (!encoder) {
  4482. SDE_ERROR("invalid encoder\n");
  4483. return INTF_MODE_NONE;
  4484. }
  4485. sde_enc = to_sde_encoder_virt(encoder);
  4486. if (sde_enc->cur_master)
  4487. return sde_enc->cur_master->intf_mode;
  4488. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4489. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4490. if (phys)
  4491. return phys->intf_mode;
  4492. }
  4493. return INTF_MODE_NONE;
  4494. }
  4495. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4496. {
  4497. struct sde_encoder_virt *sde_enc = NULL;
  4498. struct sde_encoder_phys *phys;
  4499. if (!encoder) {
  4500. SDE_ERROR("invalid encoder\n");
  4501. return 0;
  4502. }
  4503. sde_enc = to_sde_encoder_virt(encoder);
  4504. phys = sde_enc->cur_master;
  4505. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4506. }
  4507. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4508. ktime_t *tvblank)
  4509. {
  4510. struct sde_encoder_virt *sde_enc = NULL;
  4511. struct sde_encoder_phys *phys;
  4512. if (!encoder) {
  4513. SDE_ERROR("invalid encoder\n");
  4514. return false;
  4515. }
  4516. sde_enc = to_sde_encoder_virt(encoder);
  4517. phys = sde_enc->cur_master;
  4518. if (!phys)
  4519. return false;
  4520. *tvblank = phys->last_vsync_timestamp;
  4521. return *tvblank ? true : false;
  4522. }
  4523. static void _sde_encoder_cache_hw_res_cont_splash(
  4524. struct drm_encoder *encoder,
  4525. struct sde_kms *sde_kms)
  4526. {
  4527. int i, idx;
  4528. struct sde_encoder_virt *sde_enc;
  4529. struct sde_encoder_phys *phys_enc;
  4530. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4531. sde_enc = to_sde_encoder_virt(encoder);
  4532. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4533. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4534. sde_enc->hw_pp[i] = NULL;
  4535. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4536. break;
  4537. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4538. }
  4539. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4540. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4541. sde_enc->hw_dsc[i] = NULL;
  4542. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4543. break;
  4544. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4545. }
  4546. /*
  4547. * If we have multiple phys encoders with one controller, make
  4548. * sure to populate the controller pointer in both phys encoders.
  4549. */
  4550. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4551. phys_enc = sde_enc->phys_encs[idx];
  4552. phys_enc->hw_ctl = NULL;
  4553. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4554. SDE_HW_BLK_CTL);
  4555. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4556. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4557. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4558. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4559. phys_enc->intf_idx, phys_enc->hw_ctl);
  4560. }
  4561. }
  4562. }
  4563. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4564. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4565. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4566. phys->hw_intf = NULL;
  4567. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4568. break;
  4569. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4570. }
  4571. }
  4572. /**
  4573. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4574. * device bootup when cont_splash is enabled
  4575. * @drm_enc: Pointer to drm encoder structure
  4576. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4577. * @enable: boolean indicates enable or displae state of splash
  4578. * @Return: true if successful in updating the encoder structure
  4579. */
  4580. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4581. struct sde_splash_display *splash_display, bool enable)
  4582. {
  4583. struct sde_encoder_virt *sde_enc;
  4584. struct msm_drm_private *priv;
  4585. struct sde_kms *sde_kms;
  4586. struct drm_connector *conn = NULL;
  4587. struct sde_connector *sde_conn = NULL;
  4588. struct sde_connector_state *sde_conn_state = NULL;
  4589. struct drm_display_mode *drm_mode = NULL;
  4590. struct sde_encoder_phys *phys_enc;
  4591. struct drm_bridge *bridge;
  4592. int ret = 0, i;
  4593. struct msm_sub_mode sub_mode;
  4594. if (!encoder) {
  4595. SDE_ERROR("invalid drm enc\n");
  4596. return -EINVAL;
  4597. }
  4598. sde_enc = to_sde_encoder_virt(encoder);
  4599. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4600. if (!sde_kms) {
  4601. SDE_ERROR("invalid sde_kms\n");
  4602. return -EINVAL;
  4603. }
  4604. priv = encoder->dev->dev_private;
  4605. if (!priv->num_connectors) {
  4606. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4607. return -EINVAL;
  4608. }
  4609. SDE_DEBUG_ENC(sde_enc,
  4610. "num of connectors: %d\n", priv->num_connectors);
  4611. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4612. if (!enable) {
  4613. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4614. phys_enc = sde_enc->phys_encs[i];
  4615. if (phys_enc)
  4616. phys_enc->cont_splash_enabled = false;
  4617. }
  4618. return ret;
  4619. }
  4620. if (!splash_display) {
  4621. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4622. return -EINVAL;
  4623. }
  4624. for (i = 0; i < priv->num_connectors; i++) {
  4625. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4626. priv->connectors[i]->base.id);
  4627. sde_conn = to_sde_connector(priv->connectors[i]);
  4628. if (!sde_conn->encoder) {
  4629. SDE_DEBUG_ENC(sde_enc,
  4630. "encoder not attached to connector\n");
  4631. continue;
  4632. }
  4633. if (sde_conn->encoder->base.id
  4634. == encoder->base.id) {
  4635. conn = (priv->connectors[i]);
  4636. break;
  4637. }
  4638. }
  4639. if (!conn || !conn->state) {
  4640. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4641. return -EINVAL;
  4642. }
  4643. sde_conn_state = to_sde_connector_state(conn->state);
  4644. if (!sde_conn->ops.get_mode_info) {
  4645. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4646. return -EINVAL;
  4647. }
  4648. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4649. MSM_DISPLAY_DSC_MODE_DISABLED;
  4650. drm_mode = &encoder->crtc->state->adjusted_mode;
  4651. ret = sde_connector_get_mode_info(&sde_conn->base,
  4652. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4653. if (ret) {
  4654. SDE_ERROR_ENC(sde_enc,
  4655. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4656. return ret;
  4657. }
  4658. if (sde_conn->encoder) {
  4659. conn->state->best_encoder = sde_conn->encoder;
  4660. SDE_DEBUG_ENC(sde_enc,
  4661. "configured cstate->best_encoder to ID = %d\n",
  4662. conn->state->best_encoder->base.id);
  4663. } else {
  4664. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4665. conn->base.id);
  4666. }
  4667. sde_enc->crtc = encoder->crtc;
  4668. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4669. conn->state, false);
  4670. if (ret) {
  4671. SDE_ERROR_ENC(sde_enc,
  4672. "failed to reserve hw resources, %d\n", ret);
  4673. return ret;
  4674. }
  4675. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4676. sde_connector_get_topology_name(conn));
  4677. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4678. drm_mode->hdisplay, drm_mode->vdisplay);
  4679. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4680. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4681. if (bridge) {
  4682. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4683. /*
  4684. * For cont-splash use case, we update the mode
  4685. * configurations manually. This will skip the
  4686. * usually mode set call when actual frame is
  4687. * pushed from framework. The bridge needs to
  4688. * be updated with the current drm mode by
  4689. * calling the bridge mode set ops.
  4690. */
  4691. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4692. } else {
  4693. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4694. }
  4695. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4696. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4697. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4698. if (!phys) {
  4699. SDE_ERROR_ENC(sde_enc,
  4700. "phys encoders not initialized\n");
  4701. return -EINVAL;
  4702. }
  4703. /* update connector for master and slave phys encoders */
  4704. phys->connector = conn;
  4705. phys->cont_splash_enabled = true;
  4706. phys->hw_pp = sde_enc->hw_pp[i];
  4707. if (phys->ops.cont_splash_mode_set)
  4708. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4709. if (phys->ops.is_master && phys->ops.is_master(phys))
  4710. sde_enc->cur_master = phys;
  4711. }
  4712. return ret;
  4713. }
  4714. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4715. bool skip_pre_kickoff)
  4716. {
  4717. struct msm_drm_thread *event_thread = NULL;
  4718. struct msm_drm_private *priv = NULL;
  4719. struct sde_encoder_virt *sde_enc = NULL;
  4720. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4721. SDE_ERROR("invalid parameters\n");
  4722. return -EINVAL;
  4723. }
  4724. priv = enc->dev->dev_private;
  4725. sde_enc = to_sde_encoder_virt(enc);
  4726. if (!sde_enc->crtc || (sde_enc->crtc->index
  4727. >= ARRAY_SIZE(priv->event_thread))) {
  4728. SDE_DEBUG_ENC(sde_enc,
  4729. "invalid cached CRTC: %d or crtc index: %d\n",
  4730. sde_enc->crtc == NULL,
  4731. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4732. return -EINVAL;
  4733. }
  4734. SDE_EVT32_VERBOSE(DRMID(enc));
  4735. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4736. if (!skip_pre_kickoff) {
  4737. sde_enc->delay_kickoff = true;
  4738. kthread_queue_work(&event_thread->worker,
  4739. &sde_enc->esd_trigger_work);
  4740. kthread_flush_work(&sde_enc->esd_trigger_work);
  4741. }
  4742. /*
  4743. * panel may stop generating te signal (vsync) during esd failure. rsc
  4744. * hardware may hang without vsync. Avoid rsc hang by generating the
  4745. * vsync from watchdog timer instead of panel.
  4746. */
  4747. sde_encoder_helper_switch_vsync(enc, true);
  4748. if (!skip_pre_kickoff) {
  4749. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4750. sde_enc->delay_kickoff = false;
  4751. }
  4752. return 0;
  4753. }
  4754. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4755. {
  4756. struct sde_encoder_virt *sde_enc;
  4757. if (!encoder) {
  4758. SDE_ERROR("invalid drm enc\n");
  4759. return false;
  4760. }
  4761. sde_enc = to_sde_encoder_virt(encoder);
  4762. return sde_enc->recovery_events_enabled;
  4763. }
  4764. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4765. {
  4766. struct sde_encoder_virt *sde_enc;
  4767. if (!encoder) {
  4768. SDE_ERROR("invalid drm enc\n");
  4769. return;
  4770. }
  4771. sde_enc = to_sde_encoder_virt(encoder);
  4772. sde_enc->recovery_events_enabled = true;
  4773. }
  4774. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4775. {
  4776. struct sde_kms *sde_kms;
  4777. struct drm_connector *conn;
  4778. struct sde_connector_state *conn_state;
  4779. if (!drm_enc)
  4780. return false;
  4781. sde_kms = sde_encoder_get_kms(drm_enc);
  4782. if (!sde_kms)
  4783. return false;
  4784. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4785. if (!conn || !conn->state)
  4786. return false;
  4787. conn_state = to_sde_connector_state(conn->state);
  4788. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4789. }
  4790. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4791. {
  4792. struct sde_encoder_virt *sde_enc;
  4793. struct sde_encoder_phys *phys_enc;
  4794. u32 i;
  4795. sde_enc = to_sde_encoder_virt(drm_enc);
  4796. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4797. {
  4798. phys_enc = sde_enc->phys_encs[i];
  4799. if(phys_enc && phys_enc->ops.add_to_minidump)
  4800. phys_enc->ops.add_to_minidump(phys_enc);
  4801. phys_enc = sde_enc->phys_cmd_encs[i];
  4802. if(phys_enc && phys_enc->ops.add_to_minidump)
  4803. phys_enc->ops.add_to_minidump(phys_enc);
  4804. phys_enc = sde_enc->phys_vid_encs[i];
  4805. if(phys_enc && phys_enc->ops.add_to_minidump)
  4806. phys_enc->ops.add_to_minidump(phys_enc);
  4807. }
  4808. }