dp_pll_5nm.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. /*
  6. * Display Port PLL driver block diagram for branch clocks
  7. *
  8. * +------------------------+ +------------------------+
  9. * | dp_phy_pll_link_clk | | dp_phy_pll_vco_div_clk |
  10. * +------------------------+ +------------------------+
  11. * | |
  12. * | |
  13. * V V
  14. * dp_link_clk dp_pixel_clk
  15. *
  16. *
  17. */
  18. #include <dt-bindings/clock/mdss-5nm-pll-clk.h>
  19. #include <linux/clk.h>
  20. #include <linux/delay.h>
  21. #include <linux/err.h>
  22. #include <linux/iopoll.h>
  23. #include <linux/kernel.h>
  24. #include <linux/regmap.h>
  25. #include "clk-regmap-mux.h"
  26. #include "dp_hpd.h"
  27. #include "dp_debug.h"
  28. #include "dp_pll.h"
  29. #define DP_PHY_CFG 0x0010
  30. #define DP_PHY_CFG_1 0x0014
  31. #define DP_PHY_PD_CTL 0x0018
  32. #define DP_PHY_MODE 0x001C
  33. #define DP_PHY_AUX_CFG1 0x0024
  34. #define DP_PHY_AUX_CFG2 0x0028
  35. #define DP_PHY_VCO_DIV 0x0070
  36. #define DP_PHY_TX0_TX1_LANE_CTL 0x0078
  37. #define DP_PHY_TX2_TX3_LANE_CTL 0x009C
  38. #define DP_PHY_SPARE0 0x00C8
  39. #define DP_PHY_STATUS 0x00DC
  40. /* Tx registers */
  41. #define TXn_CLKBUF_ENABLE 0x0008
  42. #define TXn_TX_EMP_POST1_LVL 0x000C
  43. #define TXn_TX_DRV_LVL 0x0014
  44. #define TXn_RESET_TSYNC_EN 0x001C
  45. #define TXn_PRE_STALL_LDO_BOOST_EN 0x0020
  46. #define TXn_TX_BAND 0x0024
  47. #define TXn_INTERFACE_SELECT 0x002C
  48. #define TXn_RES_CODE_LANE_OFFSET_TX 0x003C
  49. #define TXn_RES_CODE_LANE_OFFSET_RX 0x0040
  50. #define TXn_TRANSCEIVER_BIAS_EN 0x0054
  51. #define TXn_HIGHZ_DRVR_EN 0x0058
  52. #define TXn_TX_POL_INV 0x005C
  53. #define TXn_PARRATE_REC_DETECT_IDLE_EN 0x0060
  54. /* PLL register offset */
  55. #define QSERDES_COM_BG_TIMER 0x000C
  56. #define QSERDES_COM_SSC_EN_CENTER 0x0010
  57. #define QSERDES_COM_SSC_ADJ_PER1 0x0014
  58. #define QSERDES_COM_SSC_PER1 0x001C
  59. #define QSERDES_COM_SSC_PER2 0x0020
  60. #define QSERDES_COM_SSC_STEP_SIZE1_MODE0 0x0024
  61. #define QSERDES_COM_SSC_STEP_SIZE2_MODE0 0X0028
  62. #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN 0x0044
  63. #define QSERDES_COM_CLK_ENABLE1 0x0048
  64. #define QSERDES_COM_SYS_CLK_CTRL 0x004C
  65. #define QSERDES_COM_SYSCLK_BUF_ENABLE 0x0050
  66. #define QSERDES_COM_PLL_IVCO 0x0058
  67. #define QSERDES_COM_CP_CTRL_MODE0 0x0074
  68. #define QSERDES_COM_PLL_RCTRL_MODE0 0x007C
  69. #define QSERDES_COM_PLL_CCTRL_MODE0 0x0084
  70. #define QSERDES_COM_SYSCLK_EN_SEL 0x0094
  71. #define QSERDES_COM_RESETSM_CNTRL 0x009C
  72. #define QSERDES_COM_LOCK_CMP_EN 0x00A4
  73. #define QSERDES_COM_LOCK_CMP1_MODE0 0x00AC
  74. #define QSERDES_COM_LOCK_CMP2_MODE0 0x00B0
  75. #define QSERDES_COM_DEC_START_MODE0 0x00BC
  76. #define QSERDES_COM_DIV_FRAC_START1_MODE0 0x00CC
  77. #define QSERDES_COM_DIV_FRAC_START2_MODE0 0x00D0
  78. #define QSERDES_COM_DIV_FRAC_START3_MODE0 0x00D4
  79. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE0 0x00EC
  80. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE0 0x00F0
  81. #define QSERDES_COM_VCO_TUNE_CTRL 0x0108
  82. #define QSERDES_COM_VCO_TUNE_MAP 0x010C
  83. #define QSERDES_COM_CMN_STATUS 0x0140
  84. #define QSERDES_COM_CLK_SEL 0x0154
  85. #define QSERDES_COM_HSCLK_SEL 0x0158
  86. #define QSERDES_COM_CORECLK_DIV_MODE0 0x0168
  87. #define QSERDES_COM_CORE_CLK_EN 0x0174
  88. #define QSERDES_COM_C_READY_STATUS 0x0178
  89. #define QSERDES_COM_CMN_CONFIG 0x017C
  90. #define QSERDES_COM_SVS_MODE_CLK_SEL 0x0184
  91. /* Tx tran offsets */
  92. #define DP_TRAN_DRVR_EMP_EN 0x00C0
  93. #define DP_TX_INTERFACE_MODE 0x00C4
  94. /* Tx VMODE offsets */
  95. #define DP_VMODE_CTRL1 0x00C8
  96. #define DP_PHY_PLL_POLL_SLEEP_US 500
  97. #define DP_PHY_PLL_POLL_TIMEOUT_US 10000
  98. #define DP_VCO_RATE_8100MHZDIV1000 8100000UL
  99. #define DP_VCO_RATE_9720MHZDIV1000 9720000UL
  100. #define DP_VCO_RATE_10800MHZDIV1000 10800000UL
  101. #define DP_PLL_NUM_CLKS 2
  102. #define DP_5NM_C_READY BIT(0)
  103. #define DP_5NM_FREQ_DONE BIT(0)
  104. #define DP_5NM_PLL_LOCKED BIT(1)
  105. #define DP_5NM_PHY_READY BIT(1)
  106. #define DP_5NM_TSYNC_DONE BIT(0)
  107. static int dp_vco_clk_set_div(struct dp_pll *pll, unsigned int div)
  108. {
  109. u32 val = 0;
  110. if (!pll) {
  111. DP_ERR("invalid input parameters\n");
  112. return -EINVAL;
  113. }
  114. if (is_gdsc_disabled(pll))
  115. return -EINVAL;
  116. val = dp_pll_read(dp_phy, DP_PHY_VCO_DIV);
  117. val &= ~0x03;
  118. switch (div) {
  119. case 2:
  120. val |= 1;
  121. break;
  122. case 4:
  123. val |= 2;
  124. break;
  125. case 6:
  126. /* When div = 6, val is 0, so do nothing here */
  127. ;
  128. break;
  129. case 8:
  130. val |= 3;
  131. break;
  132. default:
  133. DP_DEBUG("unsupported div value %d\n", div);
  134. return -EINVAL;
  135. }
  136. dp_pll_write(dp_phy, DP_PHY_VCO_DIV, val);
  137. /* Make sure the PHY registers writes are done */
  138. wmb();
  139. DP_DEBUG("val=%d div=%x\n", val, div);
  140. return 0;
  141. }
  142. static int set_vco_div(struct dp_pll *pll, unsigned long rate)
  143. {
  144. int div;
  145. int rc = 0;
  146. if (rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000)
  147. div = 6;
  148. else if (rate == DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  149. div = 4;
  150. else
  151. div = 2;
  152. rc = dp_vco_clk_set_div(pll, div);
  153. if (rc < 0) {
  154. DP_DEBUG("set vco div failed\n");
  155. return rc;
  156. }
  157. return 0;
  158. }
  159. static int dp_vco_pll_init_db_5nm(struct dp_pll_db *pdb,
  160. unsigned long rate)
  161. {
  162. struct dp_pll *pll = pdb->pll;
  163. u32 spare_value = 0;
  164. spare_value = dp_pll_read(dp_phy, DP_PHY_SPARE0);
  165. pdb->lane_cnt = spare_value & 0x0F;
  166. pdb->orientation = (spare_value & 0xF0) >> 4;
  167. DP_DEBUG("spare_value=0x%x, ln_cnt=0x%x, orientation=0x%x\n",
  168. spare_value, pdb->lane_cnt, pdb->orientation);
  169. pdb->div_frac_start1_mode0 = 0x00;
  170. pdb->integloop_gain0_mode0 = 0x3f;
  171. pdb->integloop_gain1_mode0 = 0x00;
  172. switch (rate) {
  173. case DP_VCO_HSCLK_RATE_1620MHZDIV1000:
  174. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_9720MHZDIV1000);
  175. pdb->hsclk_sel = 0x05;
  176. pdb->dec_start_mode0 = 0x69;
  177. pdb->div_frac_start2_mode0 = 0x80;
  178. pdb->div_frac_start3_mode0 = 0x07;
  179. pdb->lock_cmp1_mode0 = 0x6f;
  180. pdb->lock_cmp2_mode0 = 0x08;
  181. pdb->phy_vco_div = 0x1;
  182. pdb->lock_cmp_en = 0x04;
  183. pdb->ssc_step_size1_mode0 = 0x45;
  184. pdb->ssc_step_size2_mode0 = 0x06;
  185. break;
  186. case DP_VCO_HSCLK_RATE_2700MHZDIV1000:
  187. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  188. pdb->hsclk_sel = 0x03;
  189. pdb->dec_start_mode0 = 0x69;
  190. pdb->div_frac_start2_mode0 = 0x80;
  191. pdb->div_frac_start3_mode0 = 0x07;
  192. pdb->lock_cmp1_mode0 = 0x0f;
  193. pdb->lock_cmp2_mode0 = 0x0e;
  194. pdb->phy_vco_div = 0x1;
  195. pdb->lock_cmp_en = 0x08;
  196. pdb->ssc_step_size1_mode0 = 0x45;
  197. pdb->ssc_step_size2_mode0 = 0x06;
  198. break;
  199. case DP_VCO_HSCLK_RATE_5400MHZDIV1000:
  200. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  201. pdb->hsclk_sel = 0x01;
  202. pdb->dec_start_mode0 = 0x8c;
  203. pdb->div_frac_start2_mode0 = 0x00;
  204. pdb->div_frac_start3_mode0 = 0x0a;
  205. pdb->lock_cmp1_mode0 = 0x1f;
  206. pdb->lock_cmp2_mode0 = 0x1c;
  207. pdb->phy_vco_div = 0x2;
  208. pdb->lock_cmp_en = 0x08;
  209. pdb->ssc_step_size1_mode0 = 0x5c;
  210. pdb->ssc_step_size2_mode0 = 0x08;
  211. break;
  212. case DP_VCO_HSCLK_RATE_8100MHZDIV1000:
  213. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_8100MHZDIV1000);
  214. pdb->hsclk_sel = 0x00;
  215. pdb->dec_start_mode0 = 0x69;
  216. pdb->div_frac_start2_mode0 = 0x80;
  217. pdb->div_frac_start3_mode0 = 0x07;
  218. pdb->lock_cmp1_mode0 = 0x2f;
  219. pdb->lock_cmp2_mode0 = 0x2a;
  220. pdb->phy_vco_div = 0x0;
  221. pdb->lock_cmp_en = 0x08;
  222. pdb->ssc_step_size1_mode0 = 0x45;
  223. pdb->ssc_step_size2_mode0 = 0x06;
  224. break;
  225. default:
  226. DP_ERR("unsupported rate %ld\n", rate);
  227. return -EINVAL;
  228. }
  229. return 0;
  230. }
  231. static int dp_config_vco_rate_5nm(struct dp_pll *pll,
  232. unsigned long rate)
  233. {
  234. int rc = 0;
  235. struct dp_pll_db *pdb = (struct dp_pll_db *)pll->priv;
  236. rc = dp_vco_pll_init_db_5nm(pdb, rate);
  237. if (rc < 0) {
  238. DP_ERR("VCO Init DB failed\n");
  239. return rc;
  240. }
  241. dp_pll_write(dp_phy, DP_PHY_CFG_1, 0x0F);
  242. if (pdb->lane_cnt != 4) {
  243. if (pdb->orientation == ORIENTATION_CC2)
  244. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x6d);
  245. else
  246. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x75);
  247. } else {
  248. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x7d);
  249. }
  250. /* Make sure the PHY register writes are done */
  251. wmb();
  252. dp_pll_write(dp_pll, QSERDES_COM_SVS_MODE_CLK_SEL, 0x05);
  253. dp_pll_write(dp_pll, QSERDES_COM_SYSCLK_EN_SEL, 0x3b);
  254. dp_pll_write(dp_pll, QSERDES_COM_SYS_CLK_CTRL, 0x02);
  255. dp_pll_write(dp_pll, QSERDES_COM_CLK_ENABLE1, 0x0c);
  256. dp_pll_write(dp_pll, QSERDES_COM_SYSCLK_BUF_ENABLE, 0x06);
  257. dp_pll_write(dp_pll, QSERDES_COM_CLK_SEL, 0x30);
  258. /* Make sure the PHY register writes are done */
  259. wmb();
  260. /* PLL Optimization */
  261. dp_pll_write(dp_pll, QSERDES_COM_PLL_IVCO, 0x0f);
  262. dp_pll_write(dp_pll, QSERDES_COM_PLL_CCTRL_MODE0, 0x36);
  263. dp_pll_write(dp_pll, QSERDES_COM_PLL_RCTRL_MODE0, 0x16);
  264. dp_pll_write(dp_pll, QSERDES_COM_CP_CTRL_MODE0, 0x06);
  265. /* Make sure the PLL register writes are done */
  266. wmb();
  267. /* link rate dependent params */
  268. dp_pll_write(dp_pll, QSERDES_COM_HSCLK_SEL, pdb->hsclk_sel);
  269. dp_pll_write(dp_pll, QSERDES_COM_DEC_START_MODE0, pdb->dec_start_mode0);
  270. dp_pll_write(dp_pll,
  271. QSERDES_COM_DIV_FRAC_START1_MODE0, pdb->div_frac_start1_mode0);
  272. dp_pll_write(dp_pll,
  273. QSERDES_COM_DIV_FRAC_START2_MODE0, pdb->div_frac_start2_mode0);
  274. dp_pll_write(dp_pll,
  275. QSERDES_COM_DIV_FRAC_START3_MODE0, pdb->div_frac_start3_mode0);
  276. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP1_MODE0, pdb->lock_cmp1_mode0);
  277. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP2_MODE0, pdb->lock_cmp2_mode0);
  278. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP_EN, pdb->lock_cmp_en);
  279. dp_pll_write(dp_phy, DP_PHY_VCO_DIV, pdb->phy_vco_div);
  280. /* Make sure the PLL register writes are done */
  281. wmb();
  282. dp_pll_write(dp_pll, QSERDES_COM_CMN_CONFIG, 0x02);
  283. dp_pll_write(dp_pll, QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x3f);
  284. dp_pll_write(dp_pll, QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x00);
  285. dp_pll_write(dp_pll, QSERDES_COM_VCO_TUNE_MAP, 0x00);
  286. /* Make sure the PHY register writes are done */
  287. wmb();
  288. dp_pll_write(dp_pll, QSERDES_COM_BG_TIMER, 0x0a);
  289. dp_pll_write(dp_pll, QSERDES_COM_CORECLK_DIV_MODE0, 0x0a);
  290. dp_pll_write(dp_pll, QSERDES_COM_VCO_TUNE_CTRL, 0x00);
  291. if (pll->bonding_en)
  292. dp_pll_write(dp_pll, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x1f);
  293. else
  294. dp_pll_write(dp_pll, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x17);
  295. dp_pll_write(dp_pll, QSERDES_COM_CORE_CLK_EN, 0x1f);
  296. /* Make sure the PHY register writes are done */
  297. wmb();
  298. if (pll->ssc_en) {
  299. dp_pll_write(dp_pll, QSERDES_COM_SSC_EN_CENTER, 0x01);
  300. dp_pll_write(dp_pll, QSERDES_COM_SSC_ADJ_PER1, 0x00);
  301. dp_pll_write(dp_pll, QSERDES_COM_SSC_PER1, 0x36);
  302. dp_pll_write(dp_pll, QSERDES_COM_SSC_PER2, 0x01);
  303. dp_pll_write(dp_pll, QSERDES_COM_SSC_STEP_SIZE1_MODE0,
  304. pdb->ssc_step_size1_mode0);
  305. dp_pll_write(dp_pll, QSERDES_COM_SSC_STEP_SIZE2_MODE0,
  306. pdb->ssc_step_size2_mode0);
  307. }
  308. if (pdb->orientation == ORIENTATION_CC2)
  309. dp_pll_write(dp_phy, DP_PHY_MODE, 0x4c);
  310. else
  311. dp_pll_write(dp_phy, DP_PHY_MODE, 0x5c);
  312. dp_pll_write(dp_phy, DP_PHY_AUX_CFG1, 0x13);
  313. dp_pll_write(dp_phy, DP_PHY_AUX_CFG2, 0xA4);
  314. /* Make sure the PLL register writes are done */
  315. wmb();
  316. /* TX-0 register configuration */
  317. dp_pll_write(dp_phy, DP_PHY_TX0_TX1_LANE_CTL, 0x05);
  318. dp_pll_write(dp_ln_tx0, DP_VMODE_CTRL1, 0x40);
  319. dp_pll_write(dp_ln_tx0, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  320. dp_pll_write(dp_ln_tx0, TXn_INTERFACE_SELECT, 0x3b);
  321. dp_pll_write(dp_ln_tx0, TXn_CLKBUF_ENABLE, 0x0f);
  322. dp_pll_write(dp_ln_tx0, TXn_RESET_TSYNC_EN, 0x03);
  323. dp_pll_write(dp_ln_tx0, DP_TRAN_DRVR_EMP_EN, 0xf);
  324. dp_pll_write(dp_ln_tx0, TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  325. dp_pll_write(dp_ln_tx0, DP_TX_INTERFACE_MODE, 0x00);
  326. dp_pll_write(dp_ln_tx0, TXn_RES_CODE_LANE_OFFSET_TX, 0x0A);
  327. dp_pll_write(dp_ln_tx0, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  328. dp_pll_write(dp_ln_tx0, TXn_TX_BAND, 0x04);
  329. /* Make sure the PLL register writes are done */
  330. wmb();
  331. /* TX-1 register configuration */
  332. dp_pll_write(dp_phy, DP_PHY_TX2_TX3_LANE_CTL, 0x05);
  333. dp_pll_write(dp_ln_tx1, DP_VMODE_CTRL1, 0x40);
  334. dp_pll_write(dp_ln_tx1, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  335. dp_pll_write(dp_ln_tx1, TXn_INTERFACE_SELECT, 0x3b);
  336. dp_pll_write(dp_ln_tx1, TXn_CLKBUF_ENABLE, 0x0f);
  337. dp_pll_write(dp_ln_tx1, TXn_RESET_TSYNC_EN, 0x03);
  338. dp_pll_write(dp_ln_tx1, DP_TRAN_DRVR_EMP_EN, 0xf);
  339. dp_pll_write(dp_ln_tx1, TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  340. dp_pll_write(dp_ln_tx1, DP_TX_INTERFACE_MODE, 0x00);
  341. dp_pll_write(dp_ln_tx1, TXn_RES_CODE_LANE_OFFSET_TX, 0x0A);
  342. dp_pll_write(dp_ln_tx1, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  343. dp_pll_write(dp_ln_tx1, TXn_TX_BAND, 0x04);
  344. /* Make sure the PHY register writes are done */
  345. wmb();
  346. return set_vco_div(pll, rate);
  347. }
  348. enum dp_5nm_pll_status {
  349. C_READY,
  350. FREQ_DONE,
  351. PLL_LOCKED,
  352. PHY_READY,
  353. TSYNC_DONE,
  354. };
  355. char *dp_5nm_pll_get_status_name(enum dp_5nm_pll_status status)
  356. {
  357. switch (status) {
  358. case C_READY:
  359. return "C_READY";
  360. case FREQ_DONE:
  361. return "FREQ_DONE";
  362. case PLL_LOCKED:
  363. return "PLL_LOCKED";
  364. case PHY_READY:
  365. return "PHY_READY";
  366. case TSYNC_DONE:
  367. return "TSYNC_DONE";
  368. default:
  369. return "unknown";
  370. }
  371. }
  372. static bool dp_5nm_pll_get_status(struct dp_pll *pll,
  373. enum dp_5nm_pll_status status)
  374. {
  375. u32 reg, state, bit;
  376. void __iomem *base;
  377. bool success = true;
  378. switch (status) {
  379. case C_READY:
  380. base = dp_pll_get_base(dp_pll);
  381. reg = QSERDES_COM_C_READY_STATUS;
  382. bit = DP_5NM_C_READY;
  383. break;
  384. case FREQ_DONE:
  385. base = dp_pll_get_base(dp_pll);
  386. reg = QSERDES_COM_CMN_STATUS;
  387. bit = DP_5NM_FREQ_DONE;
  388. break;
  389. case PLL_LOCKED:
  390. base = dp_pll_get_base(dp_pll);
  391. reg = QSERDES_COM_CMN_STATUS;
  392. bit = DP_5NM_PLL_LOCKED;
  393. break;
  394. case PHY_READY:
  395. base = dp_pll_get_base(dp_phy);
  396. reg = DP_PHY_STATUS;
  397. bit = DP_5NM_PHY_READY;
  398. break;
  399. case TSYNC_DONE:
  400. base = dp_pll_get_base(dp_phy);
  401. reg = DP_PHY_STATUS;
  402. bit = DP_5NM_TSYNC_DONE;
  403. break;
  404. default:
  405. return false;
  406. }
  407. if (readl_poll_timeout_atomic((base + reg), state,
  408. ((state & bit) > 0),
  409. DP_PHY_PLL_POLL_SLEEP_US,
  410. DP_PHY_PLL_POLL_TIMEOUT_US)) {
  411. DP_ERR("%s failed, status=%x\n",
  412. dp_5nm_pll_get_status_name(status), state);
  413. success = false;
  414. }
  415. return success;
  416. }
  417. static int dp_pll_enable_5nm(struct dp_pll *pll)
  418. {
  419. int rc = 0;
  420. pll->aux->state &= ~DP_STATE_PLL_LOCKED;
  421. dp_pll_write(dp_phy, DP_PHY_CFG, 0x01);
  422. dp_pll_write(dp_phy, DP_PHY_CFG, 0x05);
  423. dp_pll_write(dp_phy, DP_PHY_CFG, 0x01);
  424. dp_pll_write(dp_phy, DP_PHY_CFG, 0x09);
  425. dp_pll_write(dp_pll, QSERDES_COM_RESETSM_CNTRL, 0x20);
  426. wmb(); /* Make sure the PLL register writes are done */
  427. if (!dp_5nm_pll_get_status(pll, C_READY)) {
  428. rc = -EINVAL;
  429. goto lock_err;
  430. }
  431. if (!dp_5nm_pll_get_status(pll, FREQ_DONE)) {
  432. rc = -EINVAL;
  433. goto lock_err;
  434. }
  435. if (!dp_5nm_pll_get_status(pll, PLL_LOCKED)) {
  436. rc = -EINVAL;
  437. goto lock_err;
  438. }
  439. dp_pll_write(dp_phy, DP_PHY_CFG, 0x19);
  440. /* Make sure the PHY register writes are done */
  441. wmb();
  442. if (!dp_5nm_pll_get_status(pll, TSYNC_DONE)) {
  443. rc = -EINVAL;
  444. goto lock_err;
  445. }
  446. if (!dp_5nm_pll_get_status(pll, PHY_READY)) {
  447. rc = -EINVAL;
  448. goto lock_err;
  449. }
  450. pll->aux->state |= DP_STATE_PLL_LOCKED;
  451. DP_DEBUG("PLL is locked\n");
  452. lock_err:
  453. return rc;
  454. }
  455. static void dp_pll_disable_5nm(struct dp_pll *pll)
  456. {
  457. /* Assert DP PHY power down */
  458. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x2);
  459. /*
  460. * Make sure all the register writes to disable PLL are
  461. * completed before doing any other operation
  462. */
  463. wmb();
  464. }
  465. static int dp_vco_set_rate_5nm(struct dp_pll *pll, unsigned long rate)
  466. {
  467. int rc = 0;
  468. if (!pll) {
  469. DP_ERR("invalid input parameters\n");
  470. return -EINVAL;
  471. }
  472. DP_DEBUG("DP lane CLK rate=%ld\n", rate);
  473. rc = dp_config_vco_rate_5nm(pll, rate);
  474. if (rc < 0) {
  475. DP_ERR("Failed to set clk rate\n");
  476. return rc;
  477. }
  478. return rc;
  479. }
  480. static int dp_regulator_enable_5nm(struct dp_parser *parser,
  481. enum dp_pm_type pm_type, bool enable)
  482. {
  483. int rc = 0;
  484. struct dss_module_power mp;
  485. if (pm_type < DP_CORE_PM || pm_type >= DP_MAX_PM) {
  486. DP_ERR("invalid resource: %d %s\n", pm_type,
  487. dp_parser_pm_name(pm_type));
  488. return -EINVAL;
  489. }
  490. mp = parser->mp[pm_type];
  491. rc = msm_dss_enable_vreg(mp.vreg_config, mp.num_vreg, enable);
  492. if (rc) {
  493. DP_ERR("failed to '%s' vregs for %s\n",
  494. enable ? "enable" : "disable",
  495. dp_parser_pm_name(pm_type));
  496. return rc;
  497. }
  498. DP_DEBUG("success: '%s' vregs for %s\n", enable ? "enable" : "disable",
  499. dp_parser_pm_name(pm_type));
  500. return rc;
  501. }
  502. static int dp_pll_configure(struct dp_pll *pll, unsigned long rate)
  503. {
  504. int rc = 0;
  505. if (!pll || !rate) {
  506. DP_ERR("invalid input parameters rate = %lu\n", rate);
  507. return -EINVAL;
  508. }
  509. rate = rate * 10;
  510. if (rate <= DP_VCO_HSCLK_RATE_1620MHZDIV1000)
  511. rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  512. else if (rate <= DP_VCO_HSCLK_RATE_2700MHZDIV1000)
  513. rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  514. else if (rate <= DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  515. rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  516. else
  517. rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  518. rc = dp_vco_set_rate_5nm(pll, rate);
  519. if (rc < 0) {
  520. DP_ERR("pll rate %s set failed\n", rate);
  521. return rc;
  522. }
  523. pll->vco_rate = rate;
  524. DP_DEBUG("pll rate %lu set success\n", rate);
  525. return rc;
  526. }
  527. static int dp_pll_prepare(struct dp_pll *pll)
  528. {
  529. int rc = 0;
  530. if (!pll) {
  531. DP_ERR("invalid input parameters\n");
  532. return -EINVAL;
  533. }
  534. /*
  535. * Enable DP_PM_PLL regulator if the PLL revision is 5nm-V1 and the
  536. * link rate is 8.1Gbps. This will result in voting to place Mx rail in
  537. * turbo as required for V1 hardware PLL functionality.
  538. */
  539. if (pll->revision == DP_PLL_5NM_V1 &&
  540. pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000) {
  541. rc = dp_regulator_enable_5nm(pll->parser, DP_PLL_PM, true);
  542. if (rc < 0) {
  543. DP_ERR("enable pll power failed\n");
  544. return rc;
  545. }
  546. }
  547. rc = dp_pll_enable_5nm(pll);
  548. if (rc < 0)
  549. DP_ERR("ndx=%d failed to enable dp pll\n", pll->index);
  550. return rc;
  551. }
  552. static int dp_pll_unprepare(struct dp_pll *pll)
  553. {
  554. int rc = 0;
  555. if (!pll) {
  556. DP_ERR("invalid input parameter\n");
  557. return -EINVAL;
  558. }
  559. if (pll->revision == DP_PLL_5NM_V1 &&
  560. pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000) {
  561. rc = dp_regulator_enable_5nm(pll->parser, DP_PLL_PM, false);
  562. if (rc < 0) {
  563. DP_ERR("disable pll power failed\n");
  564. return rc;
  565. }
  566. }
  567. dp_pll_disable_5nm(pll);
  568. return rc;
  569. }
  570. unsigned long dp_vco_recalc_rate_5nm(struct dp_pll *pll)
  571. {
  572. u32 hsclk_sel, link_clk_divsel, hsclk_div, link_clk_div = 0;
  573. unsigned long vco_rate = 0;
  574. if (!pll) {
  575. DP_ERR("invalid input parameters\n");
  576. return -EINVAL;
  577. }
  578. if (is_gdsc_disabled(pll))
  579. return 0;
  580. hsclk_sel = dp_pll_read(dp_pll, QSERDES_COM_HSCLK_SEL);
  581. hsclk_sel &= 0x0f;
  582. switch (hsclk_sel) {
  583. case 5:
  584. hsclk_div = 5;
  585. break;
  586. case 3:
  587. hsclk_div = 3;
  588. break;
  589. case 1:
  590. hsclk_div = 2;
  591. break;
  592. case 0:
  593. hsclk_div = 1;
  594. break;
  595. default:
  596. DP_DEBUG("unknown divider. forcing to default\n");
  597. hsclk_div = 5;
  598. break;
  599. }
  600. link_clk_divsel = dp_pll_read(dp_phy, DP_PHY_AUX_CFG2);
  601. link_clk_divsel >>= 2;
  602. link_clk_divsel &= 0x3;
  603. if (link_clk_divsel == 0)
  604. link_clk_div = 5;
  605. else if (link_clk_divsel == 1)
  606. link_clk_div = 10;
  607. else if (link_clk_divsel == 2)
  608. link_clk_div = 20;
  609. else
  610. DP_ERR("unsupported div. Phy_mode: %d\n", link_clk_divsel);
  611. if (link_clk_div == 20) {
  612. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  613. } else {
  614. if (hsclk_div == 5)
  615. vco_rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  616. else if (hsclk_div == 3)
  617. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  618. else if (hsclk_div == 2)
  619. vco_rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  620. else
  621. vco_rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  622. }
  623. DP_DEBUG("hsclk: sel=0x%x, div=0x%x; lclk: sel=%u, div=%u, rate=%lu\n",
  624. hsclk_sel, hsclk_div, link_clk_divsel, link_clk_div, vco_rate);
  625. return vco_rate;
  626. }
  627. static unsigned long dp_pll_link_clk_recalc_rate(struct clk_hw *hw,
  628. unsigned long parent_rate)
  629. {
  630. struct dp_pll *pll = NULL;
  631. struct dp_pll_vco_clk *pll_link = NULL;
  632. unsigned long rate = 0;
  633. if (!hw) {
  634. DP_ERR("invalid input parameters\n");
  635. return -EINVAL;
  636. }
  637. pll_link = to_dp_vco_hw(hw);
  638. pll = pll_link->priv;
  639. rate = pll->vco_rate;
  640. rate = pll->vco_rate / 10;
  641. return rate;
  642. }
  643. static long dp_pll_link_clk_round(struct clk_hw *hw, unsigned long rate,
  644. unsigned long *parent_rate)
  645. {
  646. struct dp_pll *pll = NULL;
  647. struct dp_pll_vco_clk *pll_link = NULL;
  648. if (!hw) {
  649. DP_ERR("invalid input parameters\n");
  650. return -EINVAL;
  651. }
  652. pll_link = to_dp_vco_hw(hw);
  653. pll = pll_link->priv;
  654. rate = pll->vco_rate / 10;
  655. return rate;
  656. }
  657. static unsigned long dp_pll_vco_div_clk_get_rate(struct dp_pll *pll)
  658. {
  659. if (pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000)
  660. return (pll->vco_rate / 6);
  661. else if (pll->vco_rate == DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  662. return (pll->vco_rate / 4);
  663. else
  664. return (pll->vco_rate / 2);
  665. }
  666. static unsigned long dp_pll_vco_div_clk_recalc_rate(struct clk_hw *hw,
  667. unsigned long parent_rate)
  668. {
  669. struct dp_pll *pll = NULL;
  670. struct dp_pll_vco_clk *pll_link = NULL;
  671. if (!hw) {
  672. DP_ERR("invalid input parameters\n");
  673. return -EINVAL;
  674. }
  675. pll_link = to_dp_vco_hw(hw);
  676. pll = pll_link->priv;
  677. return dp_pll_vco_div_clk_get_rate(pll);
  678. }
  679. static long dp_pll_vco_div_clk_round(struct clk_hw *hw, unsigned long rate,
  680. unsigned long *parent_rate)
  681. {
  682. return dp_pll_vco_div_clk_recalc_rate(hw, *parent_rate);
  683. }
  684. static const struct clk_ops pll_link_clk_ops = {
  685. .recalc_rate = dp_pll_link_clk_recalc_rate,
  686. .round_rate = dp_pll_link_clk_round,
  687. };
  688. static const struct clk_ops pll_vco_div_clk_ops = {
  689. .recalc_rate = dp_pll_vco_div_clk_recalc_rate,
  690. .round_rate = dp_pll_vco_div_clk_round,
  691. };
  692. static struct dp_pll_vco_clk dp0_phy_pll_clks[DP_PLL_NUM_CLKS] = {
  693. {
  694. .hw.init = &(struct clk_init_data) {
  695. .name = "dp0_phy_pll_link_clk",
  696. .ops = &pll_link_clk_ops,
  697. },
  698. },
  699. {
  700. .hw.init = &(struct clk_init_data) {
  701. .name = "dp0_phy_pll_vco_div_clk",
  702. .ops = &pll_vco_div_clk_ops,
  703. },
  704. },
  705. };
  706. static struct dp_pll_vco_clk dp_phy_pll_clks[DP_PLL_NUM_CLKS] = {
  707. {
  708. .hw.init = &(struct clk_init_data) {
  709. .name = "dp_phy_pll_link_clk",
  710. .ops = &pll_link_clk_ops,
  711. },
  712. },
  713. {
  714. .hw.init = &(struct clk_init_data) {
  715. .name = "dp_phy_pll_vco_div_clk",
  716. .ops = &pll_vco_div_clk_ops,
  717. },
  718. },
  719. };
  720. static struct dp_pll_db dp_pdb;
  721. int dp_pll_clock_register_5nm(struct dp_pll *pll)
  722. {
  723. int rc = 0;
  724. struct platform_device *pdev;
  725. struct dp_pll_vco_clk *pll_clks;
  726. if (!pll) {
  727. DP_ERR("pll data not initialized\n");
  728. return -EINVAL;
  729. }
  730. pdev = pll->pdev;
  731. pll->clk_data = kzalloc(sizeof(*pll->clk_data), GFP_KERNEL);
  732. if (!pll->clk_data)
  733. return -ENOMEM;
  734. pll->clk_data->clks = kcalloc(DP_PLL_NUM_CLKS, sizeof(struct clk *),
  735. GFP_KERNEL);
  736. if (!pll->clk_data->clks) {
  737. kfree(pll->clk_data);
  738. return -ENOMEM;
  739. }
  740. pll->clk_data->clk_num = DP_PLL_NUM_CLKS;
  741. pll->priv = &dp_pdb;
  742. dp_pdb.pll = pll;
  743. pll->pll_cfg = dp_pll_configure;
  744. pll->pll_prepare = dp_pll_prepare;
  745. pll->pll_unprepare = dp_pll_unprepare;
  746. if (pll->dp_core_revision >= 0x10040000)
  747. pll_clks = dp0_phy_pll_clks;
  748. else
  749. pll_clks = dp_phy_pll_clks;
  750. rc = dp_pll_clock_register_helper(pll, pll_clks, DP_PLL_NUM_CLKS);
  751. if (rc) {
  752. DP_ERR("Clock register failed rc=%d\n", rc);
  753. goto clk_reg_fail;
  754. }
  755. rc = of_clk_add_provider(pdev->dev.of_node,
  756. of_clk_src_onecell_get, pll->clk_data);
  757. if (rc) {
  758. DP_ERR("Clock add provider failed rc=%d\n", rc);
  759. goto clk_reg_fail;
  760. }
  761. DP_DEBUG("success\n");
  762. return rc;
  763. clk_reg_fail:
  764. dp_pll_clock_unregister_5nm(pll);
  765. return rc;
  766. }
  767. void dp_pll_clock_unregister_5nm(struct dp_pll *pll)
  768. {
  769. kfree(pll->clk_data->clks);
  770. kfree(pll->clk_data);
  771. }