hal_6290.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  32. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  34. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  36. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  37. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  38. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  39. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  43. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  45. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  46. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  55. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  56. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  60. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  61. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  62. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  63. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  64. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  65. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  70. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  71. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  72. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  73. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  74. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  75. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  76. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  79. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  80. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  83. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  84. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  101. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  102. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  103. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  104. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  105. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  106. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  107. #include "hal_6290_tx.h"
  108. #include "hal_6290_rx.h"
  109. #include <hal_generic_api.h>
  110. #include "hal_li_rx.h"
  111. #include "hal_li_api.h"
  112. #include "hal_li_generic_api.h"
  113. /**
  114. * hal_rx_get_rx_fragment_number_6290() - API to retrieve rx fragment number
  115. * @buf: Network buffer
  116. *
  117. * Return: rx fragment number
  118. */
  119. static
  120. uint8_t hal_rx_get_rx_fragment_number_6290(uint8_t *buf)
  121. {
  122. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  123. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  124. /* Return first 4 bits as fragment number */
  125. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  126. DOT11_SEQ_FRAG_MASK);
  127. }
  128. /**
  129. * hal_rx_msdu_end_da_is_mcbc_get_6290() - API to check if pkt is MCBC
  130. * from rx_msdu_end TLV
  131. * @buf: pointer to the start of RX PKT TLV headers
  132. *
  133. * Return: da_is_mcbc
  134. */
  135. static inline uint8_t
  136. hal_rx_msdu_end_da_is_mcbc_get_6290(uint8_t *buf)
  137. {
  138. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  139. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  140. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  141. }
  142. /**
  143. * hal_rx_msdu_end_sa_is_valid_get_6290() - API to get_6290 the sa_is_valid bit
  144. * from rx_msdu_end TLV
  145. * @buf: pointer to the start of RX PKT TLV headers
  146. *
  147. * Return: sa_is_valid bit
  148. */
  149. static uint8_t
  150. hal_rx_msdu_end_sa_is_valid_get_6290(uint8_t *buf)
  151. {
  152. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  153. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  154. uint8_t sa_is_valid;
  155. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  156. return sa_is_valid;
  157. }
  158. /**
  159. * hal_rx_msdu_end_sa_idx_get_6290() - API to get_6290 the sa_idx from
  160. * rx_msdu_end TLV
  161. * @buf: pointer to the start of RX PKT TLV headers
  162. *
  163. * Return: sa_idx (SA AST index)
  164. */
  165. static
  166. uint16_t hal_rx_msdu_end_sa_idx_get_6290(uint8_t *buf)
  167. {
  168. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  169. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  170. uint16_t sa_idx;
  171. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  172. return sa_idx;
  173. }
  174. /**
  175. * hal_rx_desc_is_first_msdu_6290() - Check if first msdu
  176. * @hw_desc_addr: hardware descriptor address
  177. *
  178. * Return: 0 - success/ non-zero failure
  179. */
  180. static uint32_t hal_rx_desc_is_first_msdu_6290(void *hw_desc_addr)
  181. {
  182. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  183. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  184. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  185. }
  186. /**
  187. * hal_rx_msdu_end_l3_hdr_padding_get_6290() - API to get_6290 the l3_header
  188. * padding from rx_msdu_end TLV
  189. * @buf: pointer to the start of RX PKT TLV headers
  190. *
  191. * Return: number of l3 header padding bytes
  192. */
  193. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6290(uint8_t *buf)
  194. {
  195. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  196. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  197. uint32_t l3_header_padding;
  198. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  199. return l3_header_padding;
  200. }
  201. /**
  202. * hal_rx_encryption_info_valid_6290() - Returns encryption type.
  203. * @buf: rx_tlv_hdr of the received packet
  204. *
  205. * Return: encryption type
  206. */
  207. static uint32_t hal_rx_encryption_info_valid_6290(uint8_t *buf)
  208. {
  209. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  210. struct rx_mpdu_start *mpdu_start =
  211. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  212. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  213. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  214. return encryption_info;
  215. }
  216. /**
  217. * hal_rx_print_pn_6290() - Prints the PN of rx packet.
  218. * @buf: rx_tlv_hdr of the received packet
  219. *
  220. * Return: void
  221. */
  222. static void hal_rx_print_pn_6290(uint8_t *buf)
  223. {
  224. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  225. struct rx_mpdu_start *mpdu_start =
  226. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  227. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  228. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  229. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  230. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  231. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  232. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  233. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  234. }
  235. /**
  236. * hal_rx_msdu_end_first_msdu_get_6290() - API to get first msdu status from
  237. * rx_msdu_end TLV
  238. * @buf: pointer to the start of RX PKT TLV headers
  239. *
  240. * Return: first_msdu
  241. */
  242. static uint8_t
  243. hal_rx_msdu_end_first_msdu_get_6290(uint8_t *buf)
  244. {
  245. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  246. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  247. uint8_t first_msdu;
  248. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  249. return first_msdu;
  250. }
  251. /**
  252. * hal_rx_msdu_end_da_is_valid_get_6290() - API to check if da is valid from
  253. * rx_msdu_end TLV
  254. * @buf: pointer to the start of RX PKT TLV headers
  255. *
  256. * Return: da_is_valid
  257. */
  258. static uint8_t hal_rx_msdu_end_da_is_valid_get_6290(uint8_t *buf)
  259. {
  260. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  261. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  262. uint8_t da_is_valid;
  263. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  264. return da_is_valid;
  265. }
  266. /**
  267. * hal_rx_msdu_end_last_msdu_get_6290() - API to get last msdu status
  268. * from rx_msdu_end TLV
  269. * @buf: pointer to the start of RX PKT TLV headers
  270. *
  271. * Return: last_msdu
  272. */
  273. static uint8_t hal_rx_msdu_end_last_msdu_get_6290(uint8_t *buf)
  274. {
  275. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  276. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  277. uint8_t last_msdu;
  278. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  279. return last_msdu;
  280. }
  281. /**
  282. * hal_rx_get_mpdu_mac_ad4_valid_6290() - Retrieves if mpdu 4th addr is valid
  283. * @buf: Network buffer
  284. *
  285. * Return: value of mpdu 4th address valid field
  286. */
  287. static bool hal_rx_get_mpdu_mac_ad4_valid_6290(uint8_t *buf)
  288. {
  289. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  290. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  291. bool ad4_valid = 0;
  292. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  293. return ad4_valid;
  294. }
  295. /**
  296. * hal_rx_mpdu_start_sw_peer_id_get_6290() - Retrieve sw peer_id
  297. * @buf: network buffer
  298. *
  299. * Return: sw peer_id:
  300. */
  301. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6290(uint8_t *buf)
  302. {
  303. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  304. struct rx_mpdu_start *mpdu_start =
  305. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  306. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  307. &mpdu_start->rx_mpdu_info_details);
  308. }
  309. /**
  310. * hal_rx_mpdu_get_to_ds_6290() - API to get the tods info from rx_mpdu_start
  311. * @buf: pointer to the start of RX PKT TLV header
  312. *
  313. * Return: uint32_t(to_ds)
  314. */
  315. static uint32_t hal_rx_mpdu_get_to_ds_6290(uint8_t *buf)
  316. {
  317. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  318. struct rx_mpdu_start *mpdu_start =
  319. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  320. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  321. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  322. }
  323. /**
  324. * hal_rx_mpdu_get_fr_ds_6290() - API to get the from ds info from rx_mpdu_start
  325. * @buf: pointer to the start of RX PKT TLV header
  326. *
  327. * Return: uint32_t(fr_ds)
  328. */
  329. static uint32_t hal_rx_mpdu_get_fr_ds_6290(uint8_t *buf)
  330. {
  331. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  332. struct rx_mpdu_start *mpdu_start =
  333. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  334. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  335. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  336. }
  337. /**
  338. * hal_rx_get_mpdu_frame_control_valid_6290() - Retrieves mpdu frame control
  339. * valid
  340. * @buf: Network buffer
  341. *
  342. * Return: value of frame control valid field
  343. */
  344. static uint8_t hal_rx_get_mpdu_frame_control_valid_6290(uint8_t *buf)
  345. {
  346. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  347. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  348. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  349. }
  350. /**
  351. * hal_rx_mpdu_get_addr1_6290() - API to check get address1 of the mpdu
  352. * @buf: pointer to the start of RX PKT TLV headera
  353. * @mac_addr: pointer to mac address
  354. *
  355. * Return: success/failure
  356. */
  357. static QDF_STATUS hal_rx_mpdu_get_addr1_6290(uint8_t *buf, uint8_t *mac_addr)
  358. {
  359. struct __attribute__((__packed__)) hal_addr1 {
  360. uint32_t ad1_31_0;
  361. uint16_t ad1_47_32;
  362. };
  363. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  364. struct rx_mpdu_start *mpdu_start =
  365. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  366. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  367. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  368. uint32_t mac_addr_ad1_valid;
  369. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  370. if (mac_addr_ad1_valid) {
  371. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  372. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  373. return QDF_STATUS_SUCCESS;
  374. }
  375. return QDF_STATUS_E_FAILURE;
  376. }
  377. /**
  378. * hal_rx_mpdu_get_addr2_6290() - API to get address2 of the mpdu in the packet
  379. * @buf: pointer to the start of RX PKT TLV header
  380. * @mac_addr: pointer to mac address
  381. *
  382. * Return: success/failure
  383. */
  384. static QDF_STATUS hal_rx_mpdu_get_addr2_6290(uint8_t *buf,
  385. uint8_t *mac_addr)
  386. {
  387. struct __attribute__((__packed__)) hal_addr2 {
  388. uint16_t ad2_15_0;
  389. uint32_t ad2_47_16;
  390. };
  391. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  392. struct rx_mpdu_start *mpdu_start =
  393. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  394. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  395. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  396. uint32_t mac_addr_ad2_valid;
  397. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  398. if (mac_addr_ad2_valid) {
  399. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  400. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  401. return QDF_STATUS_SUCCESS;
  402. }
  403. return QDF_STATUS_E_FAILURE;
  404. }
  405. /**
  406. * hal_rx_mpdu_get_addr3_6290() - API to get address3 of the mpdu in the packet
  407. * @buf: pointer to the start of RX PKT TLV header
  408. * @mac_addr: pointer to mac address
  409. *
  410. * Return: success/failure
  411. */
  412. static QDF_STATUS hal_rx_mpdu_get_addr3_6290(uint8_t *buf, uint8_t *mac_addr)
  413. {
  414. struct __attribute__((__packed__)) hal_addr3 {
  415. uint32_t ad3_31_0;
  416. uint16_t ad3_47_32;
  417. };
  418. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  419. struct rx_mpdu_start *mpdu_start =
  420. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  421. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  422. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  423. uint32_t mac_addr_ad3_valid;
  424. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  425. if (mac_addr_ad3_valid) {
  426. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  427. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  428. return QDF_STATUS_SUCCESS;
  429. }
  430. return QDF_STATUS_E_FAILURE;
  431. }
  432. /**
  433. * hal_rx_mpdu_get_addr4_6290() - API to get address4 of the mpdu in the packet
  434. * @buf: pointer to the start of RX PKT TLV header
  435. * @mac_addr: pointer to mac address
  436. *
  437. * Return: success/failure
  438. */
  439. static QDF_STATUS hal_rx_mpdu_get_addr4_6290(uint8_t *buf, uint8_t *mac_addr)
  440. {
  441. struct __attribute__((__packed__)) hal_addr4 {
  442. uint32_t ad4_31_0;
  443. uint16_t ad4_47_32;
  444. };
  445. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  446. struct rx_mpdu_start *mpdu_start =
  447. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  448. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  449. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  450. uint32_t mac_addr_ad4_valid;
  451. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  452. if (mac_addr_ad4_valid) {
  453. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  454. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  455. return QDF_STATUS_SUCCESS;
  456. }
  457. return QDF_STATUS_E_FAILURE;
  458. }
  459. /**
  460. * hal_rx_get_mpdu_sequence_control_valid_6290() - Get mpdu sequence control
  461. * valid
  462. * @buf: Network buffer
  463. *
  464. * Return: value of sequence control valid field
  465. */
  466. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6290(uint8_t *buf)
  467. {
  468. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  469. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  470. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  471. }
  472. /**
  473. * hal_rx_is_unicast_6290() - check packet is unicast frame or not.
  474. * @buf: pointer to rx pkt TLV.
  475. *
  476. * Return: true on unicast.
  477. */
  478. static bool hal_rx_is_unicast_6290(uint8_t *buf)
  479. {
  480. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  481. struct rx_mpdu_start *mpdu_start =
  482. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  483. uint32_t grp_id;
  484. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  485. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  486. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  487. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  488. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  489. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  490. }
  491. /**
  492. * hal_rx_tid_get_6290() - get tid based on qos control valid.
  493. * @hal_soc_hdl: hal soc handle
  494. * @buf: pointer to rx pkt TLV.
  495. *
  496. * Return: tid
  497. */
  498. static uint32_t hal_rx_tid_get_6290(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  499. {
  500. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  501. struct rx_mpdu_start *mpdu_start =
  502. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  503. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  504. uint8_t qos_control_valid =
  505. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  506. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  507. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  508. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  509. if (qos_control_valid)
  510. return hal_rx_mpdu_start_tid_get_6290(buf);
  511. return HAL_RX_NON_QOS_TID;
  512. }
  513. /**
  514. * hal_rx_hw_desc_get_ppduid_get_6290() - retrieve ppdu id
  515. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  516. * @rxdma_dst_ring_desc: Rx HW descriptor
  517. *
  518. * Return: ppdu id
  519. */
  520. static uint32_t hal_rx_hw_desc_get_ppduid_get_6290(void *rx_tlv_hdr,
  521. void *rxdma_dst_ring_desc)
  522. {
  523. struct rx_mpdu_info *rx_mpdu_info;
  524. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  525. rx_mpdu_info =
  526. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  527. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  528. }
  529. /**
  530. * hal_reo_status_get_header_6290() - Process reo desc info
  531. * @ring_desc: REO status ring descriptor
  532. * @b: tlv type info
  533. * @h1: Pointer to hal_reo_status_header where info to be stored
  534. *
  535. * Return: none.
  536. *
  537. */
  538. static void hal_reo_status_get_header_6290(hal_ring_desc_t ring_desc, int b,
  539. void *h1)
  540. {
  541. uint32_t *d = (uint32_t *)ring_desc;
  542. uint32_t val1 = 0;
  543. struct hal_reo_status_header *h =
  544. (struct hal_reo_status_header *)h1;
  545. /* Offsets of descriptor fields defined in HW headers start
  546. * from the field after TLV header
  547. */
  548. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  549. switch (b) {
  550. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  551. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  552. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  553. break;
  554. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  555. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  556. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  557. break;
  558. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  559. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  560. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  561. break;
  562. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  563. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  564. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  565. break;
  566. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  567. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  568. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  569. break;
  570. case HAL_REO_DESC_THRES_STATUS_TLV:
  571. val1 =
  572. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  573. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  574. break;
  575. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  576. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  577. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  578. break;
  579. default:
  580. qdf_nofl_err("ERROR: Unknown tlv\n");
  581. break;
  582. }
  583. h->cmd_num =
  584. HAL_GET_FIELD(
  585. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  586. val1);
  587. h->exec_time =
  588. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  589. CMD_EXECUTION_TIME, val1);
  590. h->status =
  591. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  592. REO_CMD_EXECUTION_STATUS, val1);
  593. switch (b) {
  594. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  595. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  596. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  597. break;
  598. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  599. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  600. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  601. break;
  602. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  603. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  604. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  605. break;
  606. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  607. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  608. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  609. break;
  610. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  611. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  612. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  613. break;
  614. case HAL_REO_DESC_THRES_STATUS_TLV:
  615. val1 =
  616. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  617. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  618. break;
  619. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  620. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  621. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  622. break;
  623. default:
  624. qdf_nofl_err("ERROR: Unknown tlv\n");
  625. break;
  626. }
  627. h->tstamp =
  628. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  629. }
  630. /**
  631. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6290() -
  632. * Retrieve qos control valid bit from the tlv.
  633. * @buf: pointer to rx pkt TLV.
  634. *
  635. * Return: qos control value.
  636. */
  637. static inline uint32_t
  638. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6290(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_mpdu_start *mpdu_start =
  642. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  643. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  644. &mpdu_start->rx_mpdu_info_details);
  645. }
  646. /**
  647. * hal_rx_msdu_end_sa_sw_peer_id_get_6290() - API to get the
  648. * sa_sw_peer_id from rx_msdu_end TLV
  649. * @buf: pointer to the start of RX PKT TLV headers
  650. *
  651. * Return: sa_sw_peer_id index
  652. */
  653. static inline uint32_t
  654. hal_rx_msdu_end_sa_sw_peer_id_get_6290(uint8_t *buf)
  655. {
  656. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  657. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  658. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  659. }
  660. /**
  661. * hal_tx_desc_set_mesh_en_6290() - Set mesh_enable flag in Tx descriptor
  662. * @desc: Handle to Tx Descriptor
  663. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  664. * enabling the interpretation of the 'Mesh Control Present' bit
  665. * (bit 8) of QoS Control (otherwise this bit is ignored),
  666. * For native WiFi frames, this indicates that a 'Mesh Control' field
  667. * is present between the header and the LLC.
  668. *
  669. * Return: void
  670. */
  671. static inline
  672. void hal_tx_desc_set_mesh_en_6290(void *desc, uint8_t en)
  673. {
  674. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  675. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  676. }
  677. static
  678. void *hal_rx_msdu0_buffer_addr_lsb_6290(void *link_desc_va)
  679. {
  680. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  681. }
  682. static
  683. void *hal_rx_msdu_desc_info_ptr_get_6290(void *msdu0)
  684. {
  685. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  686. }
  687. static
  688. void *hal_ent_mpdu_desc_info_6290(void *ent_ring_desc)
  689. {
  690. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  691. }
  692. static
  693. void *hal_dst_mpdu_desc_info_6290(void *dst_ring_desc)
  694. {
  695. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  696. }
  697. static
  698. uint8_t hal_rx_get_fc_valid_6290(uint8_t *buf)
  699. {
  700. return HAL_RX_GET_FC_VALID(buf);
  701. }
  702. static uint8_t hal_rx_get_to_ds_flag_6290(uint8_t *buf)
  703. {
  704. return HAL_RX_GET_TO_DS_FLAG(buf);
  705. }
  706. static uint8_t hal_rx_get_mac_addr2_valid_6290(uint8_t *buf)
  707. {
  708. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  709. }
  710. static uint8_t hal_rx_get_filter_category_6290(uint8_t *buf)
  711. {
  712. return HAL_RX_GET_FILTER_CATEGORY(buf);
  713. }
  714. static uint32_t
  715. hal_rx_get_ppdu_id_6290(uint8_t *buf)
  716. {
  717. return HAL_RX_GET_PPDU_ID(buf);
  718. }
  719. /**
  720. * hal_reo_config_6290() - Set reo config parameters
  721. * @soc: hal soc handle
  722. * @reg_val: value to be set
  723. * @reo_params: reo parameters
  724. *
  725. * Return: void
  726. */
  727. static
  728. void hal_reo_config_6290(struct hal_soc *soc,
  729. uint32_t reg_val,
  730. struct hal_reo_params *reo_params)
  731. {
  732. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  733. }
  734. /**
  735. * hal_rx_msdu_desc_info_get_ptr_6290() - Get msdu desc info ptr
  736. * @msdu_details_ptr: Pointer to msdu_details_ptr
  737. *
  738. * Return: Pointer to rx_msdu_desc_info structure.
  739. *
  740. */
  741. static void *hal_rx_msdu_desc_info_get_ptr_6290(void *msdu_details_ptr)
  742. {
  743. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  744. }
  745. /**
  746. * hal_rx_link_desc_msdu0_ptr_6290() - Get pointer to rx_msdu details
  747. * @link_desc: Pointer to link desc
  748. *
  749. * Return: Pointer to rx_msdu_details structure
  750. *
  751. */
  752. static void *hal_rx_link_desc_msdu0_ptr_6290(void *link_desc)
  753. {
  754. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  755. }
  756. /**
  757. * hal_rx_msdu_flow_idx_get_6290() - API to get flow index
  758. * from rx_msdu_end TLV
  759. * @buf: pointer to the start of RX PKT TLV headers
  760. *
  761. * Return: flow index value from MSDU END TLV
  762. */
  763. static inline uint32_t hal_rx_msdu_flow_idx_get_6290(uint8_t *buf)
  764. {
  765. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  766. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  767. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  768. }
  769. /**
  770. * hal_rx_msdu_flow_idx_invalid_6290() - API to get flow index invalid
  771. * from rx_msdu_end TLV
  772. * @buf: pointer to the start of RX PKT TLV headers
  773. *
  774. * Return: flow index invalid value from MSDU END TLV
  775. */
  776. static bool hal_rx_msdu_flow_idx_invalid_6290(uint8_t *buf)
  777. {
  778. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  779. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  780. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  781. }
  782. /**
  783. * hal_rx_msdu_flow_idx_timeout_6290() - API to get flow index timeout
  784. * from rx_msdu_end TLV
  785. * @buf: pointer to the start of RX PKT TLV headers
  786. *
  787. * Return: flow index timeout value from MSDU END TLV
  788. */
  789. static bool hal_rx_msdu_flow_idx_timeout_6290(uint8_t *buf)
  790. {
  791. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  792. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  793. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  794. }
  795. /**
  796. * hal_rx_msdu_fse_metadata_get_6290() - API to get FSE metadata
  797. * from rx_msdu_end TLV
  798. * @buf: pointer to the start of RX PKT TLV headers
  799. *
  800. * Return: fse metadata value from MSDU END TLV
  801. */
  802. static uint32_t hal_rx_msdu_fse_metadata_get_6290(uint8_t *buf)
  803. {
  804. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  805. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  806. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  807. }
  808. /**
  809. * hal_rx_msdu_cce_metadata_get_6290() - API to get CCE metadata
  810. * from rx_msdu_end TLV
  811. * @buf: pointer to the start of RX PKT TLV headers
  812. *
  813. * Return: cce_metadata
  814. */
  815. static uint16_t
  816. hal_rx_msdu_cce_metadata_get_6290(uint8_t *buf)
  817. {
  818. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  819. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  820. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  821. }
  822. /**
  823. * hal_rx_msdu_get_flow_params_6290() - API to get flow index, flow index
  824. * invalid and flow index timeout from
  825. * rx_msdu_end TLV
  826. * @buf: pointer to the start of RX PKT TLV headers
  827. * @flow_invalid: pointer to return value of flow_idx_valid
  828. * @flow_timeout: pointer to return value of flow_idx_timeout
  829. * @flow_index: pointer to return value of flow_idx
  830. *
  831. * Return: none
  832. */
  833. static inline void
  834. hal_rx_msdu_get_flow_params_6290(uint8_t *buf,
  835. bool *flow_invalid,
  836. bool *flow_timeout,
  837. uint32_t *flow_index)
  838. {
  839. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  840. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  841. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  842. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  843. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  844. }
  845. /**
  846. * hal_rx_tlv_get_tcp_chksum_6290() - API to get tcp checksum
  847. * @buf: rx_tlv_hdr
  848. *
  849. * Return: tcp checksum
  850. */
  851. static uint16_t
  852. hal_rx_tlv_get_tcp_chksum_6290(uint8_t *buf)
  853. {
  854. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  855. }
  856. /**
  857. * hal_rx_get_rx_sequence_6290() - Function to retrieve rx sequence number
  858. * @buf: Network buffer
  859. *
  860. * Return: rx sequence number
  861. */
  862. static
  863. uint16_t hal_rx_get_rx_sequence_6290(uint8_t *buf)
  864. {
  865. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  866. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  867. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  868. }
  869. /**
  870. * hal_get_window_address_6290() - Function to get hp/tp address
  871. * @hal_soc: Pointer to hal_soc
  872. * @addr: address offset of register
  873. *
  874. * Return: modified address offset of register
  875. */
  876. static inline qdf_iomem_t hal_get_window_address_6290(struct hal_soc *hal_soc,
  877. qdf_iomem_t addr)
  878. {
  879. return addr;
  880. }
  881. static
  882. void hal_compute_reo_remap_ix2_ix3_6290(uint32_t *ring, uint32_t num_rings,
  883. uint32_t *remap1, uint32_t *remap2)
  884. {
  885. switch (num_rings) {
  886. case 3:
  887. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  888. HAL_REO_REMAP_IX2(ring[1], 17) |
  889. HAL_REO_REMAP_IX2(ring[2], 18) |
  890. HAL_REO_REMAP_IX2(ring[0], 19) |
  891. HAL_REO_REMAP_IX2(ring[1], 20) |
  892. HAL_REO_REMAP_IX2(ring[2], 21) |
  893. HAL_REO_REMAP_IX2(ring[0], 22) |
  894. HAL_REO_REMAP_IX2(ring[1], 23);
  895. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  896. HAL_REO_REMAP_IX3(ring[0], 25) |
  897. HAL_REO_REMAP_IX3(ring[1], 26) |
  898. HAL_REO_REMAP_IX3(ring[2], 27) |
  899. HAL_REO_REMAP_IX3(ring[0], 28) |
  900. HAL_REO_REMAP_IX3(ring[1], 29) |
  901. HAL_REO_REMAP_IX3(ring[2], 30) |
  902. HAL_REO_REMAP_IX3(ring[0], 31);
  903. break;
  904. case 4:
  905. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  906. HAL_REO_REMAP_IX2(ring[1], 17) |
  907. HAL_REO_REMAP_IX2(ring[2], 18) |
  908. HAL_REO_REMAP_IX2(ring[3], 19) |
  909. HAL_REO_REMAP_IX2(ring[0], 20) |
  910. HAL_REO_REMAP_IX2(ring[1], 21) |
  911. HAL_REO_REMAP_IX2(ring[2], 22) |
  912. HAL_REO_REMAP_IX2(ring[3], 23);
  913. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  914. HAL_REO_REMAP_IX3(ring[1], 25) |
  915. HAL_REO_REMAP_IX3(ring[2], 26) |
  916. HAL_REO_REMAP_IX3(ring[3], 27) |
  917. HAL_REO_REMAP_IX3(ring[0], 28) |
  918. HAL_REO_REMAP_IX3(ring[1], 29) |
  919. HAL_REO_REMAP_IX3(ring[2], 30) |
  920. HAL_REO_REMAP_IX3(ring[3], 31);
  921. break;
  922. }
  923. }
  924. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  925. /**
  926. * hal_get_first_wow_wakeup_packet_6290() - Function to get if the buffer
  927. * is the first one that wakes up host from WoW.
  928. *
  929. * @buf: network buffer
  930. *
  931. * Dummy function for QCA6290
  932. *
  933. * Return: 1 to indicate it is first packet received that wakes up host from
  934. * WoW. Otherwise 0
  935. */
  936. static inline uint8_t hal_get_first_wow_wakeup_packet_6290(uint8_t *buf)
  937. {
  938. return 0;
  939. }
  940. #endif
  941. static void hal_hw_txrx_ops_attach_6290(struct hal_soc *hal_soc)
  942. {
  943. /* init and setup */
  944. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  945. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  946. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  947. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  948. hal_soc->ops->hal_get_window_address = hal_get_window_address_6290;
  949. /* tx */
  950. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  951. hal_tx_desc_set_dscp_tid_table_id_6290;
  952. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6290;
  953. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6290;
  954. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6290;
  955. hal_soc->ops->hal_tx_desc_set_buf_addr =
  956. hal_tx_desc_set_buf_addr_generic_li;
  957. hal_soc->ops->hal_tx_desc_set_search_type =
  958. hal_tx_desc_set_search_type_generic_li;
  959. hal_soc->ops->hal_tx_desc_set_search_index =
  960. hal_tx_desc_set_search_index_generic_li;
  961. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  962. hal_tx_desc_set_cache_set_num_generic_li;
  963. hal_soc->ops->hal_tx_comp_get_status =
  964. hal_tx_comp_get_status_generic_li;
  965. hal_soc->ops->hal_tx_comp_get_release_reason =
  966. hal_tx_comp_get_release_reason_generic_li;
  967. hal_soc->ops->hal_get_wbm_internal_error =
  968. hal_get_wbm_internal_error_generic_li;
  969. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6290;
  970. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  971. hal_tx_init_cmd_credit_ring_6290;
  972. /* rx */
  973. hal_soc->ops->hal_rx_msdu_start_nss_get =
  974. hal_rx_msdu_start_nss_get_6290;
  975. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  976. hal_rx_mon_hw_desc_get_mpdu_status_6290;
  977. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6290;
  978. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  979. hal_rx_proc_phyrx_other_receive_info_tlv_6290;
  980. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6290;
  981. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  982. hal_rx_dump_rx_attention_tlv_generic_li;
  983. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  984. hal_rx_dump_msdu_start_tlv_6290;
  985. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  986. hal_rx_dump_mpdu_start_tlv_generic_li;
  987. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  988. hal_rx_dump_mpdu_end_tlv_generic_li;
  989. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  990. hal_rx_dump_pkt_hdr_tlv_generic_li;
  991. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6290;
  992. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  993. hal_rx_mpdu_start_tid_get_6290;
  994. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  995. hal_rx_msdu_start_reception_type_get_6290;
  996. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  997. hal_rx_msdu_end_da_idx_get_6290;
  998. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  999. hal_rx_msdu_desc_info_get_ptr_6290;
  1000. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1001. hal_rx_link_desc_msdu0_ptr_6290;
  1002. hal_soc->ops->hal_reo_status_get_header =
  1003. hal_reo_status_get_header_6290;
  1004. hal_soc->ops->hal_rx_status_get_tlv_info =
  1005. hal_rx_status_get_tlv_info_generic_li;
  1006. hal_soc->ops->hal_rx_wbm_err_info_get =
  1007. hal_rx_wbm_err_info_get_generic_li;
  1008. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1009. hal_tx_set_pcp_tid_map_generic_li;
  1010. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1011. hal_tx_update_pcp_tid_generic_li;
  1012. hal_soc->ops->hal_tx_set_tidmap_prty =
  1013. hal_tx_update_tidmap_prty_generic_li;
  1014. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1015. hal_rx_get_rx_fragment_number_6290;
  1016. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1017. hal_rx_msdu_end_da_is_mcbc_get_6290;
  1018. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1019. hal_rx_msdu_end_sa_is_valid_get_6290;
  1020. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1021. hal_rx_msdu_end_sa_idx_get_6290;
  1022. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1023. hal_rx_desc_is_first_msdu_6290;
  1024. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1025. hal_rx_msdu_end_l3_hdr_padding_get_6290;
  1026. hal_soc->ops->hal_rx_encryption_info_valid =
  1027. hal_rx_encryption_info_valid_6290;
  1028. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6290;
  1029. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1030. hal_rx_msdu_end_first_msdu_get_6290;
  1031. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1032. hal_rx_msdu_end_da_is_valid_get_6290;
  1033. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1034. hal_rx_msdu_end_last_msdu_get_6290;
  1035. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1036. hal_rx_get_mpdu_mac_ad4_valid_6290;
  1037. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1038. hal_rx_mpdu_start_sw_peer_id_get_6290;
  1039. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1040. hal_rx_mpdu_peer_meta_data_get_li;
  1041. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6290;
  1042. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6290;
  1043. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1044. hal_rx_get_mpdu_frame_control_valid_6290;
  1045. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1046. hal_rx_get_frame_ctrl_field_li;
  1047. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6290;
  1048. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6290;
  1049. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6290;
  1050. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6290;
  1051. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1052. hal_rx_get_mpdu_sequence_control_valid_6290;
  1053. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6290;
  1054. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6290;
  1055. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1056. hal_rx_hw_desc_get_ppduid_get_6290;
  1057. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1058. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6290;
  1059. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1060. hal_rx_msdu_end_sa_sw_peer_id_get_6290;
  1061. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1062. hal_rx_msdu0_buffer_addr_lsb_6290;
  1063. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1064. hal_rx_msdu_desc_info_ptr_get_6290;
  1065. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6290;
  1066. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6290;
  1067. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6290;
  1068. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6290;
  1069. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1070. hal_rx_get_mac_addr2_valid_6290;
  1071. hal_soc->ops->hal_rx_get_filter_category =
  1072. hal_rx_get_filter_category_6290;
  1073. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6290;
  1074. hal_soc->ops->hal_reo_config = hal_reo_config_6290;
  1075. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6290;
  1076. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1077. hal_rx_msdu_flow_idx_invalid_6290;
  1078. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1079. hal_rx_msdu_flow_idx_timeout_6290;
  1080. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1081. hal_rx_msdu_fse_metadata_get_6290;
  1082. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1083. hal_rx_msdu_cce_match_get_li;
  1084. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1085. hal_rx_msdu_cce_metadata_get_6290;
  1086. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1087. hal_rx_msdu_get_flow_params_6290;
  1088. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1089. hal_rx_tlv_get_tcp_chksum_6290;
  1090. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6290;
  1091. /* rx - msdu end fast path info fields */
  1092. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1093. hal_rx_msdu_packet_metadata_get_generic_li;
  1094. /* rx - TLV struct offsets */
  1095. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1096. hal_rx_msdu_end_offset_get_generic;
  1097. hal_soc->ops->hal_rx_attn_offset_get =
  1098. hal_rx_attn_offset_get_generic;
  1099. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1100. hal_rx_msdu_start_offset_get_generic;
  1101. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1102. hal_rx_mpdu_start_offset_get_generic;
  1103. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1104. hal_rx_mpdu_end_offset_get_generic;
  1105. #ifndef NO_RX_PKT_HDR_TLV
  1106. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1107. hal_rx_pkt_tlv_offset_get_generic;
  1108. #endif
  1109. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1110. hal_compute_reo_remap_ix2_ix3_6290;
  1111. hal_soc->ops->hal_setup_link_idle_list =
  1112. hal_setup_link_idle_list_generic_li;
  1113. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1114. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1115. hal_get_first_wow_wakeup_packet_6290;
  1116. #endif
  1117. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1118. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1119. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1120. hal_rx_tlv_decrypt_err_get_li;
  1121. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1122. hal_rx_tlv_get_pkt_capture_flags_li;
  1123. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1124. hal_rx_mpdu_info_ampdu_flag_get_li;
  1125. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1126. };
  1127. struct hal_hw_srng_config hw_srng_table_6290[] = {
  1128. /* TODO: max_rings can populated by querying HW capabilities */
  1129. { /* REO_DST */
  1130. .start_ring_id = HAL_SRNG_REO2SW1,
  1131. .max_rings = 4,
  1132. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1133. .lmac_ring = FALSE,
  1134. .ring_dir = HAL_SRNG_DST_RING,
  1135. .reg_start = {
  1136. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1137. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1138. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1139. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1140. },
  1141. .reg_size = {
  1142. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1143. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1144. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1145. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1146. },
  1147. .max_size = HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1148. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1149. },
  1150. { /* REO_EXCEPTION */
  1151. /* Designating REO2TCL ring as exception ring. This ring is
  1152. * similar to other REO2SW rings though it is named as REO2TCL.
  1153. * Any of theREO2SW rings can be used as exception ring.
  1154. */
  1155. .start_ring_id = HAL_SRNG_REO2TCL,
  1156. .max_rings = 1,
  1157. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1158. .lmac_ring = FALSE,
  1159. .ring_dir = HAL_SRNG_DST_RING,
  1160. .reg_start = {
  1161. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1162. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1163. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1164. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1165. },
  1166. /* Single ring - provide ring size if multiple rings of this
  1167. * type are supported
  1168. */
  1169. .reg_size = {},
  1170. .max_size = HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1171. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1172. },
  1173. { /* REO_REINJECT */
  1174. .start_ring_id = HAL_SRNG_SW2REO,
  1175. .max_rings = 1,
  1176. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1177. .lmac_ring = FALSE,
  1178. .ring_dir = HAL_SRNG_SRC_RING,
  1179. .reg_start = {
  1180. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1181. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1182. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1183. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1184. },
  1185. /* Single ring - provide ring size if multiple rings of this
  1186. * type are supported
  1187. */
  1188. .reg_size = {},
  1189. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1190. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1191. },
  1192. { /* REO_CMD */
  1193. .start_ring_id = HAL_SRNG_REO_CMD,
  1194. .max_rings = 1,
  1195. .entry_size = (sizeof(struct tlv_32_hdr) +
  1196. sizeof(struct reo_get_queue_stats)) >> 2,
  1197. .lmac_ring = FALSE,
  1198. .ring_dir = HAL_SRNG_SRC_RING,
  1199. .reg_start = {
  1200. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1201. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1202. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1203. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1204. },
  1205. /* Single ring - provide ring size if multiple rings of this
  1206. * type are supported
  1207. */
  1208. .reg_size = {},
  1209. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1210. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1211. },
  1212. { /* REO_STATUS */
  1213. .start_ring_id = HAL_SRNG_REO_STATUS,
  1214. .max_rings = 1,
  1215. .entry_size = (sizeof(struct tlv_32_hdr) +
  1216. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1217. .lmac_ring = FALSE,
  1218. .ring_dir = HAL_SRNG_DST_RING,
  1219. .reg_start = {
  1220. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1221. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1222. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1223. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1224. },
  1225. /* Single ring - provide ring size if multiple rings of this
  1226. * type are supported
  1227. */
  1228. .reg_size = {},
  1229. .max_size =
  1230. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1231. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1232. },
  1233. { /* TCL_DATA */
  1234. .start_ring_id = HAL_SRNG_SW2TCL1,
  1235. .max_rings = 3,
  1236. .entry_size = (sizeof(struct tlv_32_hdr) +
  1237. sizeof(struct tcl_data_cmd)) >> 2,
  1238. .lmac_ring = FALSE,
  1239. .ring_dir = HAL_SRNG_SRC_RING,
  1240. .reg_start = {
  1241. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1242. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1243. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1244. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1245. },
  1246. .reg_size = {
  1247. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1248. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1249. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1250. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1251. },
  1252. .max_size = HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1253. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1254. },
  1255. { /* TCL_CMD */
  1256. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1257. .max_rings = 1,
  1258. .entry_size = (sizeof(struct tlv_32_hdr) +
  1259. sizeof(struct tcl_gse_cmd)) >> 2,
  1260. .lmac_ring = FALSE,
  1261. .ring_dir = HAL_SRNG_SRC_RING,
  1262. .reg_start = {
  1263. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1264. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1265. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1266. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1267. },
  1268. /* Single ring - provide ring size if multiple rings of this
  1269. * type are supported
  1270. */
  1271. .reg_size = {},
  1272. .max_size =
  1273. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1274. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1275. },
  1276. { /* TCL_STATUS */
  1277. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1278. .max_rings = 1,
  1279. .entry_size = (sizeof(struct tlv_32_hdr) +
  1280. sizeof(struct tcl_status_ring)) >> 2,
  1281. .lmac_ring = FALSE,
  1282. .ring_dir = HAL_SRNG_DST_RING,
  1283. .reg_start = {
  1284. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1285. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1286. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1287. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1288. },
  1289. /* Single ring - provide ring size if multiple rings of this
  1290. * type are supported
  1291. */
  1292. .reg_size = {},
  1293. .max_size =
  1294. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1295. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1296. },
  1297. { /* CE_SRC */
  1298. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1299. .max_rings = 12,
  1300. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1301. .lmac_ring = FALSE,
  1302. .ring_dir = HAL_SRNG_SRC_RING,
  1303. .reg_start = {
  1304. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1305. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1306. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1307. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1308. },
  1309. .reg_size = {
  1310. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1311. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1312. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1313. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1314. },
  1315. .max_size =
  1316. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1317. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1318. },
  1319. { /* CE_DST */
  1320. .start_ring_id = HAL_SRNG_CE_0_DST,
  1321. .max_rings = 12,
  1322. .entry_size = 8 >> 2,
  1323. /*TODO: entry_size above should actually be
  1324. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1325. * of struct ce_dst_desc in HW header files
  1326. */
  1327. .lmac_ring = FALSE,
  1328. .ring_dir = HAL_SRNG_SRC_RING,
  1329. .reg_start = {
  1330. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1331. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1332. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1333. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1334. },
  1335. .reg_size = {
  1336. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1337. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1338. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1339. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1340. },
  1341. .max_size =
  1342. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1343. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1344. },
  1345. { /* CE_DST_STATUS */
  1346. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1347. .max_rings = 12,
  1348. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1349. .lmac_ring = FALSE,
  1350. .ring_dir = HAL_SRNG_DST_RING,
  1351. .reg_start = {
  1352. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1353. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1354. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1355. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1356. },
  1357. /* TODO: check destination status ring registers */
  1358. .reg_size = {
  1359. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1360. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1361. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1362. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1363. },
  1364. .max_size =
  1365. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1366. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1367. },
  1368. { /* WBM_IDLE_LINK */
  1369. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1370. .max_rings = 1,
  1371. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1372. .lmac_ring = FALSE,
  1373. .ring_dir = HAL_SRNG_SRC_RING,
  1374. .reg_start = {
  1375. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1376. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1377. },
  1378. /* Single ring - provide ring size if multiple rings of this
  1379. * type are supported
  1380. */
  1381. .reg_size = {},
  1382. .max_size =
  1383. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1384. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1385. },
  1386. { /* SW2WBM_RELEASE */
  1387. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1388. .max_rings = 1,
  1389. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1390. .lmac_ring = FALSE,
  1391. .ring_dir = HAL_SRNG_SRC_RING,
  1392. .reg_start = {
  1393. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1394. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1395. },
  1396. /* Single ring - provide ring size if multiple rings of this
  1397. * type are supported
  1398. */
  1399. .reg_size = {},
  1400. .max_size =
  1401. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1402. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1403. },
  1404. { /* WBM2SW_RELEASE */
  1405. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1406. .max_rings = 4,
  1407. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1408. .lmac_ring = FALSE,
  1409. .ring_dir = HAL_SRNG_DST_RING,
  1410. .reg_start = {
  1411. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1412. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1413. },
  1414. .reg_size = {
  1415. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1416. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1417. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1418. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1419. },
  1420. .max_size =
  1421. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1422. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1423. },
  1424. { /* RXDMA_BUF */
  1425. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1426. #ifdef IPA_OFFLOAD
  1427. .max_rings = 3,
  1428. #else
  1429. .max_rings = 2,
  1430. #endif
  1431. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1432. .lmac_ring = TRUE,
  1433. .ring_dir = HAL_SRNG_SRC_RING,
  1434. /* reg_start is not set because LMAC rings are not accessed
  1435. * from host
  1436. */
  1437. .reg_start = {},
  1438. .reg_size = {},
  1439. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1440. },
  1441. { /* RXDMA_DST */
  1442. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1443. .max_rings = 1,
  1444. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1445. .lmac_ring = TRUE,
  1446. .ring_dir = HAL_SRNG_DST_RING,
  1447. /* reg_start is not set because LMAC rings are not accessed
  1448. * from host
  1449. */
  1450. .reg_start = {},
  1451. .reg_size = {},
  1452. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1453. },
  1454. { /* RXDMA_MONITOR_BUF */
  1455. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1456. .max_rings = 1,
  1457. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1458. .lmac_ring = TRUE,
  1459. .ring_dir = HAL_SRNG_SRC_RING,
  1460. /* reg_start is not set because LMAC rings are not accessed
  1461. * from host
  1462. */
  1463. .reg_start = {},
  1464. .reg_size = {},
  1465. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1466. },
  1467. { /* RXDMA_MONITOR_STATUS */
  1468. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1469. .max_rings = 1,
  1470. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1471. .lmac_ring = TRUE,
  1472. .ring_dir = HAL_SRNG_SRC_RING,
  1473. /* reg_start is not set because LMAC rings are not accessed
  1474. * from host
  1475. */
  1476. .reg_start = {},
  1477. .reg_size = {},
  1478. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1479. },
  1480. { /* RXDMA_MONITOR_DST */
  1481. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1482. .max_rings = 1,
  1483. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1484. .lmac_ring = TRUE,
  1485. .ring_dir = HAL_SRNG_DST_RING,
  1486. /* reg_start is not set because LMAC rings are not accessed
  1487. * from host
  1488. */
  1489. .reg_start = {},
  1490. .reg_size = {},
  1491. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1492. },
  1493. { /* RXDMA_MONITOR_DESC */
  1494. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1495. .max_rings = 1,
  1496. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1497. .lmac_ring = TRUE,
  1498. .ring_dir = HAL_SRNG_SRC_RING,
  1499. /* reg_start is not set because LMAC rings are not accessed
  1500. * from host
  1501. */
  1502. .reg_start = {},
  1503. .reg_size = {},
  1504. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1505. },
  1506. { /* DIR_BUF_RX_DMA_SRC */
  1507. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1508. .max_rings = 1,
  1509. .entry_size = 2,
  1510. .lmac_ring = TRUE,
  1511. .ring_dir = HAL_SRNG_SRC_RING,
  1512. /* reg_start is not set because LMAC rings are not accessed
  1513. * from host
  1514. */
  1515. .reg_start = {},
  1516. .reg_size = {},
  1517. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1518. },
  1519. #ifdef WLAN_FEATURE_CIF_CFR
  1520. { /* WIFI_POS_SRC */
  1521. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1522. .max_rings = 1,
  1523. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1524. .lmac_ring = TRUE,
  1525. .ring_dir = HAL_SRNG_SRC_RING,
  1526. /* reg_start is not set because LMAC rings are not accessed
  1527. * from host
  1528. */
  1529. .reg_start = {},
  1530. .reg_size = {},
  1531. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1532. },
  1533. #endif
  1534. { /* REO2PPE */ 0},
  1535. { /* PPE2TCL */ 0},
  1536. { /* PPE_RELEASE */ 0},
  1537. { /* TX_MONITOR_BUF */ 0},
  1538. { /* TX_MONITOR_DST */ 0},
  1539. { /* SW2RXDMA_NEW */ 0},
  1540. { /* SW2RXDMA_LINK_RELEASE */ 0},
  1541. };
  1542. /**
  1543. * hal_qca6290_attach() - Attach 6290 target specific hal_soc ops,
  1544. * offset and srng table
  1545. * @hal_soc: Pointer to hal_soc
  1546. */
  1547. void hal_qca6290_attach(struct hal_soc *hal_soc)
  1548. {
  1549. hal_soc->hw_srng_table = hw_srng_table_6290;
  1550. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1551. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1552. hal_hw_txrx_ops_attach_6290(hal_soc);
  1553. }