dp_pll_10nm_util.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "%s: " fmt, __func__
  6. #include <linux/kernel.h>
  7. #include <linux/err.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/delay.h>
  10. #include <linux/usb/usbpd.h>
  11. #include "pll_drv.h"
  12. #include "dp_pll.h"
  13. #include "dp_pll_10nm.h"
  14. #define DP_PHY_REVISION_ID0 0x0000
  15. #define DP_PHY_REVISION_ID1 0x0004
  16. #define DP_PHY_REVISION_ID2 0x0008
  17. #define DP_PHY_REVISION_ID3 0x000C
  18. #define DP_PHY_CFG 0x0010
  19. #define DP_PHY_PD_CTL 0x0018
  20. #define DP_PHY_MODE 0x001C
  21. #define DP_PHY_AUX_CFG0 0x0020
  22. #define DP_PHY_AUX_CFG1 0x0024
  23. #define DP_PHY_AUX_CFG2 0x0028
  24. #define DP_PHY_AUX_CFG3 0x002C
  25. #define DP_PHY_AUX_CFG4 0x0030
  26. #define DP_PHY_AUX_CFG5 0x0034
  27. #define DP_PHY_AUX_CFG6 0x0038
  28. #define DP_PHY_AUX_CFG7 0x003C
  29. #define DP_PHY_AUX_CFG8 0x0040
  30. #define DP_PHY_AUX_CFG9 0x0044
  31. #define DP_PHY_AUX_INTERRUPT_MASK 0x0048
  32. #define DP_PHY_AUX_INTERRUPT_CLEAR 0x004C
  33. #define DP_PHY_AUX_BIST_CFG 0x0050
  34. #define DP_PHY_VCO_DIV 0x0064
  35. #define DP_PHY_TX0_TX1_LANE_CTL 0x006C
  36. #define DP_PHY_TX2_TX3_LANE_CTL 0x0088
  37. #define DP_PHY_SPARE0 0x00AC
  38. #define DP_PHY_STATUS 0x00C0
  39. /* Tx registers */
  40. #define TXn_BIST_MODE_LANENO 0x0000
  41. #define TXn_CLKBUF_ENABLE 0x0008
  42. #define TXn_TX_EMP_POST1_LVL 0x000C
  43. #define TXn_TX_DRV_LVL 0x001C
  44. #define TXn_RESET_TSYNC_EN 0x0024
  45. #define TXn_PRE_STALL_LDO_BOOST_EN 0x0028
  46. #define TXn_TX_BAND 0x002C
  47. #define TXn_SLEW_CNTL 0x0030
  48. #define TXn_INTERFACE_SELECT 0x0034
  49. #define TXn_RES_CODE_LANE_TX 0x003C
  50. #define TXn_RES_CODE_LANE_RX 0x0040
  51. #define TXn_RES_CODE_LANE_OFFSET_TX 0x0044
  52. #define TXn_RES_CODE_LANE_OFFSET_RX 0x0048
  53. #define TXn_DEBUG_BUS_SEL 0x0058
  54. #define TXn_TRANSCEIVER_BIAS_EN 0x005C
  55. #define TXn_HIGHZ_DRVR_EN 0x0060
  56. #define TXn_TX_POL_INV 0x0064
  57. #define TXn_PARRATE_REC_DETECT_IDLE_EN 0x0068
  58. #define TXn_LANE_MODE_1 0x008C
  59. #define TXn_TRAN_DRVR_EMP_EN 0x00C0
  60. #define TXn_TX_INTERFACE_MODE 0x00C4
  61. #define TXn_VMODE_CTRL1 0x00F0
  62. /* PLL register offset */
  63. #define QSERDES_COM_ATB_SEL1 0x0000
  64. #define QSERDES_COM_ATB_SEL2 0x0004
  65. #define QSERDES_COM_FREQ_UPDATE 0x0008
  66. #define QSERDES_COM_BG_TIMER 0x000C
  67. #define QSERDES_COM_SSC_EN_CENTER 0x0010
  68. #define QSERDES_COM_SSC_ADJ_PER1 0x0014
  69. #define QSERDES_COM_SSC_ADJ_PER2 0x0018
  70. #define QSERDES_COM_SSC_PER1 0x001C
  71. #define QSERDES_COM_SSC_PER2 0x0020
  72. #define QSERDES_COM_SSC_STEP_SIZE1 0x0024
  73. #define QSERDES_COM_SSC_STEP_SIZE2 0x0028
  74. #define QSERDES_COM_POST_DIV 0x002C
  75. #define QSERDES_COM_POST_DIV_MUX 0x0030
  76. #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN 0x0034
  77. #define QSERDES_COM_CLK_ENABLE1 0x0038
  78. #define QSERDES_COM_SYS_CLK_CTRL 0x003C
  79. #define QSERDES_COM_SYSCLK_BUF_ENABLE 0x0040
  80. #define QSERDES_COM_PLL_EN 0x0044
  81. #define QSERDES_COM_PLL_IVCO 0x0048
  82. #define QSERDES_COM_CMN_IETRIM 0x004C
  83. #define QSERDES_COM_CMN_IPTRIM 0x0050
  84. #define QSERDES_COM_CP_CTRL_MODE0 0x0060
  85. #define QSERDES_COM_CP_CTRL_MODE1 0x0064
  86. #define QSERDES_COM_PLL_RCTRL_MODE0 0x0068
  87. #define QSERDES_COM_PLL_RCTRL_MODE1 0x006C
  88. #define QSERDES_COM_PLL_CCTRL_MODE0 0x0070
  89. #define QSERDES_COM_PLL_CCTRL_MODE1 0x0074
  90. #define QSERDES_COM_PLL_CNTRL 0x0078
  91. #define QSERDES_COM_BIAS_EN_CTRL_BY_PSM 0x007C
  92. #define QSERDES_COM_SYSCLK_EN_SEL 0x0080
  93. #define QSERDES_COM_CML_SYSCLK_SEL 0x0084
  94. #define QSERDES_COM_RESETSM_CNTRL 0x0088
  95. #define QSERDES_COM_RESETSM_CNTRL2 0x008C
  96. #define QSERDES_COM_LOCK_CMP_EN 0x0090
  97. #define QSERDES_COM_LOCK_CMP_CFG 0x0094
  98. #define QSERDES_COM_LOCK_CMP1_MODE0 0x0098
  99. #define QSERDES_COM_LOCK_CMP2_MODE0 0x009C
  100. #define QSERDES_COM_LOCK_CMP3_MODE0 0x00A0
  101. #define QSERDES_COM_DEC_START_MODE0 0x00B0
  102. #define QSERDES_COM_DEC_START_MODE1 0x00B4
  103. #define QSERDES_COM_DIV_FRAC_START1_MODE0 0x00B8
  104. #define QSERDES_COM_DIV_FRAC_START2_MODE0 0x00BC
  105. #define QSERDES_COM_DIV_FRAC_START3_MODE0 0x00C0
  106. #define QSERDES_COM_DIV_FRAC_START1_MODE1 0x00C4
  107. #define QSERDES_COM_DIV_FRAC_START2_MODE1 0x00C8
  108. #define QSERDES_COM_DIV_FRAC_START3_MODE1 0x00CC
  109. #define QSERDES_COM_INTEGLOOP_INITVAL 0x00D0
  110. #define QSERDES_COM_INTEGLOOP_EN 0x00D4
  111. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE0 0x00D8
  112. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE0 0x00DC
  113. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE1 0x00E0
  114. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE1 0x00E4
  115. #define QSERDES_COM_VCOCAL_DEADMAN_CTRL 0x00E8
  116. #define QSERDES_COM_VCO_TUNE_CTRL 0x00EC
  117. #define QSERDES_COM_VCO_TUNE_MAP 0x00F0
  118. #define QSERDES_COM_CMN_STATUS 0x0124
  119. #define QSERDES_COM_RESET_SM_STATUS 0x0128
  120. #define QSERDES_COM_CLK_SEL 0x0138
  121. #define QSERDES_COM_HSCLK_SEL 0x013C
  122. #define QSERDES_COM_CORECLK_DIV_MODE0 0x0148
  123. #define QSERDES_COM_SW_RESET 0x0150
  124. #define QSERDES_COM_CORE_CLK_EN 0x0154
  125. #define QSERDES_COM_C_READY_STATUS 0x0158
  126. #define QSERDES_COM_CMN_CONFIG 0x015C
  127. #define QSERDES_COM_SVS_MODE_CLK_SEL 0x0164
  128. #define DP_PHY_PLL_POLL_SLEEP_US 500
  129. #define DP_PHY_PLL_POLL_TIMEOUT_US 10000
  130. #define DP_VCO_RATE_8100MHZDIV1000 8100000UL
  131. #define DP_VCO_RATE_9720MHZDIV1000 9720000UL
  132. #define DP_VCO_RATE_10800MHZDIV1000 10800000UL
  133. int dp_mux_set_parent_10nm(void *context, unsigned int reg, unsigned int val)
  134. {
  135. struct mdss_pll_resources *dp_res = context;
  136. int rc;
  137. u32 auxclk_div;
  138. rc = mdss_pll_resource_enable(dp_res, true);
  139. if (rc) {
  140. pr_err("Failed to enable mdss DP PLL resources\n");
  141. return rc;
  142. }
  143. auxclk_div = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_VCO_DIV);
  144. auxclk_div &= ~0x03; /* bits 0 to 1 */
  145. if (val == 0) /* mux parent index = 0 */
  146. auxclk_div |= 1;
  147. else if (val == 1) /* mux parent index = 1 */
  148. auxclk_div |= 2;
  149. else if (val == 2) /* mux parent index = 2 */
  150. auxclk_div |= 0;
  151. MDSS_PLL_REG_W(dp_res->phy_base,
  152. DP_PHY_VCO_DIV, auxclk_div);
  153. /* Make sure the PHY registers writes are done */
  154. wmb();
  155. pr_debug("%s: mux=%d auxclk_div=%x\n", __func__, val, auxclk_div);
  156. mdss_pll_resource_enable(dp_res, false);
  157. return 0;
  158. }
  159. int dp_mux_get_parent_10nm(void *context, unsigned int reg, unsigned int *val)
  160. {
  161. int rc;
  162. u32 auxclk_div = 0;
  163. struct mdss_pll_resources *dp_res = context;
  164. rc = mdss_pll_resource_enable(dp_res, true);
  165. if (rc) {
  166. pr_err("Failed to enable dp_res resources\n");
  167. return rc;
  168. }
  169. auxclk_div = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_VCO_DIV);
  170. auxclk_div &= 0x03;
  171. if (auxclk_div == 1) /* Default divider */
  172. *val = 0;
  173. else if (auxclk_div == 2)
  174. *val = 1;
  175. else if (auxclk_div == 0)
  176. *val = 2;
  177. mdss_pll_resource_enable(dp_res, false);
  178. pr_debug("%s: auxclk_div=%d, val=%d\n", __func__, auxclk_div, *val);
  179. return 0;
  180. }
  181. static int dp_vco_pll_init_db_10nm(struct dp_pll_db *pdb,
  182. unsigned long rate)
  183. {
  184. struct mdss_pll_resources *dp_res = pdb->pll;
  185. u32 spare_value = 0;
  186. spare_value = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_SPARE0);
  187. pdb->lane_cnt = spare_value & 0x0F;
  188. pdb->orientation = (spare_value & 0xF0) >> 4;
  189. pr_debug("%s: spare_value=0x%x, ln_cnt=0x%x, orientation=0x%x\n",
  190. __func__, spare_value, pdb->lane_cnt, pdb->orientation);
  191. switch (rate) {
  192. case DP_VCO_HSCLK_RATE_1620MHZDIV1000:
  193. pr_debug("%s: VCO rate: %ld\n", __func__,
  194. DP_VCO_RATE_9720MHZDIV1000);
  195. pdb->hsclk_sel = 0x0c;
  196. pdb->dec_start_mode0 = 0x69;
  197. pdb->div_frac_start1_mode0 = 0x00;
  198. pdb->div_frac_start2_mode0 = 0x80;
  199. pdb->div_frac_start3_mode0 = 0x07;
  200. pdb->integloop_gain0_mode0 = 0x3f;
  201. pdb->integloop_gain1_mode0 = 0x00;
  202. pdb->vco_tune_map = 0x00;
  203. pdb->lock_cmp1_mode0 = 0x6f;
  204. pdb->lock_cmp2_mode0 = 0x08;
  205. pdb->lock_cmp3_mode0 = 0x00;
  206. pdb->phy_vco_div = 0x1;
  207. pdb->lock_cmp_en = 0x00;
  208. break;
  209. case DP_VCO_HSCLK_RATE_2700MHZDIV1000:
  210. pr_debug("%s: VCO rate: %ld\n", __func__,
  211. DP_VCO_RATE_10800MHZDIV1000);
  212. pdb->hsclk_sel = 0x04;
  213. pdb->dec_start_mode0 = 0x69;
  214. pdb->div_frac_start1_mode0 = 0x00;
  215. pdb->div_frac_start2_mode0 = 0x80;
  216. pdb->div_frac_start3_mode0 = 0x07;
  217. pdb->integloop_gain0_mode0 = 0x3f;
  218. pdb->integloop_gain1_mode0 = 0x00;
  219. pdb->vco_tune_map = 0x00;
  220. pdb->lock_cmp1_mode0 = 0x0f;
  221. pdb->lock_cmp2_mode0 = 0x0e;
  222. pdb->lock_cmp3_mode0 = 0x00;
  223. pdb->phy_vco_div = 0x1;
  224. pdb->lock_cmp_en = 0x00;
  225. break;
  226. case DP_VCO_HSCLK_RATE_5400MHZDIV1000:
  227. pr_debug("%s: VCO rate: %ld\n", __func__,
  228. DP_VCO_RATE_10800MHZDIV1000);
  229. pdb->hsclk_sel = 0x00;
  230. pdb->dec_start_mode0 = 0x8c;
  231. pdb->div_frac_start1_mode0 = 0x00;
  232. pdb->div_frac_start2_mode0 = 0x00;
  233. pdb->div_frac_start3_mode0 = 0x0a;
  234. pdb->integloop_gain0_mode0 = 0x3f;
  235. pdb->integloop_gain1_mode0 = 0x00;
  236. pdb->vco_tune_map = 0x00;
  237. pdb->lock_cmp1_mode0 = 0x1f;
  238. pdb->lock_cmp2_mode0 = 0x1c;
  239. pdb->lock_cmp3_mode0 = 0x00;
  240. pdb->phy_vco_div = 0x2;
  241. pdb->lock_cmp_en = 0x00;
  242. break;
  243. case DP_VCO_HSCLK_RATE_8100MHZDIV1000:
  244. pr_debug("%s: VCO rate: %ld\n", __func__,
  245. DP_VCO_RATE_8100MHZDIV1000);
  246. pdb->hsclk_sel = 0x03;
  247. pdb->dec_start_mode0 = 0x69;
  248. pdb->div_frac_start1_mode0 = 0x00;
  249. pdb->div_frac_start2_mode0 = 0x80;
  250. pdb->div_frac_start3_mode0 = 0x07;
  251. pdb->integloop_gain0_mode0 = 0x3f;
  252. pdb->integloop_gain1_mode0 = 0x00;
  253. pdb->vco_tune_map = 0x00;
  254. pdb->lock_cmp1_mode0 = 0x2f;
  255. pdb->lock_cmp2_mode0 = 0x2a;
  256. pdb->lock_cmp3_mode0 = 0x00;
  257. pdb->phy_vco_div = 0x0;
  258. pdb->lock_cmp_en = 0x08;
  259. break;
  260. default:
  261. return -EINVAL;
  262. }
  263. return 0;
  264. }
  265. static int dp_config_vco_rate_10nm(struct dp_pll_vco_clk *vco,
  266. unsigned long rate)
  267. {
  268. u32 res = 0;
  269. struct mdss_pll_resources *dp_res = vco->priv;
  270. struct dp_pll_db *pdb = (struct dp_pll_db *)dp_res->priv;
  271. res = dp_vco_pll_init_db_10nm(pdb, rate);
  272. if (res) {
  273. pr_err("VCO Init DB failed\n");
  274. return res;
  275. }
  276. if (pdb->lane_cnt != 4) {
  277. if (pdb->orientation == ORIENTATION_CC2)
  278. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x6d);
  279. else
  280. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x75);
  281. } else {
  282. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x7d);
  283. }
  284. /* Make sure the PHY register writes are done */
  285. wmb();
  286. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SVS_MODE_CLK_SEL, 0x01);
  287. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SYSCLK_EN_SEL, 0x37);
  288. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SYS_CLK_CTRL, 0x02);
  289. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CLK_ENABLE1, 0x0e);
  290. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_SYSCLK_BUF_ENABLE, 0x06);
  291. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CLK_SEL, 0x30);
  292. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CMN_CONFIG, 0x02);
  293. /* Different for each clock rates */
  294. MDSS_PLL_REG_W(dp_res->pll_base,
  295. QSERDES_COM_HSCLK_SEL, pdb->hsclk_sel);
  296. MDSS_PLL_REG_W(dp_res->pll_base,
  297. QSERDES_COM_DEC_START_MODE0, pdb->dec_start_mode0);
  298. MDSS_PLL_REG_W(dp_res->pll_base,
  299. QSERDES_COM_DIV_FRAC_START1_MODE0, pdb->div_frac_start1_mode0);
  300. MDSS_PLL_REG_W(dp_res->pll_base,
  301. QSERDES_COM_DIV_FRAC_START2_MODE0, pdb->div_frac_start2_mode0);
  302. MDSS_PLL_REG_W(dp_res->pll_base,
  303. QSERDES_COM_DIV_FRAC_START3_MODE0, pdb->div_frac_start3_mode0);
  304. MDSS_PLL_REG_W(dp_res->pll_base,
  305. QSERDES_COM_INTEGLOOP_GAIN0_MODE0, pdb->integloop_gain0_mode0);
  306. MDSS_PLL_REG_W(dp_res->pll_base,
  307. QSERDES_COM_INTEGLOOP_GAIN1_MODE0, pdb->integloop_gain1_mode0);
  308. MDSS_PLL_REG_W(dp_res->pll_base,
  309. QSERDES_COM_VCO_TUNE_MAP, pdb->vco_tune_map);
  310. MDSS_PLL_REG_W(dp_res->pll_base,
  311. QSERDES_COM_LOCK_CMP1_MODE0, pdb->lock_cmp1_mode0);
  312. MDSS_PLL_REG_W(dp_res->pll_base,
  313. QSERDES_COM_LOCK_CMP2_MODE0, pdb->lock_cmp2_mode0);
  314. MDSS_PLL_REG_W(dp_res->pll_base,
  315. QSERDES_COM_LOCK_CMP3_MODE0, pdb->lock_cmp3_mode0);
  316. /* Make sure the PLL register writes are done */
  317. wmb();
  318. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_BG_TIMER, 0x0a);
  319. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CORECLK_DIV_MODE0, 0x0a);
  320. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_VCO_TUNE_CTRL, 0x00);
  321. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x3f);
  322. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CORE_CLK_EN, 0x1f);
  323. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_PLL_IVCO, 0x07);
  324. MDSS_PLL_REG_W(dp_res->pll_base,
  325. QSERDES_COM_LOCK_CMP_EN, pdb->lock_cmp_en);
  326. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_PLL_CCTRL_MODE0, 0x36);
  327. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_PLL_RCTRL_MODE0, 0x16);
  328. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_CP_CTRL_MODE0, 0x06);
  329. /* Make sure the PHY register writes are done */
  330. wmb();
  331. if (pdb->orientation == ORIENTATION_CC2)
  332. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_MODE, 0x4c);
  333. else
  334. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_MODE, 0x5c);
  335. /* Make sure the PLL register writes are done */
  336. wmb();
  337. /* TX Lane configuration */
  338. MDSS_PLL_REG_W(dp_res->phy_base,
  339. DP_PHY_TX0_TX1_LANE_CTL, 0x05);
  340. MDSS_PLL_REG_W(dp_res->phy_base,
  341. DP_PHY_TX2_TX3_LANE_CTL, 0x05);
  342. /* TX-0 register configuration */
  343. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TRANSCEIVER_BIAS_EN, 0x1a);
  344. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_VMODE_CTRL1, 0x40);
  345. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  346. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_INTERFACE_SELECT, 0x3d);
  347. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_CLKBUF_ENABLE, 0x0f);
  348. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_RESET_TSYNC_EN, 0x03);
  349. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TRAN_DRVR_EMP_EN, 0x03);
  350. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  351. TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  352. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_INTERFACE_MODE, 0x00);
  353. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_BAND, 0x4);
  354. /* TX-1 register configuration */
  355. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TRANSCEIVER_BIAS_EN, 0x1a);
  356. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_VMODE_CTRL1, 0x40);
  357. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  358. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_INTERFACE_SELECT, 0x3d);
  359. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_CLKBUF_ENABLE, 0x0f);
  360. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_RESET_TSYNC_EN, 0x03);
  361. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TRAN_DRVR_EMP_EN, 0x03);
  362. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  363. TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  364. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_INTERFACE_MODE, 0x00);
  365. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_BAND, 0x4);
  366. /* Make sure the PHY register writes are done */
  367. wmb();
  368. /* dependent on the vco frequency */
  369. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_VCO_DIV, pdb->phy_vco_div);
  370. return res;
  371. }
  372. static bool dp_10nm_pll_lock_status(struct mdss_pll_resources *dp_res)
  373. {
  374. u32 status;
  375. bool pll_locked;
  376. /* poll for PLL lock status */
  377. if (readl_poll_timeout_atomic((dp_res->pll_base +
  378. QSERDES_COM_C_READY_STATUS),
  379. status,
  380. ((status & BIT(0)) > 0),
  381. DP_PHY_PLL_POLL_SLEEP_US,
  382. DP_PHY_PLL_POLL_TIMEOUT_US)) {
  383. pr_err("%s: C_READY status is not high. Status=%x\n",
  384. __func__, status);
  385. pll_locked = false;
  386. } else {
  387. pll_locked = true;
  388. }
  389. return pll_locked;
  390. }
  391. static bool dp_10nm_phy_rdy_status(struct mdss_pll_resources *dp_res)
  392. {
  393. u32 status;
  394. bool phy_ready = true;
  395. /* poll for PHY ready status */
  396. if (readl_poll_timeout_atomic((dp_res->phy_base +
  397. DP_PHY_STATUS),
  398. status,
  399. ((status & (BIT(1))) > 0),
  400. DP_PHY_PLL_POLL_SLEEP_US,
  401. DP_PHY_PLL_POLL_TIMEOUT_US)) {
  402. pr_err("%s: Phy_ready is not high. Status=%x\n",
  403. __func__, status);
  404. phy_ready = false;
  405. }
  406. return phy_ready;
  407. }
  408. static int dp_pll_enable_10nm(struct clk_hw *hw)
  409. {
  410. int rc = 0;
  411. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  412. struct mdss_pll_resources *dp_res = vco->priv;
  413. struct dp_pll_db *pdb = (struct dp_pll_db *)dp_res->priv;
  414. u32 bias_en, drvr_en;
  415. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_AUX_CFG2, 0x04);
  416. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x01);
  417. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x05);
  418. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x01);
  419. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x09);
  420. wmb(); /* Make sure the PHY register writes are done */
  421. MDSS_PLL_REG_W(dp_res->pll_base, QSERDES_COM_RESETSM_CNTRL, 0x20);
  422. wmb(); /* Make sure the PLL register writes are done */
  423. if (!dp_10nm_pll_lock_status(dp_res)) {
  424. rc = -EINVAL;
  425. goto lock_err;
  426. }
  427. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x19);
  428. /* Make sure the PHY register writes are done */
  429. wmb();
  430. /* poll for PHY ready status */
  431. if (!dp_10nm_phy_rdy_status(dp_res)) {
  432. rc = -EINVAL;
  433. goto lock_err;
  434. }
  435. pr_debug("%s: PLL is locked\n", __func__);
  436. if (pdb->lane_cnt == 1) {
  437. bias_en = 0x3e;
  438. drvr_en = 0x13;
  439. } else {
  440. bias_en = 0x3f;
  441. drvr_en = 0x10;
  442. }
  443. if (pdb->lane_cnt != 4) {
  444. if (pdb->orientation == ORIENTATION_CC1) {
  445. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  446. TXn_HIGHZ_DRVR_EN, drvr_en);
  447. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  448. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  449. } else {
  450. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  451. TXn_HIGHZ_DRVR_EN, drvr_en);
  452. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  453. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  454. }
  455. } else {
  456. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_HIGHZ_DRVR_EN, drvr_en);
  457. MDSS_PLL_REG_W(dp_res->ln_tx0_base,
  458. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  459. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_HIGHZ_DRVR_EN, drvr_en);
  460. MDSS_PLL_REG_W(dp_res->ln_tx1_base,
  461. TXn_TRANSCEIVER_BIAS_EN, bias_en);
  462. }
  463. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_POL_INV, 0x0a);
  464. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_POL_INV, 0x0a);
  465. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x18);
  466. udelay(2000);
  467. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_CFG, 0x19);
  468. /*
  469. * Make sure all the register writes are completed before
  470. * doing any other operation
  471. */
  472. wmb();
  473. /* poll for PHY ready status */
  474. if (!dp_10nm_phy_rdy_status(dp_res)) {
  475. rc = -EINVAL;
  476. goto lock_err;
  477. }
  478. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_DRV_LVL, 0x38);
  479. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_DRV_LVL, 0x38);
  480. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_TX_EMP_POST1_LVL, 0x20);
  481. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_TX_EMP_POST1_LVL, 0x20);
  482. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_RES_CODE_LANE_OFFSET_TX, 0x06);
  483. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_RES_CODE_LANE_OFFSET_TX, 0x06);
  484. MDSS_PLL_REG_W(dp_res->ln_tx0_base, TXn_RES_CODE_LANE_OFFSET_RX, 0x07);
  485. MDSS_PLL_REG_W(dp_res->ln_tx1_base, TXn_RES_CODE_LANE_OFFSET_RX, 0x07);
  486. /* Make sure the PHY register writes are done */
  487. wmb();
  488. lock_err:
  489. return rc;
  490. }
  491. static int dp_pll_disable_10nm(struct clk_hw *hw)
  492. {
  493. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  494. struct mdss_pll_resources *dp_res = vco->priv;
  495. /* Assert DP PHY power down */
  496. MDSS_PLL_REG_W(dp_res->phy_base, DP_PHY_PD_CTL, 0x2);
  497. /*
  498. * Make sure all the register writes to disable PLL are
  499. * completed before doing any other operation
  500. */
  501. wmb();
  502. return 0;
  503. }
  504. int dp_vco_prepare_10nm(struct clk_hw *hw)
  505. {
  506. int rc = 0;
  507. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  508. struct mdss_pll_resources *dp_res = vco->priv;
  509. pr_debug("rate=%ld\n", vco->rate);
  510. rc = mdss_pll_resource_enable(dp_res, true);
  511. if (rc) {
  512. pr_err("Failed to enable mdss DP pll resources\n");
  513. goto error;
  514. }
  515. if ((dp_res->vco_cached_rate != 0)
  516. && (dp_res->vco_cached_rate == vco->rate)) {
  517. rc = vco->hw.init->ops->set_rate(hw,
  518. dp_res->vco_cached_rate, dp_res->vco_cached_rate);
  519. if (rc) {
  520. pr_err("index=%d vco_set_rate failed. rc=%d\n",
  521. rc, dp_res->index);
  522. mdss_pll_resource_enable(dp_res, false);
  523. goto error;
  524. }
  525. }
  526. rc = dp_pll_enable_10nm(hw);
  527. if (rc) {
  528. mdss_pll_resource_enable(dp_res, false);
  529. pr_err("ndx=%d failed to enable dp pll\n",
  530. dp_res->index);
  531. goto error;
  532. }
  533. mdss_pll_resource_enable(dp_res, false);
  534. error:
  535. return rc;
  536. }
  537. void dp_vco_unprepare_10nm(struct clk_hw *hw)
  538. {
  539. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  540. struct mdss_pll_resources *dp_res = vco->priv;
  541. if (!dp_res) {
  542. pr_err("Invalid input parameter\n");
  543. return;
  544. }
  545. if (!dp_res->pll_on &&
  546. mdss_pll_resource_enable(dp_res, true)) {
  547. pr_err("pll resource can't be enabled\n");
  548. return;
  549. }
  550. dp_res->vco_cached_rate = vco->rate;
  551. dp_pll_disable_10nm(hw);
  552. dp_res->handoff_resources = false;
  553. mdss_pll_resource_enable(dp_res, false);
  554. dp_res->pll_on = false;
  555. }
  556. int dp_vco_set_rate_10nm(struct clk_hw *hw, unsigned long rate,
  557. unsigned long parent_rate)
  558. {
  559. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  560. struct mdss_pll_resources *dp_res = vco->priv;
  561. int rc;
  562. rc = mdss_pll_resource_enable(dp_res, true);
  563. if (rc) {
  564. pr_err("pll resource can't be enabled\n");
  565. return rc;
  566. }
  567. pr_debug("DP lane CLK rate=%ld\n", rate);
  568. rc = dp_config_vco_rate_10nm(vco, rate);
  569. if (rc)
  570. pr_err("%s: Failed to set clk rate\n", __func__);
  571. mdss_pll_resource_enable(dp_res, false);
  572. vco->rate = rate;
  573. return 0;
  574. }
  575. unsigned long dp_vco_recalc_rate_10nm(struct clk_hw *hw,
  576. unsigned long parent_rate)
  577. {
  578. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  579. int rc;
  580. u32 div, hsclk_div, link_clk_div = 0;
  581. u64 vco_rate;
  582. struct mdss_pll_resources *dp_res = vco->priv;
  583. rc = mdss_pll_resource_enable(dp_res, true);
  584. if (rc) {
  585. pr_err("Failed to enable mdss DP pll=%d\n", dp_res->index);
  586. return rc;
  587. }
  588. div = MDSS_PLL_REG_R(dp_res->pll_base, QSERDES_COM_HSCLK_SEL);
  589. div &= 0x0f;
  590. if (div == 12)
  591. hsclk_div = 6; /* Default */
  592. else if (div == 4)
  593. hsclk_div = 4;
  594. else if (div == 0)
  595. hsclk_div = 2;
  596. else if (div == 3)
  597. hsclk_div = 1;
  598. else {
  599. pr_debug("unknown divider. forcing to default\n");
  600. hsclk_div = 5;
  601. }
  602. div = MDSS_PLL_REG_R(dp_res->phy_base, DP_PHY_AUX_CFG2);
  603. div >>= 2;
  604. if ((div & 0x3) == 0)
  605. link_clk_div = 5;
  606. else if ((div & 0x3) == 1)
  607. link_clk_div = 10;
  608. else if ((div & 0x3) == 2)
  609. link_clk_div = 20;
  610. else
  611. pr_err("%s: unsupported div. Phy_mode: %d\n", __func__, div);
  612. if (link_clk_div == 20) {
  613. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  614. } else {
  615. if (hsclk_div == 6)
  616. vco_rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  617. else if (hsclk_div == 4)
  618. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  619. else if (hsclk_div == 2)
  620. vco_rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  621. else
  622. vco_rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  623. }
  624. pr_debug("returning vco rate = %lu\n", (unsigned long)vco_rate);
  625. mdss_pll_resource_enable(dp_res, false);
  626. dp_res->vco_cached_rate = vco->rate = vco_rate;
  627. return (unsigned long)vco_rate;
  628. }
  629. long dp_vco_round_rate_10nm(struct clk_hw *hw, unsigned long rate,
  630. unsigned long *parent_rate)
  631. {
  632. unsigned long rrate = rate;
  633. struct dp_pll_vco_clk *vco = to_dp_vco_hw(hw);
  634. if (rate <= vco->min_rate)
  635. rrate = vco->min_rate;
  636. else if (rate <= DP_VCO_HSCLK_RATE_2700MHZDIV1000)
  637. rrate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  638. else if (rate <= DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  639. rrate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  640. else
  641. rrate = vco->max_rate;
  642. pr_debug("%s: rrate=%ld\n", __func__, rrate);
  643. *parent_rate = rrate;
  644. return rrate;
  645. }