counters.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB
  2. /*
  3. * Copyright (c) 2013-2020, Mellanox Technologies inc. All rights reserved.
  4. */
  5. #include "mlx5_ib.h"
  6. #include <linux/mlx5/eswitch.h>
  7. #include "counters.h"
  8. #include "ib_rep.h"
  9. #include "qp.h"
  10. struct mlx5_ib_counter {
  11. const char *name;
  12. size_t offset;
  13. };
  14. #define INIT_Q_COUNTER(_name) \
  15. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  16. static const struct mlx5_ib_counter basic_q_cnts[] = {
  17. INIT_Q_COUNTER(rx_write_requests),
  18. INIT_Q_COUNTER(rx_read_requests),
  19. INIT_Q_COUNTER(rx_atomic_requests),
  20. INIT_Q_COUNTER(out_of_buffer),
  21. };
  22. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  23. INIT_Q_COUNTER(out_of_sequence),
  24. };
  25. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  26. INIT_Q_COUNTER(duplicate_request),
  27. INIT_Q_COUNTER(rnr_nak_retry_err),
  28. INIT_Q_COUNTER(packet_seq_err),
  29. INIT_Q_COUNTER(implied_nak_seq_err),
  30. INIT_Q_COUNTER(local_ack_timeout_err),
  31. };
  32. #define INIT_CONG_COUNTER(_name) \
  33. { .name = #_name, .offset = \
  34. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  35. static const struct mlx5_ib_counter cong_cnts[] = {
  36. INIT_CONG_COUNTER(rp_cnp_ignored),
  37. INIT_CONG_COUNTER(rp_cnp_handled),
  38. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  39. INIT_CONG_COUNTER(np_cnp_sent),
  40. };
  41. static const struct mlx5_ib_counter extended_err_cnts[] = {
  42. INIT_Q_COUNTER(resp_local_length_error),
  43. INIT_Q_COUNTER(resp_cqe_error),
  44. INIT_Q_COUNTER(req_cqe_error),
  45. INIT_Q_COUNTER(req_remote_invalid_request),
  46. INIT_Q_COUNTER(req_remote_access_errors),
  47. INIT_Q_COUNTER(resp_remote_access_errors),
  48. INIT_Q_COUNTER(resp_cqe_flush_error),
  49. INIT_Q_COUNTER(req_cqe_flush_error),
  50. };
  51. static const struct mlx5_ib_counter roce_accl_cnts[] = {
  52. INIT_Q_COUNTER(roce_adp_retrans),
  53. INIT_Q_COUNTER(roce_adp_retrans_to),
  54. INIT_Q_COUNTER(roce_slow_restart),
  55. INIT_Q_COUNTER(roce_slow_restart_cnps),
  56. INIT_Q_COUNTER(roce_slow_restart_trans),
  57. };
  58. #define INIT_EXT_PPCNT_COUNTER(_name) \
  59. { .name = #_name, .offset = \
  60. MLX5_BYTE_OFF(ppcnt_reg, \
  61. counter_set.eth_extended_cntrs_grp_data_layout._name##_high)}
  62. static const struct mlx5_ib_counter ext_ppcnt_cnts[] = {
  63. INIT_EXT_PPCNT_COUNTER(rx_icrc_encapsulated),
  64. };
  65. static int mlx5_ib_read_counters(struct ib_counters *counters,
  66. struct ib_counters_read_attr *read_attr,
  67. struct uverbs_attr_bundle *attrs)
  68. {
  69. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  70. struct mlx5_read_counters_attr mread_attr = {};
  71. struct mlx5_ib_flow_counters_desc *desc;
  72. int ret, i;
  73. mutex_lock(&mcounters->mcntrs_mutex);
  74. if (mcounters->cntrs_max_index > read_attr->ncounters) {
  75. ret = -EINVAL;
  76. goto err_bound;
  77. }
  78. mread_attr.out = kcalloc(mcounters->counters_num, sizeof(u64),
  79. GFP_KERNEL);
  80. if (!mread_attr.out) {
  81. ret = -ENOMEM;
  82. goto err_bound;
  83. }
  84. mread_attr.hw_cntrs_hndl = mcounters->hw_cntrs_hndl;
  85. mread_attr.flags = read_attr->flags;
  86. ret = mcounters->read_counters(counters->device, &mread_attr);
  87. if (ret)
  88. goto err_read;
  89. /* do the pass over the counters data array to assign according to the
  90. * descriptions and indexing pairs
  91. */
  92. desc = mcounters->counters_data;
  93. for (i = 0; i < mcounters->ncounters; i++)
  94. read_attr->counters_buff[desc[i].index] += mread_attr.out[desc[i].description];
  95. err_read:
  96. kfree(mread_attr.out);
  97. err_bound:
  98. mutex_unlock(&mcounters->mcntrs_mutex);
  99. return ret;
  100. }
  101. static int mlx5_ib_destroy_counters(struct ib_counters *counters)
  102. {
  103. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  104. mlx5_ib_counters_clear_description(counters);
  105. if (mcounters->hw_cntrs_hndl)
  106. mlx5_fc_destroy(to_mdev(counters->device)->mdev,
  107. mcounters->hw_cntrs_hndl);
  108. return 0;
  109. }
  110. static int mlx5_ib_create_counters(struct ib_counters *counters,
  111. struct uverbs_attr_bundle *attrs)
  112. {
  113. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  114. mutex_init(&mcounters->mcntrs_mutex);
  115. return 0;
  116. }
  117. static bool is_mdev_switchdev_mode(const struct mlx5_core_dev *mdev)
  118. {
  119. return MLX5_ESWITCH_MANAGER(mdev) &&
  120. mlx5_ib_eswitch_mode(mdev->priv.eswitch) ==
  121. MLX5_ESWITCH_OFFLOADS;
  122. }
  123. static const struct mlx5_ib_counters *get_counters(struct mlx5_ib_dev *dev,
  124. u8 port_num)
  125. {
  126. return is_mdev_switchdev_mode(dev->mdev) ? &dev->port[0].cnts :
  127. &dev->port[port_num].cnts;
  128. }
  129. /**
  130. * mlx5_ib_get_counters_id - Returns counters id to use for device+port
  131. * @dev: Pointer to mlx5 IB device
  132. * @port_num: Zero based port number
  133. *
  134. * mlx5_ib_get_counters_id() Returns counters set id to use for given
  135. * device port combination in switchdev and non switchdev mode of the
  136. * parent device.
  137. */
  138. u16 mlx5_ib_get_counters_id(struct mlx5_ib_dev *dev, u8 port_num)
  139. {
  140. const struct mlx5_ib_counters *cnts = get_counters(dev, port_num);
  141. return cnts->set_id;
  142. }
  143. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  144. u8 port_num)
  145. {
  146. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  147. const struct mlx5_ib_counters *cnts;
  148. bool is_switchdev = is_mdev_switchdev_mode(dev->mdev);
  149. if ((is_switchdev && port_num) || (!is_switchdev && !port_num))
  150. return NULL;
  151. cnts = get_counters(dev, port_num - 1);
  152. return rdma_alloc_hw_stats_struct(cnts->names,
  153. cnts->num_q_counters +
  154. cnts->num_cong_counters +
  155. cnts->num_ext_ppcnt_counters,
  156. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  157. }
  158. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  159. const struct mlx5_ib_counters *cnts,
  160. struct rdma_hw_stats *stats,
  161. u16 set_id)
  162. {
  163. u32 out[MLX5_ST_SZ_DW(query_q_counter_out)] = {};
  164. u32 in[MLX5_ST_SZ_DW(query_q_counter_in)] = {};
  165. __be32 val;
  166. int ret, i;
  167. MLX5_SET(query_q_counter_in, in, opcode, MLX5_CMD_OP_QUERY_Q_COUNTER);
  168. MLX5_SET(query_q_counter_in, in, counter_set_id, set_id);
  169. ret = mlx5_cmd_exec_inout(mdev, query_q_counter, in, out);
  170. if (ret)
  171. return ret;
  172. for (i = 0; i < cnts->num_q_counters; i++) {
  173. val = *(__be32 *)((void *)out + cnts->offsets[i]);
  174. stats->value[i] = (u64)be32_to_cpu(val);
  175. }
  176. return 0;
  177. }
  178. static int mlx5_ib_query_ext_ppcnt_counters(struct mlx5_ib_dev *dev,
  179. const struct mlx5_ib_counters *cnts,
  180. struct rdma_hw_stats *stats)
  181. {
  182. int offset = cnts->num_q_counters + cnts->num_cong_counters;
  183. u32 in[MLX5_ST_SZ_DW(ppcnt_reg)] = {};
  184. int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
  185. int ret, i;
  186. void *out;
  187. out = kvzalloc(sz, GFP_KERNEL);
  188. if (!out)
  189. return -ENOMEM;
  190. MLX5_SET(ppcnt_reg, in, local_port, 1);
  191. MLX5_SET(ppcnt_reg, in, grp, MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP);
  192. ret = mlx5_core_access_reg(dev->mdev, in, sz, out, sz, MLX5_REG_PPCNT,
  193. 0, 0);
  194. if (ret)
  195. goto free;
  196. for (i = 0; i < cnts->num_ext_ppcnt_counters; i++)
  197. stats->value[i + offset] =
  198. be64_to_cpup((__be64 *)(out +
  199. cnts->offsets[i + offset]));
  200. free:
  201. kvfree(out);
  202. return ret;
  203. }
  204. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  205. struct rdma_hw_stats *stats,
  206. u8 port_num, int index)
  207. {
  208. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  209. const struct mlx5_ib_counters *cnts = get_counters(dev, port_num - 1);
  210. struct mlx5_core_dev *mdev;
  211. int ret, num_counters;
  212. u8 mdev_port_num;
  213. if (!stats)
  214. return -EINVAL;
  215. num_counters = cnts->num_q_counters +
  216. cnts->num_cong_counters +
  217. cnts->num_ext_ppcnt_counters;
  218. /* q_counters are per IB device, query the master mdev */
  219. ret = mlx5_ib_query_q_counters(dev->mdev, cnts, stats, cnts->set_id);
  220. if (ret)
  221. return ret;
  222. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  223. ret = mlx5_ib_query_ext_ppcnt_counters(dev, cnts, stats);
  224. if (ret)
  225. return ret;
  226. }
  227. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  228. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  229. &mdev_port_num);
  230. if (!mdev) {
  231. /* If port is not affiliated yet, its in down state
  232. * which doesn't have any counters yet, so it would be
  233. * zero. So no need to read from the HCA.
  234. */
  235. goto done;
  236. }
  237. ret = mlx5_lag_query_cong_counters(dev->mdev,
  238. stats->value +
  239. cnts->num_q_counters,
  240. cnts->num_cong_counters,
  241. cnts->offsets +
  242. cnts->num_q_counters);
  243. mlx5_ib_put_native_port_mdev(dev, port_num);
  244. if (ret)
  245. return ret;
  246. }
  247. done:
  248. return num_counters;
  249. }
  250. static struct rdma_hw_stats *
  251. mlx5_ib_counter_alloc_stats(struct rdma_counter *counter)
  252. {
  253. struct mlx5_ib_dev *dev = to_mdev(counter->device);
  254. const struct mlx5_ib_counters *cnts =
  255. get_counters(dev, counter->port - 1);
  256. return rdma_alloc_hw_stats_struct(cnts->names,
  257. cnts->num_q_counters +
  258. cnts->num_cong_counters +
  259. cnts->num_ext_ppcnt_counters,
  260. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  261. }
  262. static int mlx5_ib_counter_update_stats(struct rdma_counter *counter)
  263. {
  264. struct mlx5_ib_dev *dev = to_mdev(counter->device);
  265. const struct mlx5_ib_counters *cnts =
  266. get_counters(dev, counter->port - 1);
  267. return mlx5_ib_query_q_counters(dev->mdev, cnts,
  268. counter->stats, counter->id);
  269. }
  270. static int mlx5_ib_counter_dealloc(struct rdma_counter *counter)
  271. {
  272. struct mlx5_ib_dev *dev = to_mdev(counter->device);
  273. u32 in[MLX5_ST_SZ_DW(dealloc_q_counter_in)] = {};
  274. if (!counter->id)
  275. return 0;
  276. MLX5_SET(dealloc_q_counter_in, in, opcode,
  277. MLX5_CMD_OP_DEALLOC_Q_COUNTER);
  278. MLX5_SET(dealloc_q_counter_in, in, counter_set_id, counter->id);
  279. return mlx5_cmd_exec_in(dev->mdev, dealloc_q_counter, in);
  280. }
  281. static int mlx5_ib_counter_bind_qp(struct rdma_counter *counter,
  282. struct ib_qp *qp)
  283. {
  284. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  285. int err;
  286. if (!counter->id) {
  287. u32 out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {};
  288. u32 in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {};
  289. MLX5_SET(alloc_q_counter_in, in, opcode,
  290. MLX5_CMD_OP_ALLOC_Q_COUNTER);
  291. MLX5_SET(alloc_q_counter_in, in, uid, MLX5_SHARED_RESOURCE_UID);
  292. err = mlx5_cmd_exec_inout(dev->mdev, alloc_q_counter, in, out);
  293. if (err)
  294. return err;
  295. counter->id =
  296. MLX5_GET(alloc_q_counter_out, out, counter_set_id);
  297. }
  298. err = mlx5_ib_qp_set_counter(qp, counter);
  299. if (err)
  300. goto fail_set_counter;
  301. return 0;
  302. fail_set_counter:
  303. mlx5_ib_counter_dealloc(counter);
  304. counter->id = 0;
  305. return err;
  306. }
  307. static int mlx5_ib_counter_unbind_qp(struct ib_qp *qp)
  308. {
  309. return mlx5_ib_qp_set_counter(qp, NULL);
  310. }
  311. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  312. const char **names,
  313. size_t *offsets)
  314. {
  315. int i;
  316. int j = 0;
  317. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  318. names[j] = basic_q_cnts[i].name;
  319. offsets[j] = basic_q_cnts[i].offset;
  320. }
  321. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  322. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  323. names[j] = out_of_seq_q_cnts[i].name;
  324. offsets[j] = out_of_seq_q_cnts[i].offset;
  325. }
  326. }
  327. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  328. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  329. names[j] = retrans_q_cnts[i].name;
  330. offsets[j] = retrans_q_cnts[i].offset;
  331. }
  332. }
  333. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  334. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  335. names[j] = extended_err_cnts[i].name;
  336. offsets[j] = extended_err_cnts[i].offset;
  337. }
  338. }
  339. if (MLX5_CAP_GEN(dev->mdev, roce_accl)) {
  340. for (i = 0; i < ARRAY_SIZE(roce_accl_cnts); i++, j++) {
  341. names[j] = roce_accl_cnts[i].name;
  342. offsets[j] = roce_accl_cnts[i].offset;
  343. }
  344. }
  345. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  346. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  347. names[j] = cong_cnts[i].name;
  348. offsets[j] = cong_cnts[i].offset;
  349. }
  350. }
  351. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  352. for (i = 0; i < ARRAY_SIZE(ext_ppcnt_cnts); i++, j++) {
  353. names[j] = ext_ppcnt_cnts[i].name;
  354. offsets[j] = ext_ppcnt_cnts[i].offset;
  355. }
  356. }
  357. }
  358. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  359. struct mlx5_ib_counters *cnts)
  360. {
  361. u32 num_counters;
  362. num_counters = ARRAY_SIZE(basic_q_cnts);
  363. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  364. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  365. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  366. num_counters += ARRAY_SIZE(retrans_q_cnts);
  367. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  368. num_counters += ARRAY_SIZE(extended_err_cnts);
  369. if (MLX5_CAP_GEN(dev->mdev, roce_accl))
  370. num_counters += ARRAY_SIZE(roce_accl_cnts);
  371. cnts->num_q_counters = num_counters;
  372. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  373. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  374. num_counters += ARRAY_SIZE(cong_cnts);
  375. }
  376. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  377. cnts->num_ext_ppcnt_counters = ARRAY_SIZE(ext_ppcnt_cnts);
  378. num_counters += ARRAY_SIZE(ext_ppcnt_cnts);
  379. }
  380. cnts->names = kcalloc(num_counters, sizeof(*cnts->names), GFP_KERNEL);
  381. if (!cnts->names)
  382. return -ENOMEM;
  383. cnts->offsets = kcalloc(num_counters,
  384. sizeof(*cnts->offsets), GFP_KERNEL);
  385. if (!cnts->offsets)
  386. goto err_names;
  387. return 0;
  388. err_names:
  389. kfree(cnts->names);
  390. cnts->names = NULL;
  391. return -ENOMEM;
  392. }
  393. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  394. {
  395. u32 in[MLX5_ST_SZ_DW(dealloc_q_counter_in)] = {};
  396. int num_cnt_ports;
  397. int i;
  398. num_cnt_ports = is_mdev_switchdev_mode(dev->mdev) ? 1 : dev->num_ports;
  399. MLX5_SET(dealloc_q_counter_in, in, opcode,
  400. MLX5_CMD_OP_DEALLOC_Q_COUNTER);
  401. for (i = 0; i < num_cnt_ports; i++) {
  402. if (dev->port[i].cnts.set_id) {
  403. MLX5_SET(dealloc_q_counter_in, in, counter_set_id,
  404. dev->port[i].cnts.set_id);
  405. mlx5_cmd_exec_in(dev->mdev, dealloc_q_counter, in);
  406. }
  407. kfree(dev->port[i].cnts.names);
  408. kfree(dev->port[i].cnts.offsets);
  409. }
  410. }
  411. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  412. {
  413. u32 out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {};
  414. u32 in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {};
  415. int num_cnt_ports;
  416. int err = 0;
  417. int i;
  418. bool is_shared;
  419. MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
  420. is_shared = MLX5_CAP_GEN(dev->mdev, log_max_uctx) != 0;
  421. num_cnt_ports = is_mdev_switchdev_mode(dev->mdev) ? 1 : dev->num_ports;
  422. for (i = 0; i < num_cnt_ports; i++) {
  423. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  424. if (err)
  425. goto err_alloc;
  426. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  427. dev->port[i].cnts.offsets);
  428. MLX5_SET(alloc_q_counter_in, in, uid,
  429. is_shared ? MLX5_SHARED_RESOURCE_UID : 0);
  430. err = mlx5_cmd_exec_inout(dev->mdev, alloc_q_counter, in, out);
  431. if (err) {
  432. mlx5_ib_warn(dev,
  433. "couldn't allocate queue counter for port %d, err %d\n",
  434. i + 1, err);
  435. goto err_alloc;
  436. }
  437. dev->port[i].cnts.set_id =
  438. MLX5_GET(alloc_q_counter_out, out, counter_set_id);
  439. }
  440. return 0;
  441. err_alloc:
  442. mlx5_ib_dealloc_counters(dev);
  443. return err;
  444. }
  445. static int read_flow_counters(struct ib_device *ibdev,
  446. struct mlx5_read_counters_attr *read_attr)
  447. {
  448. struct mlx5_fc *fc = read_attr->hw_cntrs_hndl;
  449. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  450. return mlx5_fc_query(dev->mdev, fc,
  451. &read_attr->out[IB_COUNTER_PACKETS],
  452. &read_attr->out[IB_COUNTER_BYTES]);
  453. }
  454. /* flow counters currently expose two counters packets and bytes */
  455. #define FLOW_COUNTERS_NUM 2
  456. static int counters_set_description(
  457. struct ib_counters *counters, enum mlx5_ib_counters_type counters_type,
  458. struct mlx5_ib_flow_counters_desc *desc_data, u32 ncounters)
  459. {
  460. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  461. u32 cntrs_max_index = 0;
  462. int i;
  463. if (counters_type != MLX5_IB_COUNTERS_FLOW)
  464. return -EINVAL;
  465. /* init the fields for the object */
  466. mcounters->type = counters_type;
  467. mcounters->read_counters = read_flow_counters;
  468. mcounters->counters_num = FLOW_COUNTERS_NUM;
  469. mcounters->ncounters = ncounters;
  470. /* each counter entry have both description and index pair */
  471. for (i = 0; i < ncounters; i++) {
  472. if (desc_data[i].description > IB_COUNTER_BYTES)
  473. return -EINVAL;
  474. if (cntrs_max_index <= desc_data[i].index)
  475. cntrs_max_index = desc_data[i].index + 1;
  476. }
  477. mutex_lock(&mcounters->mcntrs_mutex);
  478. mcounters->counters_data = desc_data;
  479. mcounters->cntrs_max_index = cntrs_max_index;
  480. mutex_unlock(&mcounters->mcntrs_mutex);
  481. return 0;
  482. }
  483. #define MAX_COUNTERS_NUM (USHRT_MAX / (sizeof(u32) * 2))
  484. int mlx5_ib_flow_counters_set_data(struct ib_counters *ibcounters,
  485. struct mlx5_ib_create_flow *ucmd)
  486. {
  487. struct mlx5_ib_mcounters *mcounters = to_mcounters(ibcounters);
  488. struct mlx5_ib_flow_counters_data *cntrs_data = NULL;
  489. struct mlx5_ib_flow_counters_desc *desc_data = NULL;
  490. bool hw_hndl = false;
  491. int ret = 0;
  492. if (ucmd && ucmd->ncounters_data != 0) {
  493. cntrs_data = ucmd->data;
  494. if (cntrs_data->ncounters > MAX_COUNTERS_NUM)
  495. return -EINVAL;
  496. desc_data = kcalloc(cntrs_data->ncounters,
  497. sizeof(*desc_data),
  498. GFP_KERNEL);
  499. if (!desc_data)
  500. return -ENOMEM;
  501. if (copy_from_user(desc_data,
  502. u64_to_user_ptr(cntrs_data->counters_data),
  503. sizeof(*desc_data) * cntrs_data->ncounters)) {
  504. ret = -EFAULT;
  505. goto free;
  506. }
  507. }
  508. if (!mcounters->hw_cntrs_hndl) {
  509. mcounters->hw_cntrs_hndl = mlx5_fc_create(
  510. to_mdev(ibcounters->device)->mdev, false);
  511. if (IS_ERR(mcounters->hw_cntrs_hndl)) {
  512. ret = PTR_ERR(mcounters->hw_cntrs_hndl);
  513. goto free;
  514. }
  515. hw_hndl = true;
  516. }
  517. if (desc_data) {
  518. /* counters already bound to at least one flow */
  519. if (mcounters->cntrs_max_index) {
  520. ret = -EINVAL;
  521. goto free_hndl;
  522. }
  523. ret = counters_set_description(ibcounters,
  524. MLX5_IB_COUNTERS_FLOW,
  525. desc_data,
  526. cntrs_data->ncounters);
  527. if (ret)
  528. goto free_hndl;
  529. } else if (!mcounters->cntrs_max_index) {
  530. /* counters not bound yet, must have udata passed */
  531. ret = -EINVAL;
  532. goto free_hndl;
  533. }
  534. return 0;
  535. free_hndl:
  536. if (hw_hndl) {
  537. mlx5_fc_destroy(to_mdev(ibcounters->device)->mdev,
  538. mcounters->hw_cntrs_hndl);
  539. mcounters->hw_cntrs_hndl = NULL;
  540. }
  541. free:
  542. kfree(desc_data);
  543. return ret;
  544. }
  545. void mlx5_ib_counters_clear_description(struct ib_counters *counters)
  546. {
  547. struct mlx5_ib_mcounters *mcounters;
  548. if (!counters || atomic_read(&counters->usecnt) != 1)
  549. return;
  550. mcounters = to_mcounters(counters);
  551. mutex_lock(&mcounters->mcntrs_mutex);
  552. kfree(mcounters->counters_data);
  553. mcounters->counters_data = NULL;
  554. mcounters->cntrs_max_index = 0;
  555. mutex_unlock(&mcounters->mcntrs_mutex);
  556. }
  557. static const struct ib_device_ops hw_stats_ops = {
  558. .alloc_hw_stats = mlx5_ib_alloc_hw_stats,
  559. .get_hw_stats = mlx5_ib_get_hw_stats,
  560. .counter_bind_qp = mlx5_ib_counter_bind_qp,
  561. .counter_unbind_qp = mlx5_ib_counter_unbind_qp,
  562. .counter_dealloc = mlx5_ib_counter_dealloc,
  563. .counter_alloc_stats = mlx5_ib_counter_alloc_stats,
  564. .counter_update_stats = mlx5_ib_counter_update_stats,
  565. };
  566. static const struct ib_device_ops counters_ops = {
  567. .create_counters = mlx5_ib_create_counters,
  568. .destroy_counters = mlx5_ib_destroy_counters,
  569. .read_counters = mlx5_ib_read_counters,
  570. INIT_RDMA_OBJ_SIZE(ib_counters, mlx5_ib_mcounters, ibcntrs),
  571. };
  572. int mlx5_ib_counters_init(struct mlx5_ib_dev *dev)
  573. {
  574. ib_set_device_ops(&dev->ib_dev, &counters_ops);
  575. if (!MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  576. return 0;
  577. ib_set_device_ops(&dev->ib_dev, &hw_stats_ops);
  578. return mlx5_ib_alloc_counters(dev);
  579. }
  580. void mlx5_ib_counters_cleanup(struct mlx5_ib_dev *dev)
  581. {
  582. if (!MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  583. return;
  584. mlx5_ib_dealloc_counters(dev);
  585. }