RISC-V: Device, timer, IRQs, and the SBI
This patch contains code that interfaces with devices that are mandated by the RISC-V supervisor specification and that don't have explicit drivers anywhere else in the tree. This includes the staticly defined interrupts, the CSR-mapped timer, and virtualized SBI devices. Signed-off-by: Palmer Dabbelt <palmer@dabbelt.com>
This commit is contained in:
28
arch/riscv/include/asm/delay.h
Normal file
28
arch/riscv/include/asm/delay.h
Normal file
@@ -0,0 +1,28 @@
|
||||
/*
|
||||
* Copyright (C) 2009 Chen Liqin <liqin.chen@sunplusct.com>
|
||||
* Copyright (C) 2016 Regents of the University of California
|
||||
*
|
||||
* This program is free software; you can redistribute it and/or
|
||||
* modify it under the terms of the GNU General Public License
|
||||
* as published by the Free Software Foundation, version 2.
|
||||
*
|
||||
* This program is distributed in the hope that it will be useful,
|
||||
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
||||
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
||||
* GNU General Public License for more details.
|
||||
*/
|
||||
|
||||
#ifndef _ASM_RISCV_DELAY_H
|
||||
#define _ASM_RISCV_DELAY_H
|
||||
|
||||
extern unsigned long riscv_timebase;
|
||||
|
||||
#define udelay udelay
|
||||
extern void udelay(unsigned long usecs);
|
||||
|
||||
#define ndelay ndelay
|
||||
extern void ndelay(unsigned long nsecs);
|
||||
|
||||
extern void __delay(unsigned long cycles);
|
||||
|
||||
#endif /* _ASM_RISCV_DELAY_H */
|
Reference in New Issue
Block a user