Merge tag 'armsoc-drivers' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
Pull ARM SoC driver updates from Arnd Bergmann: "Driver updates for ARM SoCs, including a couple of newly added drivers: - The Qualcomm external bus interface 2 (EBI2), used in some of their mobile phone chips for connecting flash memory, LCD displays or other peripherals - Secure monitor firmware for Amlogic SoCs, and an NVMEM driver for the EFUSE based on that firmware interface. - Perf support for the AppliedMicro X-Gene performance monitor unit - Reset driver for STMicroelectronics STM32 - Reset driver for SocioNext UniPhier SoCs Aside from these, there are minor updates to SoC-specific bus, clocksource, firmware, pinctrl, reset, rtc and pmic drivers" * tag 'armsoc-drivers' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc: (50 commits) bus: qcom-ebi2: depend on HAS_IOMEM pinctrl: mvebu: orion5x: Generalise mv88f5181l support for 88f5181 clk: mvebu: Add clk support for the orion5x SoC mv88f5181 dt-bindings: EXYNOS: Add Exynos5433 PMU compatible clocksource: exynos_mct: Add the support for ARM64 perf: xgene: Add APM X-Gene SoC Performance Monitoring Unit driver Documentation: Add documentation for APM X-Gene SoC PMU DTS binding MAINTAINERS: Add entry for APM X-Gene SoC PMU driver bus: qcom: add EBI2 driver bus: qcom: add EBI2 device tree bindings rtc: rtc-pm8xxx: Add support for pm8018 rtc nvmem: amlogic: Add Amlogic Meson EFUSE driver firmware: Amlogic: Add secure monitor driver soc: qcom: smd: Reset rx tail rather than tx memory: atmel-sdramc: fix a possible NULL dereference reset: hi6220: allow to compile test driver on other architectures reset: zynq: add driver Kconfig option reset: sunxi: add driver Kconfig option reset: stm32: add driver Kconfig option reset: socfpga: add driver Kconfig option ...
This commit is contained in:
98
include/dt-bindings/mfd/stm32f4-rcc.h
Normal file
98
include/dt-bindings/mfd/stm32f4-rcc.h
Normal file
@@ -0,0 +1,98 @@
|
||||
/*
|
||||
* This header provides constants for the STM32F4 RCC IP
|
||||
*/
|
||||
|
||||
#ifndef _DT_BINDINGS_MFD_STM32F4_RCC_H
|
||||
#define _DT_BINDINGS_MFD_STM32F4_RCC_H
|
||||
|
||||
/* AHB1 */
|
||||
#define STM32F4_RCC_AHB1_GPIOA 0
|
||||
#define STM32F4_RCC_AHB1_GPIOB 1
|
||||
#define STM32F4_RCC_AHB1_GPIOC 2
|
||||
#define STM32F4_RCC_AHB1_GPIOD 3
|
||||
#define STM32F4_RCC_AHB1_GPIOE 4
|
||||
#define STM32F4_RCC_AHB1_GPIOF 5
|
||||
#define STM32F4_RCC_AHB1_GPIOG 6
|
||||
#define STM32F4_RCC_AHB1_GPIOH 7
|
||||
#define STM32F4_RCC_AHB1_GPIOI 8
|
||||
#define STM32F4_RCC_AHB1_GPIOJ 9
|
||||
#define STM32F4_RCC_AHB1_GPIOK 10
|
||||
#define STM32F4_RCC_AHB1_CRC 12
|
||||
#define STM32F4_RCC_AHB1_DMA1 21
|
||||
#define STM32F4_RCC_AHB1_DMA2 22
|
||||
#define STM32F4_RCC_AHB1_DMA2D 23
|
||||
#define STM32F4_RCC_AHB1_ETHMAC 25
|
||||
#define STM32F4_RCC_AHB1_OTGHS 29
|
||||
|
||||
#define STM32F4_AHB1_RESET(bit) (STM32F4_RCC_AHB1_##bit + (0x10 * 8))
|
||||
#define STM32F4_AHB1_CLOCK(bit) (STM32F4_RCC_AHB1_##bit + (0x30 * 8))
|
||||
|
||||
|
||||
/* AHB2 */
|
||||
#define STM32F4_RCC_AHB2_DCMI 0
|
||||
#define STM32F4_RCC_AHB2_CRYP 4
|
||||
#define STM32F4_RCC_AHB2_HASH 5
|
||||
#define STM32F4_RCC_AHB2_RNG 6
|
||||
#define STM32F4_RCC_AHB2_OTGFS 7
|
||||
|
||||
#define STM32F4_AHB2_RESET(bit) (STM32F4_RCC_AHB2_##bit + (0x14 * 8))
|
||||
#define STM32F4_AHB2_CLOCK(bit) (STM32F4_RCC_AHB2_##bit + (0x34 * 8))
|
||||
|
||||
/* AHB3 */
|
||||
#define STM32F4_RCC_AHB3_FMC 0
|
||||
|
||||
#define STM32F4_AHB3_RESET(bit) (STM32F4_RCC_AHB3_##bit + (0x18 * 8))
|
||||
#define STM32F4_AHB3_CLOCK(bit) (STM32F4_RCC_AHB3_##bit + (0x38 * 8))
|
||||
|
||||
/* APB1 */
|
||||
#define STM32F4_RCC_APB1_TIM2 0
|
||||
#define STM32F4_RCC_APB1_TIM3 1
|
||||
#define STM32F4_RCC_APB1_TIM4 2
|
||||
#define STM32F4_RCC_APB1_TIM5 3
|
||||
#define STM32F4_RCC_APB1_TIM6 4
|
||||
#define STM32F4_RCC_APB1_TIM7 5
|
||||
#define STM32F4_RCC_APB1_TIM12 6
|
||||
#define STM32F4_RCC_APB1_TIM13 7
|
||||
#define STM32F4_RCC_APB1_TIM14 8
|
||||
#define STM32F4_RCC_APB1_WWDG 11
|
||||
#define STM32F4_RCC_APB1_SPI2 14
|
||||
#define STM32F4_RCC_APB1_SPI3 15
|
||||
#define STM32F4_RCC_APB1_UART2 17
|
||||
#define STM32F4_RCC_APB1_UART3 18
|
||||
#define STM32F4_RCC_APB1_UART4 19
|
||||
#define STM32F4_RCC_APB1_UART5 20
|
||||
#define STM32F4_RCC_APB1_I2C1 21
|
||||
#define STM32F4_RCC_APB1_I2C2 22
|
||||
#define STM32F4_RCC_APB1_I2C3 23
|
||||
#define STM32F4_RCC_APB1_CAN1 25
|
||||
#define STM32F4_RCC_APB1_CAN2 26
|
||||
#define STM32F4_RCC_APB1_PWR 28
|
||||
#define STM32F4_RCC_APB1_DAC 29
|
||||
#define STM32F4_RCC_APB1_UART7 30
|
||||
#define STM32F4_RCC_APB1_UART8 31
|
||||
|
||||
#define STM32F4_APB1_RESET(bit) (STM32F4_RCC_APB1_##bit + (0x20 * 8))
|
||||
#define STM32F4_APB1_CLOCK(bit) (STM32F4_RCC_APB1_##bit + (0x40 * 8))
|
||||
|
||||
/* APB2 */
|
||||
#define STM32F4_RCC_APB2_TIM1 0
|
||||
#define STM32F4_RCC_APB2_TIM8 1
|
||||
#define STM32F4_RCC_APB2_USART1 4
|
||||
#define STM32F4_RCC_APB2_USART6 5
|
||||
#define STM32F4_RCC_APB2_ADC 8
|
||||
#define STM32F4_RCC_APB2_SDIO 11
|
||||
#define STM32F4_RCC_APB2_SPI1 12
|
||||
#define STM32F4_RCC_APB2_SPI4 13
|
||||
#define STM32F4_RCC_APB2_SYSCFG 14
|
||||
#define STM32F4_RCC_APB2_TIM9 16
|
||||
#define STM32F4_RCC_APB2_TIM10 17
|
||||
#define STM32F4_RCC_APB2_TIM11 18
|
||||
#define STM32F4_RCC_APB2_SPI5 20
|
||||
#define STM32F4_RCC_APB2_SPI6 21
|
||||
#define STM32F4_RCC_APB2_SAI1 22
|
||||
#define STM32F4_RCC_APB2_LTDC 26
|
||||
|
||||
#define STM32F4_APB2_RESET(bit) (STM32F4_RCC_APB2_##bit + (0x24 * 8))
|
||||
#define STM32F4_APB2_CLOCK(bit) (STM32F4_RCC_APB2_##bit + (0x44 * 8))
|
||||
|
||||
#endif /* _DT_BINDINGS_MFD_STM32F4_RCC_H */
|
Reference in New Issue
Block a user