|
|
|
@@ -26,7 +26,7 @@
|
|
|
|
|
clock-frequency = <0>;
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
atlclkin3_ck: atlclkin3_ck {
|
|
|
|
|
atl_clkin3_ck: atl_clkin3_ck {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
|
clock-frequency = <0>;
|
|
|
|
@@ -277,7 +277,7 @@
|
|
|
|
|
|
|
|
|
|
dpll_mpu_ck: dpll_mpu_ck {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,omap4-dpll-clock";
|
|
|
|
|
compatible = "ti,omap5-mpu-dpll-clock";
|
|
|
|
|
clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
|
|
|
|
|
reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
|
|
|
|
|
};
|
|
|
|
@@ -730,7 +730,7 @@
|
|
|
|
|
mcasp1_ahclkr_mux: mcasp1_ahclkr_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <28>;
|
|
|
|
|
reg = <0x0550>;
|
|
|
|
|
};
|
|
|
|
@@ -738,7 +738,7 @@
|
|
|
|
|
mcasp1_ahclkx_mux: mcasp1_ahclkx_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <24>;
|
|
|
|
|
reg = <0x0550>;
|
|
|
|
|
};
|
|
|
|
@@ -1639,7 +1639,7 @@
|
|
|
|
|
mcasp2_ahclkr_mux: mcasp2_ahclkr_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <28>;
|
|
|
|
|
reg = <0x1860>;
|
|
|
|
|
};
|
|
|
|
@@ -1647,7 +1647,7 @@
|
|
|
|
|
mcasp2_ahclkx_mux: mcasp2_ahclkx_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <24>;
|
|
|
|
|
reg = <0x1860>;
|
|
|
|
|
};
|
|
|
|
@@ -1663,7 +1663,7 @@
|
|
|
|
|
mcasp3_ahclkx_mux: mcasp3_ahclkx_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <24>;
|
|
|
|
|
reg = <0x1868>;
|
|
|
|
|
};
|
|
|
|
@@ -1679,7 +1679,7 @@
|
|
|
|
|
mcasp4_ahclkx_mux: mcasp4_ahclkx_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <24>;
|
|
|
|
|
reg = <0x1898>;
|
|
|
|
|
};
|
|
|
|
@@ -1695,7 +1695,7 @@
|
|
|
|
|
mcasp5_ahclkx_mux: mcasp5_ahclkx_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <24>;
|
|
|
|
|
reg = <0x1878>;
|
|
|
|
|
};
|
|
|
|
@@ -1711,7 +1711,7 @@
|
|
|
|
|
mcasp6_ahclkx_mux: mcasp6_ahclkx_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <24>;
|
|
|
|
|
reg = <0x1904>;
|
|
|
|
|
};
|
|
|
|
@@ -1727,7 +1727,7 @@
|
|
|
|
|
mcasp7_ahclkx_mux: mcasp7_ahclkx_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <24>;
|
|
|
|
|
reg = <0x1908>;
|
|
|
|
|
};
|
|
|
|
@@ -1743,7 +1743,7 @@
|
|
|
|
|
mcasp8_ahclk_mux: mcasp8_ahclk_mux {
|
|
|
|
|
#clock-cells = <0>;
|
|
|
|
|
compatible = "ti,mux-clock";
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atlclkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
|
|
|
|
|
ti,bit-shift = <22>;
|
|
|
|
|
reg = <0x1890>;
|
|
|
|
|
};
|
|
|
|
|