Fix common misspellings
Fixes generated by 'codespell' and manually reviewed. Signed-off-by: Lucas De Marchi <lucas.demarchi@profusion.mobi>
This commit is contained in:
@@ -227,7 +227,7 @@ void sn_set_err_irq_affinity(unsigned int irq)
|
||||
{
|
||||
/*
|
||||
* On systems which support CPU disabling (SHub2), all error interrupts
|
||||
* are targetted at the boot CPU.
|
||||
* are targeted at the boot CPU.
|
||||
*/
|
||||
if (is_shub2() && sn_prom_feature_available(PRF_CPU_DISABLE_SUPPORT))
|
||||
set_irq_affinity_info(irq, cpu_physical_id(0), 0);
|
||||
@@ -435,7 +435,7 @@ static void sn_check_intr(int irq, struct sn_irq_info *sn_irq_info)
|
||||
/*
|
||||
* Bridge types attached to TIO (anything but PIC) do not need this WAR
|
||||
* since they do not target Shub II interrupt registers. If that
|
||||
* ever changes, this check needs to accomodate.
|
||||
* ever changes, this check needs to accommodate.
|
||||
*/
|
||||
if (sn_irq_info->irq_bridge_type != PCIIO_ASIC_TYPE_PIC)
|
||||
return;
|
||||
|
@@ -227,7 +227,7 @@ pcibr_dma_unmap(struct pci_dev *hwdev, dma_addr_t dma_handle, int direction)
|
||||
* after doing the read. For PIC this routine then forces a fake interrupt
|
||||
* on another line, which is logically associated with the slot that the PIO
|
||||
* is addressed to. It then spins while watching the memory location that
|
||||
* the interrupt is targetted to. When the interrupt response arrives, we
|
||||
* the interrupt is targeted to. When the interrupt response arrives, we
|
||||
* are sure that the DMA has landed in memory and it is safe for the driver
|
||||
* to proceed. For TIOCP use the Device(x) Write Request Buffer Flush
|
||||
* Bridge register since it ensures the data has entered the coherence domain,
|
||||
|
Reference in New Issue
Block a user