ufs-renesas.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. // SPDX-License-Identifier: GPL-2.0 OR MIT
  2. /*
  3. * Renesas UFS host controller driver
  4. *
  5. * Copyright (C) 2022 Renesas Electronics Corporation
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/delay.h>
  9. #include <linux/err.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/of_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <ufs/ufshcd.h>
  17. #include "ufshcd-pltfrm.h"
  18. struct ufs_renesas_priv {
  19. bool initialized; /* The hardware needs initialization once */
  20. };
  21. enum {
  22. SET_PHY_INDEX_LO = 0,
  23. SET_PHY_INDEX_HI,
  24. TIMER_INDEX,
  25. MAX_INDEX
  26. };
  27. enum ufs_renesas_init_param_mode {
  28. MODE_RESTORE,
  29. MODE_SET,
  30. MODE_SAVE,
  31. MODE_POLL,
  32. MODE_WAIT,
  33. MODE_WRITE,
  34. };
  35. #define PARAM_RESTORE(_reg, _index) \
  36. { .mode = MODE_RESTORE, .reg = _reg, .index = _index }
  37. #define PARAM_SET(_index, _set) \
  38. { .mode = MODE_SET, .index = _index, .u.set = _set }
  39. #define PARAM_SAVE(_reg, _mask, _index) \
  40. { .mode = MODE_SAVE, .reg = _reg, .mask = (u32)(_mask), \
  41. .index = _index }
  42. #define PARAM_POLL(_reg, _expected, _mask) \
  43. { .mode = MODE_POLL, .reg = _reg, .u.expected = _expected, \
  44. .mask = (u32)(_mask) }
  45. #define PARAM_WAIT(_delay_us) \
  46. { .mode = MODE_WAIT, .u.delay_us = _delay_us }
  47. #define PARAM_WRITE(_reg, _val) \
  48. { .mode = MODE_WRITE, .reg = _reg, .u.val = _val }
  49. #define PARAM_WRITE_D0_D4(_d0, _d4) \
  50. PARAM_WRITE(0xd0, _d0), PARAM_WRITE(0xd4, _d4)
  51. #define PARAM_WRITE_800_80C_POLL(_addr, _data_800) \
  52. PARAM_WRITE_D0_D4(0x0000080c, 0x00000100), \
  53. PARAM_WRITE_D0_D4(0x00000800, ((_data_800) << 16) | BIT(8) | (_addr)), \
  54. PARAM_WRITE(0xd0, 0x0000080c), \
  55. PARAM_POLL(0xd4, BIT(8), BIT(8))
  56. #define PARAM_RESTORE_800_80C_POLL(_index) \
  57. PARAM_WRITE_D0_D4(0x0000080c, 0x00000100), \
  58. PARAM_WRITE(0xd0, 0x00000800), \
  59. PARAM_RESTORE(0xd4, _index), \
  60. PARAM_WRITE(0xd0, 0x0000080c), \
  61. PARAM_POLL(0xd4, BIT(8), BIT(8))
  62. #define PARAM_WRITE_804_80C_POLL(_addr, _data_804) \
  63. PARAM_WRITE_D0_D4(0x0000080c, 0x00000100), \
  64. PARAM_WRITE_D0_D4(0x00000804, ((_data_804) << 16) | BIT(8) | (_addr)), \
  65. PARAM_WRITE(0xd0, 0x0000080c), \
  66. PARAM_POLL(0xd4, BIT(8), BIT(8))
  67. #define PARAM_WRITE_828_82C_POLL(_data_828) \
  68. PARAM_WRITE_D0_D4(0x0000082c, 0x0f000000), \
  69. PARAM_WRITE_D0_D4(0x00000828, _data_828), \
  70. PARAM_WRITE(0xd0, 0x0000082c), \
  71. PARAM_POLL(0xd4, _data_828, _data_828)
  72. #define PARAM_WRITE_PHY(_addr16, _data16) \
  73. PARAM_WRITE(0xf0, 1), \
  74. PARAM_WRITE_800_80C_POLL(0x16, (_addr16) & 0xff), \
  75. PARAM_WRITE_800_80C_POLL(0x17, ((_addr16) >> 8) & 0xff), \
  76. PARAM_WRITE_800_80C_POLL(0x18, (_data16) & 0xff), \
  77. PARAM_WRITE_800_80C_POLL(0x19, ((_data16) >> 8) & 0xff), \
  78. PARAM_WRITE_800_80C_POLL(0x1c, 0x01), \
  79. PARAM_WRITE_828_82C_POLL(0x0f000000), \
  80. PARAM_WRITE(0xf0, 0)
  81. #define PARAM_SET_PHY(_addr16, _data16) \
  82. PARAM_WRITE(0xf0, 1), \
  83. PARAM_WRITE_800_80C_POLL(0x16, (_addr16) & 0xff), \
  84. PARAM_WRITE_800_80C_POLL(0x17, ((_addr16) >> 8) & 0xff), \
  85. PARAM_WRITE_800_80C_POLL(0x1c, 0x01), \
  86. PARAM_WRITE_828_82C_POLL(0x0f000000), \
  87. PARAM_WRITE_804_80C_POLL(0x1a, 0), \
  88. PARAM_WRITE(0xd0, 0x00000808), \
  89. PARAM_SAVE(0xd4, 0xff, SET_PHY_INDEX_LO), \
  90. PARAM_WRITE_804_80C_POLL(0x1b, 0), \
  91. PARAM_WRITE(0xd0, 0x00000808), \
  92. PARAM_SAVE(0xd4, 0xff, SET_PHY_INDEX_HI), \
  93. PARAM_WRITE_828_82C_POLL(0x0f000000), \
  94. PARAM_WRITE(0xf0, 0), \
  95. PARAM_WRITE(0xf0, 1), \
  96. PARAM_WRITE_800_80C_POLL(0x16, (_addr16) & 0xff), \
  97. PARAM_WRITE_800_80C_POLL(0x17, ((_addr16) >> 8) & 0xff), \
  98. PARAM_SET(SET_PHY_INDEX_LO, ((_data16 & 0xff) << 16) | BIT(8) | 0x18), \
  99. PARAM_RESTORE_800_80C_POLL(SET_PHY_INDEX_LO), \
  100. PARAM_SET(SET_PHY_INDEX_HI, (((_data16 >> 8) & 0xff) << 16) | BIT(8) | 0x19), \
  101. PARAM_RESTORE_800_80C_POLL(SET_PHY_INDEX_HI), \
  102. PARAM_WRITE_800_80C_POLL(0x1c, 0x01), \
  103. PARAM_WRITE_828_82C_POLL(0x0f000000), \
  104. PARAM_WRITE(0xf0, 0)
  105. #define PARAM_INDIRECT_WRITE(_gpio, _addr, _data_800) \
  106. PARAM_WRITE(0xf0, _gpio), \
  107. PARAM_WRITE_800_80C_POLL(_addr, _data_800), \
  108. PARAM_WRITE_828_82C_POLL(0x0f000000), \
  109. PARAM_WRITE(0xf0, 0)
  110. #define PARAM_INDIRECT_POLL(_gpio, _addr, _expected, _mask) \
  111. PARAM_WRITE(0xf0, _gpio), \
  112. PARAM_WRITE_800_80C_POLL(_addr, 0), \
  113. PARAM_WRITE(0xd0, 0x00000808), \
  114. PARAM_POLL(0xd4, _expected, _mask), \
  115. PARAM_WRITE(0xf0, 0)
  116. struct ufs_renesas_init_param {
  117. enum ufs_renesas_init_param_mode mode;
  118. u32 reg;
  119. union {
  120. u32 expected;
  121. u32 delay_us;
  122. u32 set;
  123. u32 val;
  124. } u;
  125. u32 mask;
  126. u32 index;
  127. };
  128. /* This setting is for SERIES B */
  129. static const struct ufs_renesas_init_param ufs_param[] = {
  130. PARAM_WRITE(0xc0, 0x49425308),
  131. PARAM_WRITE_D0_D4(0x00000104, 0x00000002),
  132. PARAM_WAIT(1),
  133. PARAM_WRITE_D0_D4(0x00000828, 0x00000200),
  134. PARAM_WAIT(1),
  135. PARAM_WRITE_D0_D4(0x00000828, 0x00000000),
  136. PARAM_WRITE_D0_D4(0x00000104, 0x00000001),
  137. PARAM_WRITE_D0_D4(0x00000940, 0x00000001),
  138. PARAM_WAIT(1),
  139. PARAM_WRITE_D0_D4(0x00000940, 0x00000000),
  140. PARAM_WRITE(0xc0, 0x49425308),
  141. PARAM_WRITE(0xc0, 0x41584901),
  142. PARAM_WRITE_D0_D4(0x0000080c, 0x00000100),
  143. PARAM_WRITE_D0_D4(0x00000804, 0x00000000),
  144. PARAM_WRITE(0xd0, 0x0000080c),
  145. PARAM_POLL(0xd4, BIT(8), BIT(8)),
  146. PARAM_WRITE(REG_CONTROLLER_ENABLE, 0x00000001),
  147. PARAM_WRITE(0xd0, 0x00000804),
  148. PARAM_POLL(0xd4, BIT(8) | BIT(6) | BIT(0), BIT(8) | BIT(6) | BIT(0)),
  149. PARAM_WRITE(0xd0, 0x00000d00),
  150. PARAM_SAVE(0xd4, 0x0000ffff, TIMER_INDEX),
  151. PARAM_WRITE(0xd4, 0x00000000),
  152. PARAM_WRITE_D0_D4(0x0000082c, 0x0f000000),
  153. PARAM_WRITE_D0_D4(0x00000828, 0x08000000),
  154. PARAM_WRITE(0xd0, 0x0000082c),
  155. PARAM_POLL(0xd4, BIT(27), BIT(27)),
  156. PARAM_WRITE(0xd0, 0x00000d2c),
  157. PARAM_POLL(0xd4, BIT(0), BIT(0)),
  158. /* phy setup */
  159. PARAM_INDIRECT_WRITE(1, 0x01, 0x001f),
  160. PARAM_INDIRECT_WRITE(7, 0x5d, 0x0014),
  161. PARAM_INDIRECT_WRITE(7, 0x5e, 0x0014),
  162. PARAM_INDIRECT_WRITE(7, 0x0d, 0x0003),
  163. PARAM_INDIRECT_WRITE(7, 0x0e, 0x0007),
  164. PARAM_INDIRECT_WRITE(7, 0x5f, 0x0003),
  165. PARAM_INDIRECT_WRITE(7, 0x60, 0x0003),
  166. PARAM_INDIRECT_WRITE(7, 0x5b, 0x00a6),
  167. PARAM_INDIRECT_WRITE(7, 0x5c, 0x0003),
  168. PARAM_INDIRECT_POLL(7, 0x3c, 0, BIT(7)),
  169. PARAM_INDIRECT_POLL(7, 0x4c, 0, BIT(4)),
  170. PARAM_INDIRECT_WRITE(1, 0x32, 0x0080),
  171. PARAM_INDIRECT_WRITE(1, 0x1f, 0x0001),
  172. PARAM_INDIRECT_WRITE(0, 0x2c, 0x0001),
  173. PARAM_INDIRECT_WRITE(0, 0x32, 0x0087),
  174. PARAM_INDIRECT_WRITE(1, 0x4d, 0x0061),
  175. PARAM_INDIRECT_WRITE(4, 0x9b, 0x0009),
  176. PARAM_INDIRECT_WRITE(4, 0xa6, 0x0005),
  177. PARAM_INDIRECT_WRITE(4, 0xa5, 0x0058),
  178. PARAM_INDIRECT_WRITE(1, 0x39, 0x0027),
  179. PARAM_INDIRECT_WRITE(1, 0x47, 0x004c),
  180. PARAM_INDIRECT_WRITE(7, 0x0d, 0x0002),
  181. PARAM_INDIRECT_WRITE(7, 0x0e, 0x0007),
  182. PARAM_WRITE_PHY(0x0028, 0x0061),
  183. PARAM_WRITE_PHY(0x4014, 0x0061),
  184. PARAM_SET_PHY(0x401c, BIT(2)),
  185. PARAM_WRITE_PHY(0x4000, 0x0000),
  186. PARAM_WRITE_PHY(0x4001, 0x0000),
  187. PARAM_WRITE_PHY(0x10ae, 0x0001),
  188. PARAM_WRITE_PHY(0x10ad, 0x0000),
  189. PARAM_WRITE_PHY(0x10af, 0x0001),
  190. PARAM_WRITE_PHY(0x10b6, 0x0001),
  191. PARAM_WRITE_PHY(0x10ae, 0x0000),
  192. PARAM_WRITE_PHY(0x10ae, 0x0001),
  193. PARAM_WRITE_PHY(0x10ad, 0x0000),
  194. PARAM_WRITE_PHY(0x10af, 0x0002),
  195. PARAM_WRITE_PHY(0x10b6, 0x0001),
  196. PARAM_WRITE_PHY(0x10ae, 0x0000),
  197. PARAM_WRITE_PHY(0x10ae, 0x0001),
  198. PARAM_WRITE_PHY(0x10ad, 0x0080),
  199. PARAM_WRITE_PHY(0x10af, 0x0000),
  200. PARAM_WRITE_PHY(0x10b6, 0x0001),
  201. PARAM_WRITE_PHY(0x10ae, 0x0000),
  202. PARAM_WRITE_PHY(0x10ae, 0x0001),
  203. PARAM_WRITE_PHY(0x10ad, 0x0080),
  204. PARAM_WRITE_PHY(0x10af, 0x001a),
  205. PARAM_WRITE_PHY(0x10b6, 0x0001),
  206. PARAM_WRITE_PHY(0x10ae, 0x0000),
  207. PARAM_INDIRECT_WRITE(7, 0x70, 0x0016),
  208. PARAM_INDIRECT_WRITE(7, 0x71, 0x0016),
  209. PARAM_INDIRECT_WRITE(7, 0x72, 0x0014),
  210. PARAM_INDIRECT_WRITE(7, 0x73, 0x0014),
  211. PARAM_INDIRECT_WRITE(7, 0x74, 0x0000),
  212. PARAM_INDIRECT_WRITE(7, 0x75, 0x0000),
  213. PARAM_INDIRECT_WRITE(7, 0x76, 0x0010),
  214. PARAM_INDIRECT_WRITE(7, 0x77, 0x0010),
  215. PARAM_INDIRECT_WRITE(7, 0x78, 0x00ff),
  216. PARAM_INDIRECT_WRITE(7, 0x79, 0x0000),
  217. PARAM_INDIRECT_WRITE(7, 0x19, 0x0007),
  218. PARAM_INDIRECT_WRITE(7, 0x1a, 0x0007),
  219. PARAM_INDIRECT_WRITE(7, 0x24, 0x000c),
  220. PARAM_INDIRECT_WRITE(7, 0x25, 0x000c),
  221. PARAM_INDIRECT_WRITE(7, 0x62, 0x0000),
  222. PARAM_INDIRECT_WRITE(7, 0x63, 0x0000),
  223. PARAM_INDIRECT_WRITE(7, 0x5d, 0x0014),
  224. PARAM_INDIRECT_WRITE(7, 0x5e, 0x0017),
  225. PARAM_INDIRECT_WRITE(7, 0x5d, 0x0004),
  226. PARAM_INDIRECT_WRITE(7, 0x5e, 0x0017),
  227. PARAM_INDIRECT_POLL(7, 0x55, 0, BIT(6)),
  228. PARAM_INDIRECT_POLL(7, 0x41, 0, BIT(7)),
  229. /* end of phy setup */
  230. PARAM_WRITE(0xf0, 0),
  231. PARAM_WRITE(0xd0, 0x00000d00),
  232. PARAM_RESTORE(0xd4, TIMER_INDEX),
  233. };
  234. static void ufs_renesas_dbg_register_dump(struct ufs_hba *hba)
  235. {
  236. ufshcd_dump_regs(hba, 0xc0, 0x40, "regs: 0xc0 + ");
  237. }
  238. static void ufs_renesas_reg_control(struct ufs_hba *hba,
  239. const struct ufs_renesas_init_param *p)
  240. {
  241. static u32 save[MAX_INDEX];
  242. int ret;
  243. u32 val;
  244. WARN_ON(p->index >= MAX_INDEX);
  245. switch (p->mode) {
  246. case MODE_RESTORE:
  247. ufshcd_writel(hba, save[p->index], p->reg);
  248. break;
  249. case MODE_SET:
  250. save[p->index] |= p->u.set;
  251. break;
  252. case MODE_SAVE:
  253. save[p->index] = ufshcd_readl(hba, p->reg) & p->mask;
  254. break;
  255. case MODE_POLL:
  256. ret = readl_poll_timeout_atomic(hba->mmio_base + p->reg,
  257. val,
  258. (val & p->mask) == p->u.expected,
  259. 10, 1000);
  260. if (ret)
  261. dev_err(hba->dev, "%s: poll failed %d (%08x, %08x, %08x)\n",
  262. __func__, ret, val, p->mask, p->u.expected);
  263. break;
  264. case MODE_WAIT:
  265. if (p->u.delay_us > 1000)
  266. mdelay(DIV_ROUND_UP(p->u.delay_us, 1000));
  267. else
  268. udelay(p->u.delay_us);
  269. break;
  270. case MODE_WRITE:
  271. ufshcd_writel(hba, p->u.val, p->reg);
  272. break;
  273. default:
  274. break;
  275. }
  276. }
  277. static void ufs_renesas_pre_init(struct ufs_hba *hba)
  278. {
  279. const struct ufs_renesas_init_param *p = ufs_param;
  280. unsigned int i;
  281. for (i = 0; i < ARRAY_SIZE(ufs_param); i++)
  282. ufs_renesas_reg_control(hba, &p[i]);
  283. }
  284. static int ufs_renesas_hce_enable_notify(struct ufs_hba *hba,
  285. enum ufs_notify_change_status status)
  286. {
  287. struct ufs_renesas_priv *priv = ufshcd_get_variant(hba);
  288. if (priv->initialized)
  289. return 0;
  290. if (status == PRE_CHANGE)
  291. ufs_renesas_pre_init(hba);
  292. priv->initialized = true;
  293. return 0;
  294. }
  295. static int ufs_renesas_setup_clocks(struct ufs_hba *hba, bool on,
  296. enum ufs_notify_change_status status)
  297. {
  298. if (on && status == PRE_CHANGE)
  299. pm_runtime_get_sync(hba->dev);
  300. else if (!on && status == POST_CHANGE)
  301. pm_runtime_put(hba->dev);
  302. return 0;
  303. }
  304. static int ufs_renesas_init(struct ufs_hba *hba)
  305. {
  306. struct ufs_renesas_priv *priv;
  307. priv = devm_kzalloc(hba->dev, sizeof(*priv), GFP_KERNEL);
  308. if (!priv)
  309. return -ENOMEM;
  310. ufshcd_set_variant(hba, priv);
  311. hba->quirks |= UFSHCD_QUIRK_BROKEN_64BIT_ADDRESS | UFSHCD_QUIRK_HIBERN_FASTAUTO;
  312. return 0;
  313. }
  314. static const struct ufs_hba_variant_ops ufs_renesas_vops = {
  315. .name = "renesas",
  316. .init = ufs_renesas_init,
  317. .setup_clocks = ufs_renesas_setup_clocks,
  318. .hce_enable_notify = ufs_renesas_hce_enable_notify,
  319. .dbg_register_dump = ufs_renesas_dbg_register_dump,
  320. };
  321. static const struct of_device_id __maybe_unused ufs_renesas_of_match[] = {
  322. { .compatible = "renesas,r8a779f0-ufs" },
  323. { /* sentinel */ }
  324. };
  325. MODULE_DEVICE_TABLE(of, ufs_renesas_of_match);
  326. static int ufs_renesas_probe(struct platform_device *pdev)
  327. {
  328. return ufshcd_pltfrm_init(pdev, &ufs_renesas_vops);
  329. }
  330. static int ufs_renesas_remove(struct platform_device *pdev)
  331. {
  332. struct ufs_hba *hba = platform_get_drvdata(pdev);
  333. ufshcd_remove(hba);
  334. return 0;
  335. }
  336. static struct platform_driver ufs_renesas_platform = {
  337. .probe = ufs_renesas_probe,
  338. .remove = ufs_renesas_remove,
  339. .driver = {
  340. .name = "ufshcd-renesas",
  341. .of_match_table = of_match_ptr(ufs_renesas_of_match),
  342. },
  343. };
  344. module_platform_driver(ufs_renesas_platform);
  345. MODULE_AUTHOR("Yoshihiro Shimoda <[email protected]>");
  346. MODULE_DESCRIPTION("Renesas UFS host controller driver");
  347. MODULE_LICENSE("Dual MIT/GPL");