ufs-mediatek.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2019 MediaTek Inc.
  4. */
  5. #ifndef _UFS_MEDIATEK_H
  6. #define _UFS_MEDIATEK_H
  7. #include <linux/bitops.h>
  8. #include <linux/pm_qos.h>
  9. #include <linux/soc/mediatek/mtk_sip_svc.h>
  10. /*
  11. * MCQ define and struct
  12. */
  13. #define UFSHCD_MAX_Q_NR 8
  14. #define MTK_MCQ_INVALID_IRQ 0xFFFF
  15. /* REG_UFS_MMIO_OPT_CTRL_0 160h */
  16. #define EHS_EN BIT(0)
  17. #define PFM_IMPV BIT(1)
  18. #define MCQ_MULTI_INTR_EN BIT(2)
  19. #define MCQ_CMB_INTR_EN BIT(3)
  20. #define MCQ_AH8 BIT(4)
  21. #define MCQ_INTR_EN_MSK (MCQ_MULTI_INTR_EN | MCQ_CMB_INTR_EN)
  22. /*
  23. * Vendor specific UFSHCI Registers
  24. */
  25. #define REG_UFS_XOUFS_CTRL 0x140
  26. #define REG_UFS_REFCLK_CTRL 0x144
  27. #define REG_UFS_MMIO_OPT_CTRL_0 0x160
  28. #define REG_UFS_EXTREG 0x2100
  29. #define REG_UFS_MPHYCTRL 0x2200
  30. #define REG_UFS_MTK_IP_VER 0x2240
  31. #define REG_UFS_REJECT_MON 0x22AC
  32. #define REG_UFS_DEBUG_SEL 0x22C0
  33. #define REG_UFS_PROBE 0x22C8
  34. #define REG_UFS_DEBUG_SEL_B0 0x22D0
  35. #define REG_UFS_DEBUG_SEL_B1 0x22D4
  36. #define REG_UFS_DEBUG_SEL_B2 0x22D8
  37. #define REG_UFS_DEBUG_SEL_B3 0x22DC
  38. #define REG_UFS_MTK_SQD 0x2800
  39. #define REG_UFS_MTK_SQIS 0x2814
  40. #define REG_UFS_MTK_CQD 0x281C
  41. #define REG_UFS_MTK_CQIS 0x2824
  42. #define REG_UFS_MCQ_STRIDE 0x30
  43. /*
  44. * Ref-clk control
  45. *
  46. * Values for register REG_UFS_REFCLK_CTRL
  47. */
  48. #define REFCLK_RELEASE 0x0
  49. #define REFCLK_REQUEST BIT(0)
  50. #define REFCLK_ACK BIT(1)
  51. #define REFCLK_REQ_TIMEOUT_US 3000
  52. #define REFCLK_DEFAULT_WAIT_US 32
  53. /*
  54. * Other attributes
  55. */
  56. #define VS_DEBUGCLOCKENABLE 0xD0A1
  57. #define VS_SAVEPOWERCONTROL 0xD0A6
  58. #define VS_UNIPROPOWERDOWNCONTROL 0xD0A8
  59. /*
  60. * Vendor specific link state
  61. */
  62. enum {
  63. VS_LINK_DISABLED = 0,
  64. VS_LINK_DOWN = 1,
  65. VS_LINK_UP = 2,
  66. VS_LINK_HIBERN8 = 3,
  67. VS_LINK_LOST = 4,
  68. VS_LINK_CFG = 5,
  69. };
  70. /*
  71. * Vendor specific host controller state
  72. */
  73. enum {
  74. VS_HCE_RESET = 0,
  75. VS_HCE_BASE = 1,
  76. VS_HCE_OOCPR_WAIT = 2,
  77. VS_HCE_DME_RESET = 3,
  78. VS_HCE_MIDDLE = 4,
  79. VS_HCE_DME_ENABLE = 5,
  80. VS_HCE_DEFAULTS = 6,
  81. VS_HIB_IDLEEN = 7,
  82. VS_HIB_ENTER = 8,
  83. VS_HIB_ENTER_CONF = 9,
  84. VS_HIB_MIDDLE = 10,
  85. VS_HIB_WAITTIMER = 11,
  86. VS_HIB_EXIT_CONF = 12,
  87. VS_HIB_EXIT = 13,
  88. };
  89. /*
  90. * SiP commands
  91. */
  92. #define MTK_SIP_UFS_CONTROL MTK_SIP_SMC_CMD(0x276)
  93. #define UFS_MTK_SIP_VA09_PWR_CTRL BIT(0)
  94. #define UFS_MTK_SIP_DEVICE_RESET BIT(1)
  95. #define UFS_MTK_SIP_CRYPTO_CTRL BIT(2)
  96. #define UFS_MTK_SIP_REF_CLK_NOTIFICATION BIT(3)
  97. #define UFS_MTK_SIP_HOST_PWR_CTRL BIT(5)
  98. #define UFS_MTK_SIP_GET_VCC_NUM BIT(6)
  99. #define UFS_MTK_SIP_DEVICE_PWR_CTRL BIT(7)
  100. /*
  101. * VS_DEBUGCLOCKENABLE
  102. */
  103. enum {
  104. TX_SYMBOL_CLK_REQ_FORCE = 5,
  105. };
  106. /*
  107. * VS_SAVEPOWERCONTROL
  108. */
  109. enum {
  110. RX_SYMBOL_CLK_GATE_EN = 0,
  111. SYS_CLK_GATE_EN = 2,
  112. TX_CLK_GATE_EN = 3,
  113. };
  114. /*
  115. * Host capability
  116. */
  117. enum ufs_mtk_host_caps {
  118. UFS_MTK_CAP_BOOST_CRYPT_ENGINE = 1 << 0,
  119. UFS_MTK_CAP_VA09_PWR_CTRL = 1 << 1,
  120. UFS_MTK_CAP_DISABLE_AH8 = 1 << 2,
  121. UFS_MTK_CAP_BROKEN_VCC = 1 << 3,
  122. UFS_MTK_CAP_PMC_VIA_FASTAUTO = 1 << 6,
  123. };
  124. struct ufs_mtk_crypt_cfg {
  125. struct regulator *reg_vcore;
  126. struct clk *clk_crypt_perf;
  127. struct clk *clk_crypt_mux;
  128. struct clk *clk_crypt_lp;
  129. int vcore_volt;
  130. };
  131. struct ufs_mtk_clk {
  132. struct ufs_clk_info *ufs_sel_clki; /* Mux */
  133. struct ufs_clk_info *ufs_sel_max_clki; /* Max src */
  134. struct ufs_clk_info *ufs_sel_min_clki; /* Min src */
  135. };
  136. struct ufs_mtk_hw_ver {
  137. u8 step;
  138. u8 minor;
  139. u8 major;
  140. };
  141. struct ufs_mtk_mcq_intr_info {
  142. struct ufs_hba *hba;
  143. u32 irq;
  144. u8 qid;
  145. };
  146. struct ufs_mtk_host {
  147. struct phy *mphy;
  148. struct pm_qos_request pm_qos_req;
  149. struct regulator *reg_va09;
  150. struct reset_control *hci_reset;
  151. struct reset_control *unipro_reset;
  152. struct reset_control *crypto_reset;
  153. struct ufs_hba *hba;
  154. struct ufs_mtk_crypt_cfg *crypt;
  155. struct ufs_mtk_clk mclk;
  156. struct ufs_mtk_hw_ver hw_ver;
  157. enum ufs_mtk_host_caps caps;
  158. bool mphy_powered_on;
  159. bool pm_qos_init;
  160. bool unipro_lpm;
  161. bool ref_clk_enabled;
  162. u16 ref_clk_ungating_wait_us;
  163. u16 ref_clk_gating_wait_us;
  164. u32 ip_ver;
  165. bool mcq_set_intr;
  166. int mcq_nr_intr;
  167. struct ufs_mtk_mcq_intr_info mcq_intr_info[UFSHCD_MAX_Q_NR];
  168. };
  169. /*
  170. * Multi-VCC by Numbering
  171. */
  172. enum ufs_mtk_vcc_num {
  173. UFS_VCC_NONE = 0,
  174. UFS_VCC_1,
  175. UFS_VCC_2,
  176. UFS_VCC_MAX
  177. };
  178. /*
  179. * Host Power Control options
  180. */
  181. enum {
  182. HOST_PWR_HCI = 0,
  183. HOST_PWR_MPHY
  184. };
  185. /*
  186. * SMC call wrapper function
  187. */
  188. struct ufs_mtk_smc_arg {
  189. unsigned long cmd;
  190. struct arm_smccc_res *res;
  191. unsigned long v1;
  192. unsigned long v2;
  193. unsigned long v3;
  194. unsigned long v4;
  195. unsigned long v5;
  196. unsigned long v6;
  197. unsigned long v7;
  198. };
  199. static void _ufs_mtk_smc(struct ufs_mtk_smc_arg s)
  200. {
  201. arm_smccc_smc(MTK_SIP_UFS_CONTROL,
  202. s.cmd, s.v1, s.v2, s.v3, s.v4, s.v5, s.v6, s.res);
  203. }
  204. #define ufs_mtk_smc(...) \
  205. _ufs_mtk_smc((struct ufs_mtk_smc_arg) {__VA_ARGS__})
  206. /*
  207. * SMC call interface
  208. */
  209. #define ufs_mtk_va09_pwr_ctrl(res, on) \
  210. ufs_mtk_smc(UFS_MTK_SIP_VA09_PWR_CTRL, &(res), on)
  211. #define ufs_mtk_crypto_ctrl(res, enable) \
  212. ufs_mtk_smc(UFS_MTK_SIP_CRYPTO_CTRL, &(res), enable)
  213. #define ufs_mtk_ref_clk_notify(on, stage, res) \
  214. ufs_mtk_smc(UFS_MTK_SIP_REF_CLK_NOTIFICATION, &(res), on, stage)
  215. #define ufs_mtk_device_reset_ctrl(high, res) \
  216. ufs_mtk_smc(UFS_MTK_SIP_DEVICE_RESET, &(res), high)
  217. #define ufs_mtk_host_pwr_ctrl(opt, on, res) \
  218. ufs_mtk_smc(UFS_MTK_SIP_HOST_PWR_CTRL, &(res), opt, on)
  219. #define ufs_mtk_get_vcc_num(res) \
  220. ufs_mtk_smc(UFS_MTK_SIP_GET_VCC_NUM, &(res))
  221. #define ufs_mtk_device_pwr_ctrl(on, ufs_ver, res) \
  222. ufs_mtk_smc(UFS_MTK_SIP_DEVICE_PWR_CTRL, &(res), on, ufs_ver)
  223. #endif /* !_UFS_MEDIATEK_H */