tc-dwc-g210.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Synopsys G210 Test Chip driver
  4. *
  5. * Copyright (C) 2015-2016 Synopsys, Inc. (www.synopsys.com)
  6. *
  7. * Authors: Joao Pinto <[email protected]>
  8. */
  9. #include <linux/module.h>
  10. #include <ufs/ufshcd.h>
  11. #include <ufs/unipro.h>
  12. #include "ufshcd-dwc.h"
  13. #include "ufshci-dwc.h"
  14. #include "tc-dwc-g210.h"
  15. /**
  16. * tc_dwc_g210_setup_40bit_rmmi()
  17. * This function configures Synopsys TC specific atributes (40-bit RMMI)
  18. * @hba: Pointer to drivers structure
  19. *
  20. * Returns 0 on success or non-zero value on failure
  21. */
  22. static int tc_dwc_g210_setup_40bit_rmmi(struct ufs_hba *hba)
  23. {
  24. static const struct ufshcd_dme_attr_val setup_attrs[] = {
  25. { UIC_ARG_MIB(TX_GLOBALHIBERNATE), 0x00, DME_LOCAL },
  26. { UIC_ARG_MIB(REFCLKMODE), 0x01, DME_LOCAL },
  27. { UIC_ARG_MIB(CDIRECTCTRL6), 0x80, DME_LOCAL },
  28. { UIC_ARG_MIB(CBDIVFACTOR), 0x08, DME_LOCAL },
  29. { UIC_ARG_MIB(CBDCOCTRL5), 0x64, DME_LOCAL },
  30. { UIC_ARG_MIB(CBPRGTUNING), 0x09, DME_LOCAL },
  31. { UIC_ARG_MIB(RTOBSERVESELECT), 0x00, DME_LOCAL },
  32. { UIC_ARG_MIB_SEL(TX_REFCLKFREQ, SELIND_LN0_TX), 0x01,
  33. DME_LOCAL },
  34. { UIC_ARG_MIB_SEL(TX_CFGCLKFREQVAL, SELIND_LN0_TX), 0x19,
  35. DME_LOCAL },
  36. { UIC_ARG_MIB_SEL(CFGEXTRATTR, SELIND_LN0_TX), 0x14,
  37. DME_LOCAL },
  38. { UIC_ARG_MIB_SEL(DITHERCTRL2, SELIND_LN0_TX), 0xd6,
  39. DME_LOCAL },
  40. { UIC_ARG_MIB_SEL(RX_REFCLKFREQ, SELIND_LN0_RX), 0x01,
  41. DME_LOCAL },
  42. { UIC_ARG_MIB_SEL(RX_CFGCLKFREQVAL, SELIND_LN0_RX), 0x19,
  43. DME_LOCAL },
  44. { UIC_ARG_MIB_SEL(CFGWIDEINLN, SELIND_LN0_RX), 4,
  45. DME_LOCAL },
  46. { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN0_RX), 0x80,
  47. DME_LOCAL },
  48. { UIC_ARG_MIB(DIRECTCTRL10), 0x04, DME_LOCAL },
  49. { UIC_ARG_MIB(DIRECTCTRL19), 0x02, DME_LOCAL },
  50. { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN0_RX), 0x80,
  51. DME_LOCAL },
  52. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG4, SELIND_LN0_RX), 0x03,
  53. DME_LOCAL },
  54. { UIC_ARG_MIB_SEL(CFGRXOVR8, SELIND_LN0_RX), 0x16,
  55. DME_LOCAL },
  56. { UIC_ARG_MIB_SEL(RXDIRECTCTRL2, SELIND_LN0_RX), 0x42,
  57. DME_LOCAL },
  58. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG3, SELIND_LN0_RX), 0xa4,
  59. DME_LOCAL },
  60. { UIC_ARG_MIB_SEL(RXCALCTRL, SELIND_LN0_RX), 0x01,
  61. DME_LOCAL },
  62. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG2, SELIND_LN0_RX), 0x01,
  63. DME_LOCAL },
  64. { UIC_ARG_MIB_SEL(CFGRXOVR4, SELIND_LN0_RX), 0x28,
  65. DME_LOCAL },
  66. { UIC_ARG_MIB_SEL(RXSQCTRL, SELIND_LN0_RX), 0x1E,
  67. DME_LOCAL },
  68. { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN0_RX), 0x2f,
  69. DME_LOCAL },
  70. { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN0_RX), 0x2f,
  71. DME_LOCAL },
  72. { UIC_ARG_MIB(CBPRGPLL2), 0x00, DME_LOCAL },
  73. };
  74. return ufshcd_dwc_dme_set_attrs(hba, setup_attrs,
  75. ARRAY_SIZE(setup_attrs));
  76. }
  77. /**
  78. * tc_dwc_g210_setup_20bit_rmmi_lane0()
  79. * This function configures Synopsys TC 20-bit RMMI Lane 0
  80. * @hba: Pointer to drivers structure
  81. *
  82. * Returns 0 on success or non-zero value on failure
  83. */
  84. static int tc_dwc_g210_setup_20bit_rmmi_lane0(struct ufs_hba *hba)
  85. {
  86. static const struct ufshcd_dme_attr_val setup_attrs[] = {
  87. { UIC_ARG_MIB_SEL(TX_REFCLKFREQ, SELIND_LN0_TX), 0x01,
  88. DME_LOCAL },
  89. { UIC_ARG_MIB_SEL(TX_CFGCLKFREQVAL, SELIND_LN0_TX), 0x19,
  90. DME_LOCAL },
  91. { UIC_ARG_MIB_SEL(RX_CFGCLKFREQVAL, SELIND_LN0_RX), 0x19,
  92. DME_LOCAL },
  93. { UIC_ARG_MIB_SEL(CFGEXTRATTR, SELIND_LN0_TX), 0x12,
  94. DME_LOCAL },
  95. { UIC_ARG_MIB_SEL(DITHERCTRL2, SELIND_LN0_TX), 0xd6,
  96. DME_LOCAL },
  97. { UIC_ARG_MIB_SEL(RX_REFCLKFREQ, SELIND_LN0_RX), 0x01,
  98. DME_LOCAL },
  99. { UIC_ARG_MIB_SEL(CFGWIDEINLN, SELIND_LN0_RX), 2,
  100. DME_LOCAL },
  101. { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN0_RX), 0x80,
  102. DME_LOCAL },
  103. { UIC_ARG_MIB(DIRECTCTRL10), 0x04, DME_LOCAL },
  104. { UIC_ARG_MIB(DIRECTCTRL19), 0x02, DME_LOCAL },
  105. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG4, SELIND_LN0_RX), 0x03,
  106. DME_LOCAL },
  107. { UIC_ARG_MIB_SEL(CFGRXOVR8, SELIND_LN0_RX), 0x16,
  108. DME_LOCAL },
  109. { UIC_ARG_MIB_SEL(RXDIRECTCTRL2, SELIND_LN0_RX), 0x42,
  110. DME_LOCAL },
  111. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG3, SELIND_LN0_RX), 0xa4,
  112. DME_LOCAL },
  113. { UIC_ARG_MIB_SEL(RXCALCTRL, SELIND_LN0_RX), 0x01,
  114. DME_LOCAL },
  115. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG2, SELIND_LN0_RX), 0x01,
  116. DME_LOCAL },
  117. { UIC_ARG_MIB_SEL(CFGRXOVR4, SELIND_LN0_RX), 0x28,
  118. DME_LOCAL },
  119. { UIC_ARG_MIB_SEL(RXSQCTRL, SELIND_LN0_RX), 0x1E,
  120. DME_LOCAL },
  121. { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN0_RX), 0x2f,
  122. DME_LOCAL },
  123. { UIC_ARG_MIB(CBPRGPLL2), 0x00, DME_LOCAL },
  124. };
  125. return ufshcd_dwc_dme_set_attrs(hba, setup_attrs,
  126. ARRAY_SIZE(setup_attrs));
  127. }
  128. /**
  129. * tc_dwc_g210_setup_20bit_rmmi_lane1()
  130. * This function configures Synopsys TC 20-bit RMMI Lane 1
  131. * @hba: Pointer to drivers structure
  132. *
  133. * Returns 0 on success or non-zero value on failure
  134. */
  135. static int tc_dwc_g210_setup_20bit_rmmi_lane1(struct ufs_hba *hba)
  136. {
  137. int connected_rx_lanes = 0;
  138. int connected_tx_lanes = 0;
  139. int ret = 0;
  140. static const struct ufshcd_dme_attr_val setup_tx_attrs[] = {
  141. { UIC_ARG_MIB_SEL(TX_REFCLKFREQ, SELIND_LN1_TX), 0x0d,
  142. DME_LOCAL },
  143. { UIC_ARG_MIB_SEL(TX_CFGCLKFREQVAL, SELIND_LN1_TX), 0x19,
  144. DME_LOCAL },
  145. { UIC_ARG_MIB_SEL(CFGEXTRATTR, SELIND_LN1_TX), 0x12,
  146. DME_LOCAL },
  147. { UIC_ARG_MIB_SEL(DITHERCTRL2, SELIND_LN0_TX), 0xd6,
  148. DME_LOCAL },
  149. };
  150. static const struct ufshcd_dme_attr_val setup_rx_attrs[] = {
  151. { UIC_ARG_MIB_SEL(RX_REFCLKFREQ, SELIND_LN1_RX), 0x01,
  152. DME_LOCAL },
  153. { UIC_ARG_MIB_SEL(RX_CFGCLKFREQVAL, SELIND_LN1_RX), 0x19,
  154. DME_LOCAL },
  155. { UIC_ARG_MIB_SEL(CFGWIDEINLN, SELIND_LN1_RX), 2,
  156. DME_LOCAL },
  157. { UIC_ARG_MIB_SEL(CFGRXCDR8, SELIND_LN1_RX), 0x80,
  158. DME_LOCAL },
  159. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG4, SELIND_LN1_RX), 0x03,
  160. DME_LOCAL },
  161. { UIC_ARG_MIB_SEL(CFGRXOVR8, SELIND_LN1_RX), 0x16,
  162. DME_LOCAL },
  163. { UIC_ARG_MIB_SEL(RXDIRECTCTRL2, SELIND_LN1_RX), 0x42,
  164. DME_LOCAL },
  165. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG3, SELIND_LN1_RX), 0xa4,
  166. DME_LOCAL },
  167. { UIC_ARG_MIB_SEL(RXCALCTRL, SELIND_LN1_RX), 0x01,
  168. DME_LOCAL },
  169. { UIC_ARG_MIB_SEL(ENARXDIRECTCFG2, SELIND_LN1_RX), 0x01,
  170. DME_LOCAL },
  171. { UIC_ARG_MIB_SEL(CFGRXOVR4, SELIND_LN1_RX), 0x28,
  172. DME_LOCAL },
  173. { UIC_ARG_MIB_SEL(RXSQCTRL, SELIND_LN1_RX), 0x1E,
  174. DME_LOCAL },
  175. { UIC_ARG_MIB_SEL(CFGRXOVR6, SELIND_LN1_RX), 0x2f,
  176. DME_LOCAL },
  177. };
  178. /* Get the available lane count */
  179. ufshcd_dme_get(hba, UIC_ARG_MIB(PA_AVAILRXDATALANES),
  180. &connected_rx_lanes);
  181. ufshcd_dme_get(hba, UIC_ARG_MIB(PA_AVAILTXDATALANES),
  182. &connected_tx_lanes);
  183. if (connected_tx_lanes == 2) {
  184. ret = ufshcd_dwc_dme_set_attrs(hba, setup_tx_attrs,
  185. ARRAY_SIZE(setup_tx_attrs));
  186. if (ret)
  187. goto out;
  188. }
  189. if (connected_rx_lanes == 2) {
  190. ret = ufshcd_dwc_dme_set_attrs(hba, setup_rx_attrs,
  191. ARRAY_SIZE(setup_rx_attrs));
  192. }
  193. out:
  194. return ret;
  195. }
  196. /**
  197. * tc_dwc_g210_setup_20bit_rmmi()
  198. * This function configures Synopsys TC specific atributes (20-bit RMMI)
  199. * @hba: Pointer to drivers structure
  200. *
  201. * Returns 0 on success or non-zero value on failure
  202. */
  203. static int tc_dwc_g210_setup_20bit_rmmi(struct ufs_hba *hba)
  204. {
  205. int ret = 0;
  206. static const struct ufshcd_dme_attr_val setup_attrs[] = {
  207. { UIC_ARG_MIB(TX_GLOBALHIBERNATE), 0x00, DME_LOCAL },
  208. { UIC_ARG_MIB(REFCLKMODE), 0x01, DME_LOCAL },
  209. { UIC_ARG_MIB(CDIRECTCTRL6), 0xc0, DME_LOCAL },
  210. { UIC_ARG_MIB(CBDIVFACTOR), 0x44, DME_LOCAL },
  211. { UIC_ARG_MIB(CBDCOCTRL5), 0x64, DME_LOCAL },
  212. { UIC_ARG_MIB(CBPRGTUNING), 0x09, DME_LOCAL },
  213. { UIC_ARG_MIB(RTOBSERVESELECT), 0x00, DME_LOCAL },
  214. };
  215. ret = ufshcd_dwc_dme_set_attrs(hba, setup_attrs,
  216. ARRAY_SIZE(setup_attrs));
  217. if (ret)
  218. goto out;
  219. /* Lane 0 configuration*/
  220. ret = tc_dwc_g210_setup_20bit_rmmi_lane0(hba);
  221. if (ret)
  222. goto out;
  223. /* Lane 1 configuration*/
  224. ret = tc_dwc_g210_setup_20bit_rmmi_lane1(hba);
  225. if (ret)
  226. goto out;
  227. out:
  228. return ret;
  229. }
  230. /**
  231. * tc_dwc_g210_config_40_bit()
  232. * This function configures Local (host) Synopsys 40-bit TC specific attributes
  233. *
  234. * @hba: Pointer to drivers structure
  235. *
  236. * Returns 0 on success non-zero value on failure
  237. */
  238. int tc_dwc_g210_config_40_bit(struct ufs_hba *hba)
  239. {
  240. int ret = 0;
  241. dev_info(hba->dev, "Configuring Test Chip 40-bit RMMI\n");
  242. ret = tc_dwc_g210_setup_40bit_rmmi(hba);
  243. if (ret) {
  244. dev_err(hba->dev, "Configuration failed\n");
  245. goto out;
  246. }
  247. /* To write Shadow register bank to effective configuration block */
  248. ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_MPHYCFGUPDT), 0x01);
  249. if (ret)
  250. goto out;
  251. /* To configure Debug OMC */
  252. ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_DEBUGOMC), 0x01);
  253. out:
  254. return ret;
  255. }
  256. EXPORT_SYMBOL(tc_dwc_g210_config_40_bit);
  257. /**
  258. * tc_dwc_g210_config_20_bit()
  259. * This function configures Local (host) Synopsys 20-bit TC specific attributes
  260. *
  261. * @hba: Pointer to drivers structure
  262. *
  263. * Returns 0 on success non-zero value on failure
  264. */
  265. int tc_dwc_g210_config_20_bit(struct ufs_hba *hba)
  266. {
  267. int ret = 0;
  268. dev_info(hba->dev, "Configuring Test Chip 20-bit RMMI\n");
  269. ret = tc_dwc_g210_setup_20bit_rmmi(hba);
  270. if (ret) {
  271. dev_err(hba->dev, "Configuration failed\n");
  272. goto out;
  273. }
  274. /* To write Shadow register bank to effective configuration block */
  275. ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_MPHYCFGUPDT), 0x01);
  276. if (ret)
  277. goto out;
  278. /* To configure Debug OMC */
  279. ret = ufshcd_dme_set(hba, UIC_ARG_MIB(VS_DEBUGOMC), 0x01);
  280. out:
  281. return ret;
  282. }
  283. EXPORT_SYMBOL(tc_dwc_g210_config_20_bit);
  284. MODULE_AUTHOR("Joao Pinto <[email protected]>");
  285. MODULE_DESCRIPTION("Synopsys G210 Test Chip driver");
  286. MODULE_LICENSE("Dual BSD/GPL");