sb_regs.h 3.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * USB4 port sideband registers found on routers and retimers
  4. *
  5. * Copyright (C) 2020, Intel Corporation
  6. * Authors: Mika Westerberg <[email protected]>
  7. * Rajmohan Mani <[email protected]>
  8. */
  9. #ifndef _SB_REGS
  10. #define _SB_REGS
  11. #define USB4_SB_VENDOR_ID 0x00
  12. #define USB4_SB_PRODUCT_ID 0x01
  13. #define USB4_SB_OPCODE 0x08
  14. enum usb4_sb_opcode {
  15. USB4_SB_OPCODE_ERR = 0x20525245, /* "ERR " */
  16. USB4_SB_OPCODE_ONS = 0x444d4321, /* "!CMD" */
  17. USB4_SB_OPCODE_ROUTER_OFFLINE = 0x4e45534c, /* "LSEN" */
  18. USB4_SB_OPCODE_ENUMERATE_RETIMERS = 0x4d554e45, /* "ENUM" */
  19. USB4_SB_OPCODE_SET_INBOUND_SBTX = 0x5055534c, /* "LSUP" */
  20. USB4_SB_OPCODE_UNSET_INBOUND_SBTX = 0x50555355, /* "USUP" */
  21. USB4_SB_OPCODE_QUERY_LAST_RETIMER = 0x5453414c, /* "LAST" */
  22. USB4_SB_OPCODE_GET_NVM_SECTOR_SIZE = 0x53534e47, /* "GNSS" */
  23. USB4_SB_OPCODE_NVM_SET_OFFSET = 0x53504f42, /* "BOPS" */
  24. USB4_SB_OPCODE_NVM_BLOCK_WRITE = 0x574b4c42, /* "BLKW" */
  25. USB4_SB_OPCODE_NVM_AUTH_WRITE = 0x48545541, /* "AUTH" */
  26. USB4_SB_OPCODE_NVM_READ = 0x52524641, /* "AFRR" */
  27. USB4_SB_OPCODE_READ_LANE_MARGINING_CAP = 0x50434452, /* "RDCP" */
  28. USB4_SB_OPCODE_RUN_HW_LANE_MARGINING = 0x474d4852, /* "RHMG" */
  29. USB4_SB_OPCODE_RUN_SW_LANE_MARGINING = 0x474d5352, /* "RSMG" */
  30. USB4_SB_OPCODE_READ_SW_MARGIN_ERR = 0x57534452, /* "RDSW" */
  31. };
  32. #define USB4_SB_METADATA 0x09
  33. #define USB4_SB_METADATA_NVM_AUTH_WRITE_MASK GENMASK(5, 0)
  34. #define USB4_SB_DATA 0x12
  35. /* USB4_SB_OPCODE_READ_LANE_MARGINING_CAP */
  36. #define USB4_MARGIN_CAP_0_MODES_HW BIT(0)
  37. #define USB4_MARGIN_CAP_0_MODES_SW BIT(1)
  38. #define USB4_MARGIN_CAP_0_2_LANES BIT(2)
  39. #define USB4_MARGIN_CAP_0_VOLTAGE_INDP_MASK GENMASK(4, 3)
  40. #define USB4_MARGIN_CAP_0_VOLTAGE_INDP_SHIFT 3
  41. #define USB4_MARGIN_CAP_0_VOLTAGE_MIN 0x0
  42. #define USB4_MARGIN_CAP_0_VOLTAGE_HL 0x1
  43. #define USB4_MARGIN_CAP_0_VOLTAGE_BOTH 0x2
  44. #define USB4_MARGIN_CAP_0_TIME BIT(5)
  45. #define USB4_MARGIN_CAP_0_VOLTAGE_STEPS_MASK GENMASK(12, 6)
  46. #define USB4_MARGIN_CAP_0_VOLTAGE_STEPS_SHIFT 6
  47. #define USB4_MARGIN_CAP_0_MAX_VOLTAGE_OFFSET_MASK GENMASK(18, 13)
  48. #define USB4_MARGIN_CAP_0_MAX_VOLTAGE_OFFSET_SHIFT 13
  49. #define USB4_MARGIN_CAP_1_TIME_DESTR BIT(8)
  50. #define USB4_MARGIN_CAP_1_TIME_INDP_MASK GENMASK(10, 9)
  51. #define USB4_MARGIN_CAP_1_TIME_INDP_SHIFT 9
  52. #define USB4_MARGIN_CAP_1_TIME_MIN 0x0
  53. #define USB4_MARGIN_CAP_1_TIME_LR 0x1
  54. #define USB4_MARGIN_CAP_1_TIME_BOTH 0x2
  55. #define USB4_MARGIN_CAP_1_TIME_STEPS_MASK GENMASK(15, 11)
  56. #define USB4_MARGIN_CAP_1_TIME_STEPS_SHIFT 11
  57. #define USB4_MARGIN_CAP_1_TIME_OFFSET_MASK GENMASK(20, 16)
  58. #define USB4_MARGIN_CAP_1_TIME_OFFSET_SHIFT 16
  59. #define USB4_MARGIN_CAP_1_MIN_BER_MASK GENMASK(25, 21)
  60. #define USB4_MARGIN_CAP_1_MIN_BER_SHIFT 21
  61. #define USB4_MARGIN_CAP_1_MAX_BER_MASK GENMASK(30, 26)
  62. #define USB4_MARGIN_CAP_1_MAX_BER_SHIFT 26
  63. #define USB4_MARGIN_CAP_1_MAX_BER_SHIFT 26
  64. /* USB4_SB_OPCODE_RUN_HW_LANE_MARGINING */
  65. #define USB4_MARGIN_HW_TIME BIT(3)
  66. #define USB4_MARGIN_HW_RH BIT(4)
  67. #define USB4_MARGIN_HW_BER_MASK GENMASK(9, 5)
  68. #define USB4_MARGIN_HW_BER_SHIFT 5
  69. /* Applicable to all margin values */
  70. #define USB4_MARGIN_HW_RES_1_MARGIN_MASK GENMASK(6, 0)
  71. #define USB4_MARGIN_HW_RES_1_EXCEEDS BIT(7)
  72. /* Different lane margin shifts */
  73. #define USB4_MARGIN_HW_RES_1_L0_LL_MARGIN_SHIFT 8
  74. #define USB4_MARGIN_HW_RES_1_L1_RH_MARGIN_SHIFT 16
  75. #define USB4_MARGIN_HW_RES_1_L1_LL_MARGIN_SHIFT 24
  76. /* USB4_SB_OPCODE_RUN_SW_LANE_MARGINING */
  77. #define USB4_MARGIN_SW_TIME BIT(3)
  78. #define USB4_MARGIN_SW_RH BIT(4)
  79. #define USB4_MARGIN_SW_COUNTER_MASK GENMASK(14, 13)
  80. #define USB4_MARGIN_SW_COUNTER_SHIFT 13
  81. #define USB4_MARGIN_SW_COUNTER_NOP 0x0
  82. #define USB4_MARGIN_SW_COUNTER_CLEAR 0x1
  83. #define USB4_MARGIN_SW_COUNTER_START 0x2
  84. #define USB4_MARGIN_SW_COUNTER_STOP 0x3
  85. #endif