tsens-v1.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019, Linaro Limited
  4. */
  5. #include <linux/bitops.h>
  6. #include <linux/regmap.h>
  7. #include <linux/delay.h>
  8. #include <linux/slab.h>
  9. #include "tsens.h"
  10. /* ----- SROT ------ */
  11. #define SROT_HW_VER_OFF 0x0000
  12. #define SROT_CTRL_OFF 0x0004
  13. /* ----- TM ------ */
  14. #define TM_INT_EN_OFF 0x0000
  15. #define TM_Sn_UPPER_LOWER_STATUS_CTRL_OFF 0x0004
  16. #define TM_Sn_STATUS_OFF 0x0044
  17. #define TM_TRDY_OFF 0x0084
  18. #define TM_HIGH_LOW_INT_STATUS_OFF 0x0088
  19. #define TM_HIGH_LOW_Sn_INT_THRESHOLD_OFF 0x0090
  20. /* eeprom layout data for msm8956/76 (v1) */
  21. #define MSM8976_BASE0_MASK 0xff
  22. #define MSM8976_BASE1_MASK 0xff
  23. #define MSM8976_BASE1_SHIFT 8
  24. #define MSM8976_S0_P1_MASK 0x3f00
  25. #define MSM8976_S1_P1_MASK 0x3f00000
  26. #define MSM8976_S2_P1_MASK 0x3f
  27. #define MSM8976_S3_P1_MASK 0x3f000
  28. #define MSM8976_S4_P1_MASK 0x3f00
  29. #define MSM8976_S5_P1_MASK 0x3f00000
  30. #define MSM8976_S6_P1_MASK 0x3f
  31. #define MSM8976_S7_P1_MASK 0x3f000
  32. #define MSM8976_S8_P1_MASK 0x1f8
  33. #define MSM8976_S9_P1_MASK 0x1f8000
  34. #define MSM8976_S10_P1_MASK 0xf8000000
  35. #define MSM8976_S10_P1_MASK_1 0x1
  36. #define MSM8976_S0_P2_MASK 0xfc000
  37. #define MSM8976_S1_P2_MASK 0xfc000000
  38. #define MSM8976_S2_P2_MASK 0xfc0
  39. #define MSM8976_S3_P2_MASK 0xfc0000
  40. #define MSM8976_S4_P2_MASK 0xfc000
  41. #define MSM8976_S5_P2_MASK 0xfc000000
  42. #define MSM8976_S6_P2_MASK 0xfc0
  43. #define MSM8976_S7_P2_MASK 0xfc0000
  44. #define MSM8976_S8_P2_MASK 0x7e00
  45. #define MSM8976_S9_P2_MASK 0x7e00000
  46. #define MSM8976_S10_P2_MASK 0x7e
  47. #define MSM8976_S0_P1_SHIFT 8
  48. #define MSM8976_S1_P1_SHIFT 20
  49. #define MSM8976_S2_P1_SHIFT 0
  50. #define MSM8976_S3_P1_SHIFT 12
  51. #define MSM8976_S4_P1_SHIFT 8
  52. #define MSM8976_S5_P1_SHIFT 20
  53. #define MSM8976_S6_P1_SHIFT 0
  54. #define MSM8976_S7_P1_SHIFT 12
  55. #define MSM8976_S8_P1_SHIFT 3
  56. #define MSM8976_S9_P1_SHIFT 15
  57. #define MSM8976_S10_P1_SHIFT 27
  58. #define MSM8976_S10_P1_SHIFT_1 0
  59. #define MSM8976_S0_P2_SHIFT 14
  60. #define MSM8976_S1_P2_SHIFT 26
  61. #define MSM8976_S2_P2_SHIFT 6
  62. #define MSM8976_S3_P2_SHIFT 18
  63. #define MSM8976_S4_P2_SHIFT 14
  64. #define MSM8976_S5_P2_SHIFT 26
  65. #define MSM8976_S6_P2_SHIFT 6
  66. #define MSM8976_S7_P2_SHIFT 18
  67. #define MSM8976_S8_P2_SHIFT 9
  68. #define MSM8976_S9_P2_SHIFT 21
  69. #define MSM8976_S10_P2_SHIFT 1
  70. #define MSM8976_CAL_SEL_MASK 0x3
  71. /* eeprom layout data for qcs404/405 (v1) */
  72. #define BASE0_MASK 0x000007f8
  73. #define BASE1_MASK 0x0007f800
  74. #define BASE0_SHIFT 3
  75. #define BASE1_SHIFT 11
  76. #define S0_P1_MASK 0x0000003f
  77. #define S1_P1_MASK 0x0003f000
  78. #define S2_P1_MASK 0x3f000000
  79. #define S3_P1_MASK 0x000003f0
  80. #define S4_P1_MASK 0x003f0000
  81. #define S5_P1_MASK 0x0000003f
  82. #define S6_P1_MASK 0x0003f000
  83. #define S7_P1_MASK 0x3f000000
  84. #define S8_P1_MASK 0x000003f0
  85. #define S9_P1_MASK 0x003f0000
  86. #define S0_P2_MASK 0x00000fc0
  87. #define S1_P2_MASK 0x00fc0000
  88. #define S2_P2_MASK_1_0 0xc0000000
  89. #define S2_P2_MASK_5_2 0x0000000f
  90. #define S3_P2_MASK 0x0000fc00
  91. #define S4_P2_MASK 0x0fc00000
  92. #define S5_P2_MASK 0x00000fc0
  93. #define S6_P2_MASK 0x00fc0000
  94. #define S7_P2_MASK_1_0 0xc0000000
  95. #define S7_P2_MASK_5_2 0x0000000f
  96. #define S8_P2_MASK 0x0000fc00
  97. #define S9_P2_MASK 0x0fc00000
  98. #define S0_P1_SHIFT 0
  99. #define S0_P2_SHIFT 6
  100. #define S1_P1_SHIFT 12
  101. #define S1_P2_SHIFT 18
  102. #define S2_P1_SHIFT 24
  103. #define S2_P2_SHIFT_1_0 30
  104. #define S2_P2_SHIFT_5_2 0
  105. #define S3_P1_SHIFT 4
  106. #define S3_P2_SHIFT 10
  107. #define S4_P1_SHIFT 16
  108. #define S4_P2_SHIFT 22
  109. #define S5_P1_SHIFT 0
  110. #define S5_P2_SHIFT 6
  111. #define S6_P1_SHIFT 12
  112. #define S6_P2_SHIFT 18
  113. #define S7_P1_SHIFT 24
  114. #define S7_P2_SHIFT_1_0 30
  115. #define S7_P2_SHIFT_5_2 0
  116. #define S8_P1_SHIFT 4
  117. #define S8_P2_SHIFT 10
  118. #define S9_P1_SHIFT 16
  119. #define S9_P2_SHIFT 22
  120. #define CAL_SEL_MASK 7
  121. #define CAL_SEL_SHIFT 0
  122. static int calibrate_v1(struct tsens_priv *priv)
  123. {
  124. u32 base0 = 0, base1 = 0;
  125. u32 p1[10], p2[10];
  126. u32 mode = 0, lsb = 0, msb = 0;
  127. u32 *qfprom_cdata;
  128. int i;
  129. qfprom_cdata = (u32 *)qfprom_read(priv->dev, "calib");
  130. if (IS_ERR(qfprom_cdata))
  131. return PTR_ERR(qfprom_cdata);
  132. mode = (qfprom_cdata[4] & CAL_SEL_MASK) >> CAL_SEL_SHIFT;
  133. dev_dbg(priv->dev, "calibration mode is %d\n", mode);
  134. switch (mode) {
  135. case TWO_PT_CALIB:
  136. base1 = (qfprom_cdata[4] & BASE1_MASK) >> BASE1_SHIFT;
  137. p2[0] = (qfprom_cdata[0] & S0_P2_MASK) >> S0_P2_SHIFT;
  138. p2[1] = (qfprom_cdata[0] & S1_P2_MASK) >> S1_P2_SHIFT;
  139. /* This value is split over two registers, 2 bits and 4 bits */
  140. lsb = (qfprom_cdata[0] & S2_P2_MASK_1_0) >> S2_P2_SHIFT_1_0;
  141. msb = (qfprom_cdata[1] & S2_P2_MASK_5_2) >> S2_P2_SHIFT_5_2;
  142. p2[2] = msb << 2 | lsb;
  143. p2[3] = (qfprom_cdata[1] & S3_P2_MASK) >> S3_P2_SHIFT;
  144. p2[4] = (qfprom_cdata[1] & S4_P2_MASK) >> S4_P2_SHIFT;
  145. p2[5] = (qfprom_cdata[2] & S5_P2_MASK) >> S5_P2_SHIFT;
  146. p2[6] = (qfprom_cdata[2] & S6_P2_MASK) >> S6_P2_SHIFT;
  147. /* This value is split over two registers, 2 bits and 4 bits */
  148. lsb = (qfprom_cdata[2] & S7_P2_MASK_1_0) >> S7_P2_SHIFT_1_0;
  149. msb = (qfprom_cdata[3] & S7_P2_MASK_5_2) >> S7_P2_SHIFT_5_2;
  150. p2[7] = msb << 2 | lsb;
  151. p2[8] = (qfprom_cdata[3] & S8_P2_MASK) >> S8_P2_SHIFT;
  152. p2[9] = (qfprom_cdata[3] & S9_P2_MASK) >> S9_P2_SHIFT;
  153. for (i = 0; i < priv->num_sensors; i++)
  154. p2[i] = ((base1 + p2[i]) << 2);
  155. fallthrough;
  156. case ONE_PT_CALIB2:
  157. base0 = (qfprom_cdata[4] & BASE0_MASK) >> BASE0_SHIFT;
  158. p1[0] = (qfprom_cdata[0] & S0_P1_MASK) >> S0_P1_SHIFT;
  159. p1[1] = (qfprom_cdata[0] & S1_P1_MASK) >> S1_P1_SHIFT;
  160. p1[2] = (qfprom_cdata[0] & S2_P1_MASK) >> S2_P1_SHIFT;
  161. p1[3] = (qfprom_cdata[1] & S3_P1_MASK) >> S3_P1_SHIFT;
  162. p1[4] = (qfprom_cdata[1] & S4_P1_MASK) >> S4_P1_SHIFT;
  163. p1[5] = (qfprom_cdata[2] & S5_P1_MASK) >> S5_P1_SHIFT;
  164. p1[6] = (qfprom_cdata[2] & S6_P1_MASK) >> S6_P1_SHIFT;
  165. p1[7] = (qfprom_cdata[2] & S7_P1_MASK) >> S7_P1_SHIFT;
  166. p1[8] = (qfprom_cdata[3] & S8_P1_MASK) >> S8_P1_SHIFT;
  167. p1[9] = (qfprom_cdata[3] & S9_P1_MASK) >> S9_P1_SHIFT;
  168. for (i = 0; i < priv->num_sensors; i++)
  169. p1[i] = (((base0) + p1[i]) << 2);
  170. break;
  171. default:
  172. for (i = 0; i < priv->num_sensors; i++) {
  173. p1[i] = 500;
  174. p2[i] = 780;
  175. }
  176. break;
  177. }
  178. compute_intercept_slope(priv, p1, p2, mode);
  179. kfree(qfprom_cdata);
  180. return 0;
  181. }
  182. static int calibrate_8976(struct tsens_priv *priv)
  183. {
  184. int base0 = 0, base1 = 0, i;
  185. u32 p1[11], p2[11];
  186. int mode = 0, tmp = 0;
  187. u32 *qfprom_cdata;
  188. qfprom_cdata = (u32 *)qfprom_read(priv->dev, "calib");
  189. if (IS_ERR(qfprom_cdata))
  190. return PTR_ERR(qfprom_cdata);
  191. mode = (qfprom_cdata[4] & MSM8976_CAL_SEL_MASK);
  192. dev_dbg(priv->dev, "calibration mode is %d\n", mode);
  193. switch (mode) {
  194. case TWO_PT_CALIB:
  195. base1 = (qfprom_cdata[2] & MSM8976_BASE1_MASK) >> MSM8976_BASE1_SHIFT;
  196. p2[0] = (qfprom_cdata[0] & MSM8976_S0_P2_MASK) >> MSM8976_S0_P2_SHIFT;
  197. p2[1] = (qfprom_cdata[0] & MSM8976_S1_P2_MASK) >> MSM8976_S1_P2_SHIFT;
  198. p2[2] = (qfprom_cdata[1] & MSM8976_S2_P2_MASK) >> MSM8976_S2_P2_SHIFT;
  199. p2[3] = (qfprom_cdata[1] & MSM8976_S3_P2_MASK) >> MSM8976_S3_P2_SHIFT;
  200. p2[4] = (qfprom_cdata[2] & MSM8976_S4_P2_MASK) >> MSM8976_S4_P2_SHIFT;
  201. p2[5] = (qfprom_cdata[2] & MSM8976_S5_P2_MASK) >> MSM8976_S5_P2_SHIFT;
  202. p2[6] = (qfprom_cdata[3] & MSM8976_S6_P2_MASK) >> MSM8976_S6_P2_SHIFT;
  203. p2[7] = (qfprom_cdata[3] & MSM8976_S7_P2_MASK) >> MSM8976_S7_P2_SHIFT;
  204. p2[8] = (qfprom_cdata[4] & MSM8976_S8_P2_MASK) >> MSM8976_S8_P2_SHIFT;
  205. p2[9] = (qfprom_cdata[4] & MSM8976_S9_P2_MASK) >> MSM8976_S9_P2_SHIFT;
  206. p2[10] = (qfprom_cdata[5] & MSM8976_S10_P2_MASK) >> MSM8976_S10_P2_SHIFT;
  207. for (i = 0; i < priv->num_sensors; i++)
  208. p2[i] = ((base1 + p2[i]) << 2);
  209. fallthrough;
  210. case ONE_PT_CALIB2:
  211. base0 = qfprom_cdata[0] & MSM8976_BASE0_MASK;
  212. p1[0] = (qfprom_cdata[0] & MSM8976_S0_P1_MASK) >> MSM8976_S0_P1_SHIFT;
  213. p1[1] = (qfprom_cdata[0] & MSM8976_S1_P1_MASK) >> MSM8976_S1_P1_SHIFT;
  214. p1[2] = (qfprom_cdata[1] & MSM8976_S2_P1_MASK) >> MSM8976_S2_P1_SHIFT;
  215. p1[3] = (qfprom_cdata[1] & MSM8976_S3_P1_MASK) >> MSM8976_S3_P1_SHIFT;
  216. p1[4] = (qfprom_cdata[2] & MSM8976_S4_P1_MASK) >> MSM8976_S4_P1_SHIFT;
  217. p1[5] = (qfprom_cdata[2] & MSM8976_S5_P1_MASK) >> MSM8976_S5_P1_SHIFT;
  218. p1[6] = (qfprom_cdata[3] & MSM8976_S6_P1_MASK) >> MSM8976_S6_P1_SHIFT;
  219. p1[7] = (qfprom_cdata[3] & MSM8976_S7_P1_MASK) >> MSM8976_S7_P1_SHIFT;
  220. p1[8] = (qfprom_cdata[4] & MSM8976_S8_P1_MASK) >> MSM8976_S8_P1_SHIFT;
  221. p1[9] = (qfprom_cdata[4] & MSM8976_S9_P1_MASK) >> MSM8976_S9_P1_SHIFT;
  222. p1[10] = (qfprom_cdata[4] & MSM8976_S10_P1_MASK) >> MSM8976_S10_P1_SHIFT;
  223. tmp = (qfprom_cdata[5] & MSM8976_S10_P1_MASK_1) << MSM8976_S10_P1_SHIFT_1;
  224. p1[10] |= tmp;
  225. for (i = 0; i < priv->num_sensors; i++)
  226. p1[i] = (((base0) + p1[i]) << 2);
  227. break;
  228. default:
  229. for (i = 0; i < priv->num_sensors; i++) {
  230. p1[i] = 500;
  231. p2[i] = 780;
  232. }
  233. break;
  234. }
  235. compute_intercept_slope(priv, p1, p2, mode);
  236. kfree(qfprom_cdata);
  237. return 0;
  238. }
  239. /* v1.x: msm8956,8976,qcs404,405 */
  240. static struct tsens_features tsens_v1_feat = {
  241. .ver_major = VER_1_X,
  242. .crit_int = 0,
  243. .adc = 1,
  244. .srot_split = 1,
  245. .max_sensors = 11,
  246. };
  247. static const struct reg_field tsens_v1_regfields[MAX_REGFIELDS] = {
  248. /* ----- SROT ------ */
  249. /* VERSION */
  250. [VER_MAJOR] = REG_FIELD(SROT_HW_VER_OFF, 28, 31),
  251. [VER_MINOR] = REG_FIELD(SROT_HW_VER_OFF, 16, 27),
  252. [VER_STEP] = REG_FIELD(SROT_HW_VER_OFF, 0, 15),
  253. /* CTRL_OFFSET */
  254. [TSENS_EN] = REG_FIELD(SROT_CTRL_OFF, 0, 0),
  255. [TSENS_SW_RST] = REG_FIELD(SROT_CTRL_OFF, 1, 1),
  256. [SENSOR_EN] = REG_FIELD(SROT_CTRL_OFF, 3, 13),
  257. /* ----- TM ------ */
  258. /* INTERRUPT ENABLE */
  259. [INT_EN] = REG_FIELD(TM_INT_EN_OFF, 0, 0),
  260. /* UPPER/LOWER TEMPERATURE THRESHOLDS */
  261. REG_FIELD_FOR_EACH_SENSOR11(LOW_THRESH, TM_Sn_UPPER_LOWER_STATUS_CTRL_OFF, 0, 9),
  262. REG_FIELD_FOR_EACH_SENSOR11(UP_THRESH, TM_Sn_UPPER_LOWER_STATUS_CTRL_OFF, 10, 19),
  263. /* UPPER/LOWER INTERRUPTS [CLEAR/STATUS] */
  264. REG_FIELD_FOR_EACH_SENSOR11(LOW_INT_CLEAR, TM_Sn_UPPER_LOWER_STATUS_CTRL_OFF, 20, 20),
  265. REG_FIELD_FOR_EACH_SENSOR11(UP_INT_CLEAR, TM_Sn_UPPER_LOWER_STATUS_CTRL_OFF, 21, 21),
  266. [LOW_INT_STATUS_0] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 0, 0),
  267. [LOW_INT_STATUS_1] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 1, 1),
  268. [LOW_INT_STATUS_2] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 2, 2),
  269. [LOW_INT_STATUS_3] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 3, 3),
  270. [LOW_INT_STATUS_4] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 4, 4),
  271. [LOW_INT_STATUS_5] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 5, 5),
  272. [LOW_INT_STATUS_6] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 6, 6),
  273. [LOW_INT_STATUS_7] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 7, 7),
  274. [UP_INT_STATUS_0] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 8, 8),
  275. [UP_INT_STATUS_1] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 9, 9),
  276. [UP_INT_STATUS_2] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 10, 10),
  277. [UP_INT_STATUS_3] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 11, 11),
  278. [UP_INT_STATUS_4] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 12, 12),
  279. [UP_INT_STATUS_5] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 13, 13),
  280. [UP_INT_STATUS_6] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 14, 14),
  281. [UP_INT_STATUS_7] = REG_FIELD(TM_HIGH_LOW_INT_STATUS_OFF, 15, 15),
  282. /* NO CRITICAL INTERRUPT SUPPORT on v1 */
  283. /* Sn_STATUS */
  284. REG_FIELD_FOR_EACH_SENSOR11(LAST_TEMP, TM_Sn_STATUS_OFF, 0, 9),
  285. REG_FIELD_FOR_EACH_SENSOR11(VALID, TM_Sn_STATUS_OFF, 14, 14),
  286. /* xxx_STATUS bits: 1 == threshold violated */
  287. REG_FIELD_FOR_EACH_SENSOR11(MIN_STATUS, TM_Sn_STATUS_OFF, 10, 10),
  288. REG_FIELD_FOR_EACH_SENSOR11(LOWER_STATUS, TM_Sn_STATUS_OFF, 11, 11),
  289. REG_FIELD_FOR_EACH_SENSOR11(UPPER_STATUS, TM_Sn_STATUS_OFF, 12, 12),
  290. /* No CRITICAL field on v1.x */
  291. REG_FIELD_FOR_EACH_SENSOR11(MAX_STATUS, TM_Sn_STATUS_OFF, 13, 13),
  292. /* TRDY: 1=ready, 0=in progress */
  293. [TRDY] = REG_FIELD(TM_TRDY_OFF, 0, 0),
  294. };
  295. static int __init init_8956(struct tsens_priv *priv) {
  296. priv->sensor[0].slope = 3313;
  297. priv->sensor[1].slope = 3275;
  298. priv->sensor[2].slope = 3320;
  299. priv->sensor[3].slope = 3246;
  300. priv->sensor[4].slope = 3279;
  301. priv->sensor[5].slope = 3257;
  302. priv->sensor[6].slope = 3234;
  303. priv->sensor[7].slope = 3269;
  304. priv->sensor[8].slope = 3255;
  305. priv->sensor[9].slope = 3239;
  306. priv->sensor[10].slope = 3286;
  307. return init_common(priv);
  308. }
  309. static const struct tsens_ops ops_generic_v1 = {
  310. .init = init_common,
  311. .calibrate = calibrate_v1,
  312. .get_temp = get_temp_tsens_valid,
  313. };
  314. struct tsens_plat_data data_tsens_v1 = {
  315. .ops = &ops_generic_v1,
  316. .feat = &tsens_v1_feat,
  317. .fields = tsens_v1_regfields,
  318. };
  319. static const struct tsens_ops ops_8956 = {
  320. .init = init_8956,
  321. .calibrate = calibrate_8976,
  322. .get_temp = get_temp_tsens_valid,
  323. };
  324. struct tsens_plat_data data_8956 = {
  325. .num_sensors = 11,
  326. .ops = &ops_8956,
  327. .feat = &tsens_v1_feat,
  328. .fields = tsens_v1_regfields,
  329. };
  330. static const struct tsens_ops ops_8976 = {
  331. .init = init_common,
  332. .calibrate = calibrate_8976,
  333. .get_temp = get_temp_tsens_valid,
  334. };
  335. struct tsens_plat_data data_8976 = {
  336. .num_sensors = 11,
  337. .ops = &ops_8976,
  338. .hw_ids = (unsigned int[]){0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10},
  339. .feat = &tsens_v1_feat,
  340. .fields = tsens_v1_regfields,
  341. };