rcar-gen4-sysc.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R-Car Gen4 SYSC Power management support
  4. *
  5. * Copyright (C) 2021 Renesas Electronics Corp.
  6. */
  7. #include <linux/bits.h>
  8. #include <linux/clk/renesas.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/iopoll.h>
  13. #include <linux/kernel.h>
  14. #include <linux/mm.h>
  15. #include <linux/of_address.h>
  16. #include <linux/pm_domain.h>
  17. #include <linux/slab.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/types.h>
  20. #include "rcar-gen4-sysc.h"
  21. /* SYSC Common */
  22. #define SYSCSR 0x000 /* SYSC Status Register */
  23. #define SYSCPONSR(x) (0x800 + ((x) * 0x4)) /* Power-ON Status Register 0 */
  24. #define SYSCPOFFSR(x) (0x808 + ((x) * 0x4)) /* Power-OFF Status Register */
  25. #define SYSCISCR(x) (0x810 + ((x) * 0x4)) /* Interrupt Status/Clear Register */
  26. #define SYSCIER(x) (0x820 + ((x) * 0x4)) /* Interrupt Enable Register */
  27. #define SYSCIMR(x) (0x830 + ((x) * 0x4)) /* Interrupt Mask Register */
  28. /* Power Domain Registers */
  29. #define PDRSR(n) (0x1000 + ((n) * 0x40))
  30. #define PDRONCR(n) (0x1004 + ((n) * 0x40))
  31. #define PDROFFCR(n) (0x1008 + ((n) * 0x40))
  32. #define PDRESR(n) (0x100C + ((n) * 0x40))
  33. /* PWRON/PWROFF */
  34. #define PWRON_PWROFF BIT(0) /* Power-ON/OFF request */
  35. /* PDRESR */
  36. #define PDRESR_ERR BIT(0)
  37. /* PDRSR */
  38. #define PDRSR_OFF BIT(0) /* Power-OFF state */
  39. #define PDRSR_ON BIT(4) /* Power-ON state */
  40. #define PDRSR_OFF_STATE BIT(8) /* Processing Power-OFF sequence */
  41. #define PDRSR_ON_STATE BIT(12) /* Processing Power-ON sequence */
  42. #define SYSCSR_BUSY GENMASK(1, 0) /* All bit sets is not busy */
  43. #define SYSCSR_TIMEOUT 10000
  44. #define SYSCSR_DELAY_US 10
  45. #define PDRESR_RETRIES 1000
  46. #define PDRESR_DELAY_US 10
  47. #define SYSCISR_TIMEOUT 10000
  48. #define SYSCISR_DELAY_US 10
  49. #define RCAR_GEN4_PD_ALWAYS_ON 64
  50. #define NUM_DOMAINS_EACH_REG BITS_PER_TYPE(u32)
  51. static void __iomem *rcar_gen4_sysc_base;
  52. static DEFINE_SPINLOCK(rcar_gen4_sysc_lock); /* SMP CPUs + I/O devices */
  53. static int rcar_gen4_sysc_pwr_on_off(u8 pdr, bool on)
  54. {
  55. unsigned int reg_offs;
  56. u32 val;
  57. int ret;
  58. if (on)
  59. reg_offs = PDRONCR(pdr);
  60. else
  61. reg_offs = PDROFFCR(pdr);
  62. /* Wait until SYSC is ready to accept a power request */
  63. ret = readl_poll_timeout_atomic(rcar_gen4_sysc_base + SYSCSR, val,
  64. (val & SYSCSR_BUSY) == SYSCSR_BUSY,
  65. SYSCSR_DELAY_US, SYSCSR_TIMEOUT);
  66. if (ret < 0)
  67. return -EAGAIN;
  68. /* Submit power shutoff or power resume request */
  69. iowrite32(PWRON_PWROFF, rcar_gen4_sysc_base + reg_offs);
  70. return 0;
  71. }
  72. static int clear_irq_flags(unsigned int reg_idx, unsigned int isr_mask)
  73. {
  74. u32 val;
  75. int ret;
  76. iowrite32(isr_mask, rcar_gen4_sysc_base + SYSCISCR(reg_idx));
  77. ret = readl_poll_timeout_atomic(rcar_gen4_sysc_base + SYSCISCR(reg_idx),
  78. val, !(val & isr_mask),
  79. SYSCISR_DELAY_US, SYSCISR_TIMEOUT);
  80. if (ret < 0) {
  81. pr_err("\n %s : Can not clear IRQ flags in SYSCISCR", __func__);
  82. return -EIO;
  83. }
  84. return 0;
  85. }
  86. static int rcar_gen4_sysc_power(u8 pdr, bool on)
  87. {
  88. unsigned int isr_mask;
  89. unsigned int reg_idx, bit_idx;
  90. unsigned int status;
  91. unsigned long flags;
  92. int ret = 0;
  93. u32 val;
  94. int k;
  95. spin_lock_irqsave(&rcar_gen4_sysc_lock, flags);
  96. reg_idx = pdr / NUM_DOMAINS_EACH_REG;
  97. bit_idx = pdr % NUM_DOMAINS_EACH_REG;
  98. isr_mask = BIT(bit_idx);
  99. /*
  100. * The interrupt source needs to be enabled, but masked, to prevent the
  101. * CPU from receiving it.
  102. */
  103. iowrite32(ioread32(rcar_gen4_sysc_base + SYSCIER(reg_idx)) | isr_mask,
  104. rcar_gen4_sysc_base + SYSCIER(reg_idx));
  105. iowrite32(ioread32(rcar_gen4_sysc_base + SYSCIMR(reg_idx)) | isr_mask,
  106. rcar_gen4_sysc_base + SYSCIMR(reg_idx));
  107. ret = clear_irq_flags(reg_idx, isr_mask);
  108. if (ret)
  109. goto out;
  110. /* Submit power shutoff or resume request until it was accepted */
  111. for (k = 0; k < PDRESR_RETRIES; k++) {
  112. ret = rcar_gen4_sysc_pwr_on_off(pdr, on);
  113. if (ret)
  114. goto out;
  115. status = ioread32(rcar_gen4_sysc_base + PDRESR(pdr));
  116. if (!(status & PDRESR_ERR))
  117. break;
  118. udelay(PDRESR_DELAY_US);
  119. }
  120. if (k == PDRESR_RETRIES) {
  121. ret = -EIO;
  122. goto out;
  123. }
  124. /* Wait until the power shutoff or resume request has completed * */
  125. ret = readl_poll_timeout_atomic(rcar_gen4_sysc_base + SYSCISCR(reg_idx),
  126. val, (val & isr_mask),
  127. SYSCISR_DELAY_US, SYSCISR_TIMEOUT);
  128. if (ret < 0) {
  129. ret = -EIO;
  130. goto out;
  131. }
  132. /* Clear interrupt flags */
  133. ret = clear_irq_flags(reg_idx, isr_mask);
  134. if (ret)
  135. goto out;
  136. out:
  137. spin_unlock_irqrestore(&rcar_gen4_sysc_lock, flags);
  138. pr_debug("sysc power %s domain %d: %08x -> %d\n", on ? "on" : "off",
  139. pdr, ioread32(rcar_gen4_sysc_base + SYSCISCR(reg_idx)), ret);
  140. return ret;
  141. }
  142. static bool rcar_gen4_sysc_power_is_off(u8 pdr)
  143. {
  144. unsigned int st;
  145. st = ioread32(rcar_gen4_sysc_base + PDRSR(pdr));
  146. if (st & PDRSR_OFF)
  147. return true;
  148. return false;
  149. }
  150. struct rcar_gen4_sysc_pd {
  151. struct generic_pm_domain genpd;
  152. u8 pdr;
  153. unsigned int flags;
  154. char name[];
  155. };
  156. static inline struct rcar_gen4_sysc_pd *to_rcar_gen4_pd(struct generic_pm_domain *d)
  157. {
  158. return container_of(d, struct rcar_gen4_sysc_pd, genpd);
  159. }
  160. static int rcar_gen4_sysc_pd_power_off(struct generic_pm_domain *genpd)
  161. {
  162. struct rcar_gen4_sysc_pd *pd = to_rcar_gen4_pd(genpd);
  163. pr_debug("%s: %s\n", __func__, genpd->name);
  164. return rcar_gen4_sysc_power(pd->pdr, false);
  165. }
  166. static int rcar_gen4_sysc_pd_power_on(struct generic_pm_domain *genpd)
  167. {
  168. struct rcar_gen4_sysc_pd *pd = to_rcar_gen4_pd(genpd);
  169. pr_debug("%s: %s\n", __func__, genpd->name);
  170. return rcar_gen4_sysc_power(pd->pdr, true);
  171. }
  172. static int __init rcar_gen4_sysc_pd_setup(struct rcar_gen4_sysc_pd *pd)
  173. {
  174. struct generic_pm_domain *genpd = &pd->genpd;
  175. const char *name = pd->genpd.name;
  176. int error;
  177. if (pd->flags & PD_CPU) {
  178. /*
  179. * This domain contains a CPU core and therefore it should
  180. * only be turned off if the CPU is not in use.
  181. */
  182. pr_debug("PM domain %s contains %s\n", name, "CPU");
  183. genpd->flags |= GENPD_FLAG_ALWAYS_ON;
  184. } else if (pd->flags & PD_SCU) {
  185. /*
  186. * This domain contains an SCU and cache-controller, and
  187. * therefore it should only be turned off if the CPU cores are
  188. * not in use.
  189. */
  190. pr_debug("PM domain %s contains %s\n", name, "SCU");
  191. genpd->flags |= GENPD_FLAG_ALWAYS_ON;
  192. } else if (pd->flags & PD_NO_CR) {
  193. /*
  194. * This domain cannot be turned off.
  195. */
  196. genpd->flags |= GENPD_FLAG_ALWAYS_ON;
  197. }
  198. if (!(pd->flags & (PD_CPU | PD_SCU))) {
  199. /* Enable Clock Domain for I/O devices */
  200. genpd->flags |= GENPD_FLAG_PM_CLK | GENPD_FLAG_ACTIVE_WAKEUP;
  201. genpd->attach_dev = cpg_mssr_attach_dev;
  202. genpd->detach_dev = cpg_mssr_detach_dev;
  203. }
  204. genpd->power_off = rcar_gen4_sysc_pd_power_off;
  205. genpd->power_on = rcar_gen4_sysc_pd_power_on;
  206. if (pd->flags & (PD_CPU | PD_NO_CR)) {
  207. /* Skip CPUs (handled by SMP code) and areas without control */
  208. pr_debug("%s: Not touching %s\n", __func__, genpd->name);
  209. goto finalize;
  210. }
  211. if (!rcar_gen4_sysc_power_is_off(pd->pdr)) {
  212. pr_debug("%s: %s is already powered\n", __func__, genpd->name);
  213. goto finalize;
  214. }
  215. rcar_gen4_sysc_power(pd->pdr, true);
  216. finalize:
  217. error = pm_genpd_init(genpd, &simple_qos_governor, false);
  218. if (error)
  219. pr_err("Failed to init PM domain %s: %d\n", name, error);
  220. return error;
  221. }
  222. static const struct of_device_id rcar_gen4_sysc_matches[] __initconst = {
  223. #ifdef CONFIG_SYSC_R8A779A0
  224. { .compatible = "renesas,r8a779a0-sysc", .data = &r8a779a0_sysc_info },
  225. #endif
  226. #ifdef CONFIG_SYSC_R8A779F0
  227. { .compatible = "renesas,r8a779f0-sysc", .data = &r8a779f0_sysc_info },
  228. #endif
  229. #ifdef CONFIG_SYSC_R8A779G0
  230. { .compatible = "renesas,r8a779g0-sysc", .data = &r8a779g0_sysc_info },
  231. #endif
  232. { /* sentinel */ }
  233. };
  234. struct rcar_gen4_pm_domains {
  235. struct genpd_onecell_data onecell_data;
  236. struct generic_pm_domain *domains[RCAR_GEN4_PD_ALWAYS_ON + 1];
  237. };
  238. static struct genpd_onecell_data *rcar_gen4_sysc_onecell_data;
  239. static int __init rcar_gen4_sysc_pd_init(void)
  240. {
  241. const struct rcar_gen4_sysc_info *info;
  242. const struct of_device_id *match;
  243. struct rcar_gen4_pm_domains *domains;
  244. struct device_node *np;
  245. void __iomem *base;
  246. unsigned int i;
  247. int error;
  248. np = of_find_matching_node_and_match(NULL, rcar_gen4_sysc_matches, &match);
  249. if (!np)
  250. return -ENODEV;
  251. info = match->data;
  252. base = of_iomap(np, 0);
  253. if (!base) {
  254. pr_warn("%pOF: Cannot map regs\n", np);
  255. error = -ENOMEM;
  256. goto out_put;
  257. }
  258. rcar_gen4_sysc_base = base;
  259. domains = kzalloc(sizeof(*domains), GFP_KERNEL);
  260. if (!domains) {
  261. error = -ENOMEM;
  262. goto out_put;
  263. }
  264. domains->onecell_data.domains = domains->domains;
  265. domains->onecell_data.num_domains = ARRAY_SIZE(domains->domains);
  266. rcar_gen4_sysc_onecell_data = &domains->onecell_data;
  267. for (i = 0; i < info->num_areas; i++) {
  268. const struct rcar_gen4_sysc_area *area = &info->areas[i];
  269. struct rcar_gen4_sysc_pd *pd;
  270. size_t n;
  271. if (!area->name) {
  272. /* Skip NULLified area */
  273. continue;
  274. }
  275. n = strlen(area->name) + 1;
  276. pd = kzalloc(sizeof(*pd) + n, GFP_KERNEL);
  277. if (!pd) {
  278. error = -ENOMEM;
  279. goto out_put;
  280. }
  281. memcpy(pd->name, area->name, n);
  282. pd->genpd.name = pd->name;
  283. pd->pdr = area->pdr;
  284. pd->flags = area->flags;
  285. error = rcar_gen4_sysc_pd_setup(pd);
  286. if (error)
  287. goto out_put;
  288. domains->domains[area->pdr] = &pd->genpd;
  289. if (area->parent < 0)
  290. continue;
  291. error = pm_genpd_add_subdomain(domains->domains[area->parent],
  292. &pd->genpd);
  293. if (error) {
  294. pr_warn("Failed to add PM subdomain %s to parent %u\n",
  295. area->name, area->parent);
  296. goto out_put;
  297. }
  298. }
  299. error = of_genpd_add_provider_onecell(np, &domains->onecell_data);
  300. out_put:
  301. of_node_put(np);
  302. return error;
  303. }
  304. early_initcall(rcar_gen4_sysc_pd_init);