mt8192-pm-domains.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. #ifndef __SOC_MEDIATEK_MT8192_PM_DOMAINS_H
  3. #define __SOC_MEDIATEK_MT8192_PM_DOMAINS_H
  4. #include "mtk-pm-domains.h"
  5. #include <dt-bindings/power/mt8192-power.h>
  6. /*
  7. * MT8192 power domain support
  8. */
  9. static const struct scpsys_domain_data scpsys_domain_data_mt8192[] = {
  10. [MT8192_POWER_DOMAIN_AUDIO] = {
  11. .name = "audio",
  12. .sta_mask = BIT(21),
  13. .ctl_offs = 0x0354,
  14. .pwr_sta_offs = 0x016c,
  15. .pwr_sta2nd_offs = 0x0170,
  16. .sram_pdn_bits = GENMASK(8, 8),
  17. .sram_pdn_ack_bits = GENMASK(12, 12),
  18. .bp_infracfg = {
  19. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_2_AUDIO,
  20. MT8192_TOP_AXI_PROT_EN_2_SET,
  21. MT8192_TOP_AXI_PROT_EN_2_CLR,
  22. MT8192_TOP_AXI_PROT_EN_2_STA1),
  23. },
  24. },
  25. [MT8192_POWER_DOMAIN_CONN] = {
  26. .name = "conn",
  27. .sta_mask = PWR_STATUS_CONN,
  28. .ctl_offs = 0x0304,
  29. .pwr_sta_offs = 0x016c,
  30. .pwr_sta2nd_offs = 0x0170,
  31. .sram_pdn_bits = 0,
  32. .sram_pdn_ack_bits = 0,
  33. .bp_infracfg = {
  34. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_CONN,
  35. MT8192_TOP_AXI_PROT_EN_SET,
  36. MT8192_TOP_AXI_PROT_EN_CLR,
  37. MT8192_TOP_AXI_PROT_EN_STA1),
  38. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_CONN_2ND,
  39. MT8192_TOP_AXI_PROT_EN_SET,
  40. MT8192_TOP_AXI_PROT_EN_CLR,
  41. MT8192_TOP_AXI_PROT_EN_STA1),
  42. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_1_CONN,
  43. MT8192_TOP_AXI_PROT_EN_1_SET,
  44. MT8192_TOP_AXI_PROT_EN_1_CLR,
  45. MT8192_TOP_AXI_PROT_EN_1_STA1),
  46. },
  47. .caps = MTK_SCPD_KEEP_DEFAULT_OFF,
  48. },
  49. [MT8192_POWER_DOMAIN_MFG0] = {
  50. .name = "mfg0",
  51. .sta_mask = BIT(2),
  52. .ctl_offs = 0x0308,
  53. .pwr_sta_offs = 0x016c,
  54. .pwr_sta2nd_offs = 0x0170,
  55. .sram_pdn_bits = GENMASK(8, 8),
  56. .sram_pdn_ack_bits = GENMASK(12, 12),
  57. .caps = MTK_SCPD_DOMAIN_SUPPLY,
  58. },
  59. [MT8192_POWER_DOMAIN_MFG1] = {
  60. .name = "mfg1",
  61. .sta_mask = BIT(3),
  62. .ctl_offs = 0x030c,
  63. .pwr_sta_offs = 0x016c,
  64. .pwr_sta2nd_offs = 0x0170,
  65. .sram_pdn_bits = GENMASK(8, 8),
  66. .sram_pdn_ack_bits = GENMASK(12, 12),
  67. .bp_infracfg = {
  68. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_1_MFG1,
  69. MT8192_TOP_AXI_PROT_EN_1_SET,
  70. MT8192_TOP_AXI_PROT_EN_1_CLR,
  71. MT8192_TOP_AXI_PROT_EN_1_STA1),
  72. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_2_MFG1,
  73. MT8192_TOP_AXI_PROT_EN_2_SET,
  74. MT8192_TOP_AXI_PROT_EN_2_CLR,
  75. MT8192_TOP_AXI_PROT_EN_2_STA1),
  76. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MFG1,
  77. MT8192_TOP_AXI_PROT_EN_SET,
  78. MT8192_TOP_AXI_PROT_EN_CLR,
  79. MT8192_TOP_AXI_PROT_EN_STA1),
  80. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_2_MFG1_2ND,
  81. MT8192_TOP_AXI_PROT_EN_2_SET,
  82. MT8192_TOP_AXI_PROT_EN_2_CLR,
  83. MT8192_TOP_AXI_PROT_EN_2_STA1),
  84. },
  85. .caps = MTK_SCPD_DOMAIN_SUPPLY,
  86. },
  87. [MT8192_POWER_DOMAIN_MFG2] = {
  88. .name = "mfg2",
  89. .sta_mask = BIT(4),
  90. .ctl_offs = 0x0310,
  91. .pwr_sta_offs = 0x016c,
  92. .pwr_sta2nd_offs = 0x0170,
  93. .sram_pdn_bits = GENMASK(8, 8),
  94. .sram_pdn_ack_bits = GENMASK(12, 12),
  95. },
  96. [MT8192_POWER_DOMAIN_MFG3] = {
  97. .name = "mfg3",
  98. .sta_mask = BIT(5),
  99. .ctl_offs = 0x0314,
  100. .pwr_sta_offs = 0x016c,
  101. .pwr_sta2nd_offs = 0x0170,
  102. .sram_pdn_bits = GENMASK(8, 8),
  103. .sram_pdn_ack_bits = GENMASK(12, 12),
  104. },
  105. [MT8192_POWER_DOMAIN_MFG4] = {
  106. .name = "mfg4",
  107. .sta_mask = BIT(6),
  108. .ctl_offs = 0x0318,
  109. .pwr_sta_offs = 0x016c,
  110. .pwr_sta2nd_offs = 0x0170,
  111. .sram_pdn_bits = GENMASK(8, 8),
  112. .sram_pdn_ack_bits = GENMASK(12, 12),
  113. },
  114. [MT8192_POWER_DOMAIN_MFG5] = {
  115. .name = "mfg5",
  116. .sta_mask = BIT(7),
  117. .ctl_offs = 0x031c,
  118. .pwr_sta_offs = 0x016c,
  119. .pwr_sta2nd_offs = 0x0170,
  120. .sram_pdn_bits = GENMASK(8, 8),
  121. .sram_pdn_ack_bits = GENMASK(12, 12),
  122. },
  123. [MT8192_POWER_DOMAIN_MFG6] = {
  124. .name = "mfg6",
  125. .sta_mask = BIT(8),
  126. .ctl_offs = 0x0320,
  127. .pwr_sta_offs = 0x016c,
  128. .pwr_sta2nd_offs = 0x0170,
  129. .sram_pdn_bits = GENMASK(8, 8),
  130. .sram_pdn_ack_bits = GENMASK(12, 12),
  131. },
  132. [MT8192_POWER_DOMAIN_DISP] = {
  133. .name = "disp",
  134. .sta_mask = BIT(20),
  135. .ctl_offs = 0x0350,
  136. .pwr_sta_offs = 0x016c,
  137. .pwr_sta2nd_offs = 0x0170,
  138. .sram_pdn_bits = GENMASK(8, 8),
  139. .sram_pdn_ack_bits = GENMASK(12, 12),
  140. .bp_infracfg = {
  141. BUS_PROT_WR_IGN(MT8192_TOP_AXI_PROT_EN_MM_DISP,
  142. MT8192_TOP_AXI_PROT_EN_MM_SET,
  143. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  144. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  145. BUS_PROT_WR_IGN(MT8192_TOP_AXI_PROT_EN_MM_2_DISP,
  146. MT8192_TOP_AXI_PROT_EN_MM_2_SET,
  147. MT8192_TOP_AXI_PROT_EN_MM_2_CLR,
  148. MT8192_TOP_AXI_PROT_EN_MM_2_STA1),
  149. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_DISP,
  150. MT8192_TOP_AXI_PROT_EN_SET,
  151. MT8192_TOP_AXI_PROT_EN_CLR,
  152. MT8192_TOP_AXI_PROT_EN_STA1),
  153. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_DISP_2ND,
  154. MT8192_TOP_AXI_PROT_EN_MM_SET,
  155. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  156. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  157. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_2_DISP_2ND,
  158. MT8192_TOP_AXI_PROT_EN_MM_2_SET,
  159. MT8192_TOP_AXI_PROT_EN_MM_2_CLR,
  160. MT8192_TOP_AXI_PROT_EN_MM_2_STA1),
  161. },
  162. },
  163. [MT8192_POWER_DOMAIN_IPE] = {
  164. .name = "ipe",
  165. .sta_mask = BIT(14),
  166. .ctl_offs = 0x0338,
  167. .pwr_sta_offs = 0x016c,
  168. .pwr_sta2nd_offs = 0x0170,
  169. .sram_pdn_bits = GENMASK(8, 8),
  170. .sram_pdn_ack_bits = GENMASK(12, 12),
  171. .bp_infracfg = {
  172. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_IPE,
  173. MT8192_TOP_AXI_PROT_EN_MM_SET,
  174. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  175. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  176. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_IPE_2ND,
  177. MT8192_TOP_AXI_PROT_EN_MM_SET,
  178. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  179. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  180. },
  181. },
  182. [MT8192_POWER_DOMAIN_ISP] = {
  183. .name = "isp",
  184. .sta_mask = BIT(12),
  185. .ctl_offs = 0x0330,
  186. .pwr_sta_offs = 0x016c,
  187. .pwr_sta2nd_offs = 0x0170,
  188. .sram_pdn_bits = GENMASK(8, 8),
  189. .sram_pdn_ack_bits = GENMASK(12, 12),
  190. .bp_infracfg = {
  191. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_2_ISP,
  192. MT8192_TOP_AXI_PROT_EN_MM_2_SET,
  193. MT8192_TOP_AXI_PROT_EN_MM_2_CLR,
  194. MT8192_TOP_AXI_PROT_EN_MM_2_STA1),
  195. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_2_ISP_2ND,
  196. MT8192_TOP_AXI_PROT_EN_MM_2_SET,
  197. MT8192_TOP_AXI_PROT_EN_MM_2_CLR,
  198. MT8192_TOP_AXI_PROT_EN_MM_2_STA1),
  199. },
  200. },
  201. [MT8192_POWER_DOMAIN_ISP2] = {
  202. .name = "isp2",
  203. .sta_mask = BIT(13),
  204. .ctl_offs = 0x0334,
  205. .pwr_sta_offs = 0x016c,
  206. .pwr_sta2nd_offs = 0x0170,
  207. .sram_pdn_bits = GENMASK(8, 8),
  208. .sram_pdn_ack_bits = GENMASK(12, 12),
  209. .bp_infracfg = {
  210. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_ISP2,
  211. MT8192_TOP_AXI_PROT_EN_MM_SET,
  212. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  213. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  214. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_ISP2_2ND,
  215. MT8192_TOP_AXI_PROT_EN_MM_SET,
  216. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  217. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  218. },
  219. },
  220. [MT8192_POWER_DOMAIN_MDP] = {
  221. .name = "mdp",
  222. .sta_mask = BIT(19),
  223. .ctl_offs = 0x034c,
  224. .pwr_sta_offs = 0x016c,
  225. .pwr_sta2nd_offs = 0x0170,
  226. .sram_pdn_bits = GENMASK(8, 8),
  227. .sram_pdn_ack_bits = GENMASK(12, 12),
  228. .bp_infracfg = {
  229. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_2_MDP,
  230. MT8192_TOP_AXI_PROT_EN_MM_2_SET,
  231. MT8192_TOP_AXI_PROT_EN_MM_2_CLR,
  232. MT8192_TOP_AXI_PROT_EN_MM_2_STA1),
  233. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_2_MDP_2ND,
  234. MT8192_TOP_AXI_PROT_EN_MM_2_SET,
  235. MT8192_TOP_AXI_PROT_EN_MM_2_CLR,
  236. MT8192_TOP_AXI_PROT_EN_MM_2_STA1),
  237. },
  238. },
  239. [MT8192_POWER_DOMAIN_VENC] = {
  240. .name = "venc",
  241. .sta_mask = BIT(17),
  242. .ctl_offs = 0x0344,
  243. .pwr_sta_offs = 0x016c,
  244. .pwr_sta2nd_offs = 0x0170,
  245. .sram_pdn_bits = GENMASK(8, 8),
  246. .sram_pdn_ack_bits = GENMASK(12, 12),
  247. .bp_infracfg = {
  248. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_VENC,
  249. MT8192_TOP_AXI_PROT_EN_MM_SET,
  250. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  251. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  252. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_VENC_2ND,
  253. MT8192_TOP_AXI_PROT_EN_MM_SET,
  254. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  255. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  256. },
  257. },
  258. [MT8192_POWER_DOMAIN_VDEC] = {
  259. .name = "vdec",
  260. .sta_mask = BIT(15),
  261. .ctl_offs = 0x033c,
  262. .pwr_sta_offs = 0x016c,
  263. .pwr_sta2nd_offs = 0x0170,
  264. .sram_pdn_bits = GENMASK(8, 8),
  265. .sram_pdn_ack_bits = GENMASK(12, 12),
  266. .bp_infracfg = {
  267. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_VDEC,
  268. MT8192_TOP_AXI_PROT_EN_MM_SET,
  269. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  270. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  271. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_VDEC_2ND,
  272. MT8192_TOP_AXI_PROT_EN_MM_SET,
  273. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  274. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  275. },
  276. },
  277. [MT8192_POWER_DOMAIN_VDEC2] = {
  278. .name = "vdec2",
  279. .sta_mask = BIT(16),
  280. .ctl_offs = 0x0340,
  281. .pwr_sta_offs = 0x016c,
  282. .pwr_sta2nd_offs = 0x0170,
  283. .sram_pdn_bits = GENMASK(8, 8),
  284. .sram_pdn_ack_bits = GENMASK(12, 12),
  285. },
  286. [MT8192_POWER_DOMAIN_CAM] = {
  287. .name = "cam",
  288. .sta_mask = BIT(23),
  289. .ctl_offs = 0x035c,
  290. .pwr_sta_offs = 0x016c,
  291. .pwr_sta2nd_offs = 0x0170,
  292. .sram_pdn_bits = GENMASK(8, 8),
  293. .sram_pdn_ack_bits = GENMASK(12, 12),
  294. .bp_infracfg = {
  295. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_2_CAM,
  296. MT8192_TOP_AXI_PROT_EN_2_SET,
  297. MT8192_TOP_AXI_PROT_EN_2_CLR,
  298. MT8192_TOP_AXI_PROT_EN_2_STA1),
  299. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_CAM,
  300. MT8192_TOP_AXI_PROT_EN_MM_SET,
  301. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  302. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  303. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_1_CAM,
  304. MT8192_TOP_AXI_PROT_EN_1_SET,
  305. MT8192_TOP_AXI_PROT_EN_1_CLR,
  306. MT8192_TOP_AXI_PROT_EN_1_STA1),
  307. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_MM_CAM_2ND,
  308. MT8192_TOP_AXI_PROT_EN_MM_SET,
  309. MT8192_TOP_AXI_PROT_EN_MM_CLR,
  310. MT8192_TOP_AXI_PROT_EN_MM_STA1),
  311. BUS_PROT_WR(MT8192_TOP_AXI_PROT_EN_VDNR_CAM,
  312. MT8192_TOP_AXI_PROT_EN_VDNR_SET,
  313. MT8192_TOP_AXI_PROT_EN_VDNR_CLR,
  314. MT8192_TOP_AXI_PROT_EN_VDNR_STA1),
  315. },
  316. },
  317. [MT8192_POWER_DOMAIN_CAM_RAWA] = {
  318. .name = "cam_rawa",
  319. .sta_mask = BIT(24),
  320. .ctl_offs = 0x0360,
  321. .pwr_sta_offs = 0x016c,
  322. .pwr_sta2nd_offs = 0x0170,
  323. .sram_pdn_bits = GENMASK(8, 8),
  324. .sram_pdn_ack_bits = GENMASK(12, 12),
  325. },
  326. [MT8192_POWER_DOMAIN_CAM_RAWB] = {
  327. .name = "cam_rawb",
  328. .sta_mask = BIT(25),
  329. .ctl_offs = 0x0364,
  330. .pwr_sta_offs = 0x016c,
  331. .pwr_sta2nd_offs = 0x0170,
  332. .sram_pdn_bits = GENMASK(8, 8),
  333. .sram_pdn_ack_bits = GENMASK(12, 12),
  334. },
  335. [MT8192_POWER_DOMAIN_CAM_RAWC] = {
  336. .name = "cam_rawc",
  337. .sta_mask = BIT(26),
  338. .ctl_offs = 0x0368,
  339. .pwr_sta_offs = 0x016c,
  340. .pwr_sta2nd_offs = 0x0170,
  341. .sram_pdn_bits = GENMASK(8, 8),
  342. .sram_pdn_ack_bits = GENMASK(12, 12),
  343. },
  344. };
  345. static const struct scpsys_soc_data mt8192_scpsys_data = {
  346. .domains_data = scpsys_domain_data_mt8192,
  347. .num_domains = ARRAY_SIZE(scpsys_domain_data_mt8192),
  348. };
  349. #endif /* __SOC_MEDIATEK_MT8192_PM_DOMAINS_H */