aic94xx_seq.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Aic94xx SAS/SATA driver sequencer interface.
  4. *
  5. * Copyright (C) 2005 Adaptec, Inc. All rights reserved.
  6. * Copyright (C) 2005 Luben Tuikov <[email protected]>
  7. *
  8. * Parts of this code adapted from David Chaw's adp94xx_seq.c.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/gfp.h>
  12. #include <linux/pci.h>
  13. #include <linux/module.h>
  14. #include <linux/firmware.h>
  15. #include "aic94xx_reg.h"
  16. #include "aic94xx_hwi.h"
  17. #include "aic94xx_seq.h"
  18. #include "aic94xx_dump.h"
  19. /* It takes no more than 0.05 us for an instruction
  20. * to complete. So waiting for 1 us should be more than
  21. * plenty.
  22. */
  23. #define PAUSE_DELAY 1
  24. #define PAUSE_TRIES 1000
  25. static const struct firmware *sequencer_fw;
  26. static u16 cseq_vecs[CSEQ_NUM_VECS], lseq_vecs[LSEQ_NUM_VECS], mode2_task,
  27. cseq_idle_loop, lseq_idle_loop;
  28. static const u8 *cseq_code, *lseq_code;
  29. static u32 cseq_code_size, lseq_code_size;
  30. static u16 first_scb_site_no = 0xFFFF;
  31. static u16 last_scb_site_no;
  32. /* ---------- Pause/Unpause CSEQ/LSEQ ---------- */
  33. /**
  34. * asd_pause_cseq - pause the central sequencer
  35. * @asd_ha: pointer to host adapter structure
  36. *
  37. * Return 0 on success, negative on failure.
  38. */
  39. static int asd_pause_cseq(struct asd_ha_struct *asd_ha)
  40. {
  41. int count = PAUSE_TRIES;
  42. u32 arp2ctl;
  43. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  44. if (arp2ctl & PAUSED)
  45. return 0;
  46. asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl | EPAUSE);
  47. do {
  48. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  49. if (arp2ctl & PAUSED)
  50. return 0;
  51. udelay(PAUSE_DELAY);
  52. } while (--count > 0);
  53. ASD_DPRINTK("couldn't pause CSEQ\n");
  54. return -1;
  55. }
  56. /**
  57. * asd_unpause_cseq - unpause the central sequencer.
  58. * @asd_ha: pointer to host adapter structure.
  59. *
  60. * Return 0 on success, negative on error.
  61. */
  62. static int asd_unpause_cseq(struct asd_ha_struct *asd_ha)
  63. {
  64. u32 arp2ctl;
  65. int count = PAUSE_TRIES;
  66. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  67. if (!(arp2ctl & PAUSED))
  68. return 0;
  69. asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl & ~EPAUSE);
  70. do {
  71. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  72. if (!(arp2ctl & PAUSED))
  73. return 0;
  74. udelay(PAUSE_DELAY);
  75. } while (--count > 0);
  76. ASD_DPRINTK("couldn't unpause the CSEQ\n");
  77. return -1;
  78. }
  79. /**
  80. * asd_seq_pause_lseq - pause a link sequencer
  81. * @asd_ha: pointer to a host adapter structure
  82. * @lseq: link sequencer of interest
  83. *
  84. * Return 0 on success, negative on error.
  85. */
  86. static int asd_seq_pause_lseq(struct asd_ha_struct *asd_ha, int lseq)
  87. {
  88. u32 arp2ctl;
  89. int count = PAUSE_TRIES;
  90. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  91. if (arp2ctl & PAUSED)
  92. return 0;
  93. asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl | EPAUSE);
  94. do {
  95. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  96. if (arp2ctl & PAUSED)
  97. return 0;
  98. udelay(PAUSE_DELAY);
  99. } while (--count > 0);
  100. ASD_DPRINTK("couldn't pause LSEQ %d\n", lseq);
  101. return -1;
  102. }
  103. /**
  104. * asd_pause_lseq - pause the link sequencer(s)
  105. * @asd_ha: pointer to host adapter structure
  106. * @lseq_mask: mask of link sequencers of interest
  107. *
  108. * Return 0 on success, negative on failure.
  109. */
  110. static int asd_pause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask)
  111. {
  112. int lseq;
  113. int err = 0;
  114. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  115. err = asd_seq_pause_lseq(asd_ha, lseq);
  116. if (err)
  117. return err;
  118. }
  119. return err;
  120. }
  121. /**
  122. * asd_seq_unpause_lseq - unpause a link sequencer
  123. * @asd_ha: pointer to host adapter structure
  124. * @lseq: link sequencer of interest
  125. *
  126. * Return 0 on success, negative on error.
  127. */
  128. static int asd_seq_unpause_lseq(struct asd_ha_struct *asd_ha, int lseq)
  129. {
  130. u32 arp2ctl;
  131. int count = PAUSE_TRIES;
  132. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  133. if (!(arp2ctl & PAUSED))
  134. return 0;
  135. asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl & ~EPAUSE);
  136. do {
  137. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  138. if (!(arp2ctl & PAUSED))
  139. return 0;
  140. udelay(PAUSE_DELAY);
  141. } while (--count > 0);
  142. ASD_DPRINTK("couldn't unpause LSEQ %d\n", lseq);
  143. return 0;
  144. }
  145. /* ---------- Downloading CSEQ/LSEQ microcode ---------- */
  146. static int asd_verify_cseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  147. u32 size)
  148. {
  149. u32 addr = CSEQ_RAM_REG_BASE_ADR;
  150. const u32 *prog = (u32 *) _prog;
  151. u32 i;
  152. for (i = 0; i < size; i += 4, prog++, addr += 4) {
  153. u32 val = asd_read_reg_dword(asd_ha, addr);
  154. if (le32_to_cpu(*prog) != val) {
  155. asd_printk("%s: cseq verify failed at %u "
  156. "read:0x%x, wanted:0x%x\n",
  157. pci_name(asd_ha->pcidev),
  158. i, val, le32_to_cpu(*prog));
  159. return -1;
  160. }
  161. }
  162. ASD_DPRINTK("verified %d bytes, passed\n", size);
  163. return 0;
  164. }
  165. /**
  166. * asd_verify_lseq - verify the microcode of a link sequencer
  167. * @asd_ha: pointer to host adapter structure
  168. * @_prog: pointer to the microcode
  169. * @size: size of the microcode in bytes
  170. * @lseq: link sequencer of interest
  171. *
  172. * The link sequencer code is accessed in 4 KB pages, which are selected
  173. * by setting LmRAMPAGE (bits 8 and 9) of the LmBISTCTL1 register.
  174. * The 10 KB LSEQm instruction code is mapped, page at a time, at
  175. * LmSEQRAM address.
  176. */
  177. static int asd_verify_lseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  178. u32 size, int lseq)
  179. {
  180. #define LSEQ_CODEPAGE_SIZE 4096
  181. int pages = (size + LSEQ_CODEPAGE_SIZE - 1) / LSEQ_CODEPAGE_SIZE;
  182. u32 page;
  183. const u32 *prog = (u32 *) _prog;
  184. for (page = 0; page < pages; page++) {
  185. u32 i;
  186. asd_write_reg_dword(asd_ha, LmBISTCTL1(lseq),
  187. page << LmRAMPAGE_LSHIFT);
  188. for (i = 0; size > 0 && i < LSEQ_CODEPAGE_SIZE;
  189. i += 4, prog++, size-=4) {
  190. u32 val = asd_read_reg_dword(asd_ha, LmSEQRAM(lseq)+i);
  191. if (le32_to_cpu(*prog) != val) {
  192. asd_printk("%s: LSEQ%d verify failed "
  193. "page:%d, offs:%d\n",
  194. pci_name(asd_ha->pcidev),
  195. lseq, page, i);
  196. return -1;
  197. }
  198. }
  199. }
  200. ASD_DPRINTK("LSEQ%d verified %d bytes, passed\n", lseq,
  201. (int)((u8 *)prog-_prog));
  202. return 0;
  203. }
  204. /**
  205. * asd_verify_seq -- verify CSEQ/LSEQ microcode
  206. * @asd_ha: pointer to host adapter structure
  207. * @prog: pointer to microcode
  208. * @size: size of the microcode
  209. * @lseq_mask: if 0, verify CSEQ microcode, else mask of LSEQs of interest
  210. *
  211. * Return 0 if microcode is correct, negative on mismatch.
  212. */
  213. static int asd_verify_seq(struct asd_ha_struct *asd_ha, const u8 *prog,
  214. u32 size, u8 lseq_mask)
  215. {
  216. if (lseq_mask == 0)
  217. return asd_verify_cseq(asd_ha, prog, size);
  218. else {
  219. int lseq, err;
  220. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  221. err = asd_verify_lseq(asd_ha, prog, size, lseq);
  222. if (err)
  223. return err;
  224. }
  225. }
  226. return 0;
  227. }
  228. #define ASD_DMA_MODE_DOWNLOAD
  229. #ifdef ASD_DMA_MODE_DOWNLOAD
  230. /* This is the size of the CSEQ Mapped instruction page */
  231. #define MAX_DMA_OVLY_COUNT ((1U << 14)-1)
  232. static int asd_download_seq(struct asd_ha_struct *asd_ha,
  233. const u8 * const prog, u32 size, u8 lseq_mask)
  234. {
  235. u32 comstaten;
  236. u32 reg;
  237. int page;
  238. const int pages = (size + MAX_DMA_OVLY_COUNT - 1) / MAX_DMA_OVLY_COUNT;
  239. struct asd_dma_tok *token;
  240. int err = 0;
  241. if (size % 4) {
  242. asd_printk("sequencer program not multiple of 4\n");
  243. return -1;
  244. }
  245. asd_pause_cseq(asd_ha);
  246. asd_pause_lseq(asd_ha, 0xFF);
  247. /* save, disable and clear interrupts */
  248. comstaten = asd_read_reg_dword(asd_ha, COMSTATEN);
  249. asd_write_reg_dword(asd_ha, COMSTATEN, 0);
  250. asd_write_reg_dword(asd_ha, COMSTAT, COMSTAT_MASK);
  251. asd_write_reg_dword(asd_ha, CHIMINTEN, RST_CHIMINTEN);
  252. asd_write_reg_dword(asd_ha, CHIMINT, CHIMINT_MASK);
  253. token = asd_alloc_coherent(asd_ha, MAX_DMA_OVLY_COUNT, GFP_KERNEL);
  254. if (!token) {
  255. asd_printk("out of memory for dma SEQ download\n");
  256. err = -ENOMEM;
  257. goto out;
  258. }
  259. ASD_DPRINTK("dma-ing %d bytes\n", size);
  260. for (page = 0; page < pages; page++) {
  261. int i;
  262. u32 left = min(size-page*MAX_DMA_OVLY_COUNT,
  263. (u32)MAX_DMA_OVLY_COUNT);
  264. memcpy(token->vaddr, prog + page*MAX_DMA_OVLY_COUNT, left);
  265. asd_write_reg_addr(asd_ha, OVLYDMAADR, token->dma_handle);
  266. asd_write_reg_dword(asd_ha, OVLYDMACNT, left);
  267. reg = !page ? RESETOVLYDMA : 0;
  268. reg |= (STARTOVLYDMA | OVLYHALTERR);
  269. reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
  270. /* Start DMA. */
  271. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  272. for (i = PAUSE_TRIES*100; i > 0; i--) {
  273. u32 dmadone = asd_read_reg_dword(asd_ha, OVLYDMACTL);
  274. if (!(dmadone & OVLYDMAACT))
  275. break;
  276. udelay(PAUSE_DELAY);
  277. }
  278. }
  279. reg = asd_read_reg_dword(asd_ha, COMSTAT);
  280. if (!(reg & OVLYDMADONE) || (reg & OVLYERR)
  281. || (asd_read_reg_dword(asd_ha, CHIMINT) & DEVEXCEPT_MASK)){
  282. asd_printk("%s: error DMA-ing sequencer code\n",
  283. pci_name(asd_ha->pcidev));
  284. err = -ENODEV;
  285. }
  286. asd_free_coherent(asd_ha, token);
  287. out:
  288. asd_write_reg_dword(asd_ha, COMSTATEN, comstaten);
  289. return err ? : asd_verify_seq(asd_ha, prog, size, lseq_mask);
  290. }
  291. #else /* ASD_DMA_MODE_DOWNLOAD */
  292. static int asd_download_seq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  293. u32 size, u8 lseq_mask)
  294. {
  295. int i;
  296. u32 reg = 0;
  297. const u32 *prog = (u32 *) _prog;
  298. if (size % 4) {
  299. asd_printk("sequencer program not multiple of 4\n");
  300. return -1;
  301. }
  302. asd_pause_cseq(asd_ha);
  303. asd_pause_lseq(asd_ha, 0xFF);
  304. reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
  305. reg |= PIOCMODE;
  306. asd_write_reg_dword(asd_ha, OVLYDMACNT, size);
  307. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  308. ASD_DPRINTK("downloading %s sequencer%s in PIO mode...\n",
  309. lseq_mask ? "LSEQ" : "CSEQ", lseq_mask ? "s" : "");
  310. for (i = 0; i < size; i += 4, prog++)
  311. asd_write_reg_dword(asd_ha, SPIODATA, *prog);
  312. reg = (reg & ~PIOCMODE) | OVLYHALTERR;
  313. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  314. return asd_verify_seq(asd_ha, _prog, size, lseq_mask);
  315. }
  316. #endif /* ASD_DMA_MODE_DOWNLOAD */
  317. /**
  318. * asd_seq_download_seqs - download the sequencer microcode
  319. * @asd_ha: pointer to host adapter structure
  320. *
  321. * Download the central and link sequencer microcode.
  322. */
  323. static int asd_seq_download_seqs(struct asd_ha_struct *asd_ha)
  324. {
  325. int err;
  326. if (!asd_ha->hw_prof.enabled_phys) {
  327. asd_printk("%s: no enabled phys!\n", pci_name(asd_ha->pcidev));
  328. return -ENODEV;
  329. }
  330. /* Download the CSEQ */
  331. ASD_DPRINTK("downloading CSEQ...\n");
  332. err = asd_download_seq(asd_ha, cseq_code, cseq_code_size, 0);
  333. if (err) {
  334. asd_printk("CSEQ download failed:%d\n", err);
  335. return err;
  336. }
  337. /* Download the Link Sequencers code. All of the Link Sequencers
  338. * microcode can be downloaded at the same time.
  339. */
  340. ASD_DPRINTK("downloading LSEQs...\n");
  341. err = asd_download_seq(asd_ha, lseq_code, lseq_code_size,
  342. asd_ha->hw_prof.enabled_phys);
  343. if (err) {
  344. /* Try it one at a time */
  345. u8 lseq;
  346. u8 lseq_mask = asd_ha->hw_prof.enabled_phys;
  347. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  348. err = asd_download_seq(asd_ha, lseq_code,
  349. lseq_code_size, 1<<lseq);
  350. if (err)
  351. break;
  352. }
  353. }
  354. if (err)
  355. asd_printk("LSEQs download failed:%d\n", err);
  356. return err;
  357. }
  358. /* ---------- Initializing the chip, chip memory, etc. ---------- */
  359. /**
  360. * asd_init_cseq_mip - initialize CSEQ mode independent pages 4-7
  361. * @asd_ha: pointer to host adapter structure
  362. */
  363. static void asd_init_cseq_mip(struct asd_ha_struct *asd_ha)
  364. {
  365. /* CSEQ Mode Independent, page 4 setup. */
  366. asd_write_reg_word(asd_ha, CSEQ_Q_EXE_HEAD, 0xFFFF);
  367. asd_write_reg_word(asd_ha, CSEQ_Q_EXE_TAIL, 0xFFFF);
  368. asd_write_reg_word(asd_ha, CSEQ_Q_DONE_HEAD, 0xFFFF);
  369. asd_write_reg_word(asd_ha, CSEQ_Q_DONE_TAIL, 0xFFFF);
  370. asd_write_reg_word(asd_ha, CSEQ_Q_SEND_HEAD, 0xFFFF);
  371. asd_write_reg_word(asd_ha, CSEQ_Q_SEND_TAIL, 0xFFFF);
  372. asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_HEAD, 0xFFFF);
  373. asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_TAIL, 0xFFFF);
  374. asd_write_reg_word(asd_ha, CSEQ_Q_COPY_HEAD, 0xFFFF);
  375. asd_write_reg_word(asd_ha, CSEQ_Q_COPY_TAIL, 0xFFFF);
  376. asd_write_reg_word(asd_ha, CSEQ_REG0, 0);
  377. asd_write_reg_word(asd_ha, CSEQ_REG1, 0);
  378. asd_write_reg_dword(asd_ha, CSEQ_REG2, 0);
  379. asd_write_reg_byte(asd_ha, CSEQ_LINK_CTL_Q_MAP, 0);
  380. {
  381. u8 con = asd_read_reg_byte(asd_ha, CCONEXIST);
  382. u8 val = hweight8(con);
  383. asd_write_reg_byte(asd_ha, CSEQ_MAX_CSEQ_MODE, (val<<4)|val);
  384. }
  385. asd_write_reg_word(asd_ha, CSEQ_FREE_LIST_HACK_COUNT, 0);
  386. /* CSEQ Mode independent, page 5 setup. */
  387. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE, 0);
  388. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE+4, 0);
  389. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT, 0);
  390. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT+4, 0);
  391. asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_HEAD, 0xFFFF);
  392. asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_TAIL, 0xFFFF);
  393. asd_write_reg_word(asd_ha, CSEQ_NEED_EST_NEXUS_SCB, 0);
  394. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_HEAD, 0);
  395. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_TAIL, 0);
  396. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_SCB_OFFSET, 0);
  397. /* CSEQ Mode independent, page 6 setup. */
  398. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR0, 0);
  399. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR1, 0);
  400. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_SCBPTR, 0);
  401. asd_write_reg_byte(asd_ha, CSEQ_INT_ROUT_MODE, 0);
  402. asd_write_reg_byte(asd_ha, CSEQ_ISR_SCRATCH_FLAGS, 0);
  403. asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_SINDEX, 0);
  404. asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_DINDEX, 0);
  405. asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_HEAD, 0xFFFF);
  406. asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_TAIL, 0xFFFF);
  407. /* Calculate the free scb mask. */
  408. {
  409. u16 cmdctx = asd_get_cmdctx_size(asd_ha);
  410. cmdctx = (~((cmdctx/128)-1)) >> 8;
  411. asd_write_reg_byte(asd_ha, CSEQ_FREE_SCB_MASK, (u8)cmdctx);
  412. }
  413. asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_HEAD,
  414. first_scb_site_no);
  415. asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_TAIL,
  416. last_scb_site_no);
  417. asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_HEAD, 0xFFFF);
  418. asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_TAIL, 0xFFFF);
  419. /* CSEQ Mode independent, page 7 setup. */
  420. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE, 0);
  421. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE+4, 0);
  422. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT, 0);
  423. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT+4, 0);
  424. asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_HEAD, 0xFFFF);
  425. asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_TAIL, 0xFFFF);
  426. asd_write_reg_word(asd_ha, CSEQ_NEED_EMPTY_SCB, 0);
  427. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_HEAD, 0);
  428. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_TAIL, 0);
  429. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_SCB_OFFSET, 0);
  430. asd_write_reg_word(asd_ha, CSEQ_PRIMITIVE_DATA, 0);
  431. asd_write_reg_dword(asd_ha, CSEQ_TIMEOUT_CONST, 0);
  432. }
  433. /**
  434. * asd_init_cseq_mdp - initialize CSEQ Mode dependent pages
  435. * @asd_ha: pointer to host adapter structure
  436. */
  437. static void asd_init_cseq_mdp(struct asd_ha_struct *asd_ha)
  438. {
  439. int i;
  440. int moffs;
  441. moffs = CSEQ_PAGE_SIZE * 2;
  442. /* CSEQ Mode dependent, modes 0-7, page 0 setup. */
  443. for (i = 0; i < 8; i++) {
  444. asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SINDEX, 0);
  445. asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCBPTR, 0);
  446. asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_HEAD, 0xFFFF);
  447. asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_TAIL, 0xFFFF);
  448. asd_write_reg_byte(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCRPAGE, 0);
  449. }
  450. /* CSEQ Mode dependent, mode 0-7, page 1 and 2 shall be ignored. */
  451. /* CSEQ Mode dependent, mode 8, page 0 setup. */
  452. asd_write_reg_word(asd_ha, CSEQ_RET_ADDR, 0xFFFF);
  453. asd_write_reg_word(asd_ha, CSEQ_RET_SCBPTR, 0);
  454. asd_write_reg_word(asd_ha, CSEQ_SAVE_SCBPTR, 0);
  455. asd_write_reg_word(asd_ha, CSEQ_EMPTY_TRANS_CTX, 0);
  456. asd_write_reg_word(asd_ha, CSEQ_RESP_LEN, 0);
  457. asd_write_reg_word(asd_ha, CSEQ_TMF_SCBPTR, 0);
  458. asd_write_reg_word(asd_ha, CSEQ_GLOBAL_PREV_SCB, 0);
  459. asd_write_reg_word(asd_ha, CSEQ_GLOBAL_HEAD, 0);
  460. asd_write_reg_word(asd_ha, CSEQ_CLEAR_LU_HEAD, 0);
  461. asd_write_reg_byte(asd_ha, CSEQ_TMF_OPCODE, 0);
  462. asd_write_reg_byte(asd_ha, CSEQ_SCRATCH_FLAGS, 0);
  463. asd_write_reg_word(asd_ha, CSEQ_HSB_SITE, 0);
  464. asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_SCB_SITE,
  465. (u16)last_scb_site_no+1);
  466. asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_DDB_SITE,
  467. (u16)asd_ha->hw_prof.max_ddbs);
  468. /* CSEQ Mode dependent, mode 8, page 1 setup. */
  469. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR, 0);
  470. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR + 4, 0);
  471. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK, 0);
  472. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK + 4, 0);
  473. /* CSEQ Mode dependent, mode 8, page 2 setup. */
  474. /* Tell the sequencer the bus address of the first SCB. */
  475. asd_write_reg_addr(asd_ha, CSEQ_HQ_NEW_POINTER,
  476. asd_ha->seq.next_scb.dma_handle);
  477. ASD_DPRINTK("First SCB dma_handle: 0x%llx\n",
  478. (unsigned long long)asd_ha->seq.next_scb.dma_handle);
  479. /* Tell the sequencer the first Done List entry address. */
  480. asd_write_reg_addr(asd_ha, CSEQ_HQ_DONE_BASE,
  481. asd_ha->seq.actual_dl->dma_handle);
  482. /* Initialize the Q_DONE_POINTER with the least significant
  483. * 4 bytes of the first Done List address. */
  484. asd_write_reg_dword(asd_ha, CSEQ_HQ_DONE_POINTER,
  485. ASD_BUSADDR_LO(asd_ha->seq.actual_dl->dma_handle));
  486. asd_write_reg_byte(asd_ha, CSEQ_HQ_DONE_PASS, ASD_DEF_DL_TOGGLE);
  487. /* CSEQ Mode dependent, mode 8, page 3 shall be ignored. */
  488. }
  489. /**
  490. * asd_init_cseq_scratch -- setup and init CSEQ
  491. * @asd_ha: pointer to host adapter structure
  492. *
  493. * Setup and initialize Central sequencers. Initialize the mode
  494. * independent and dependent scratch page to the default settings.
  495. */
  496. static void asd_init_cseq_scratch(struct asd_ha_struct *asd_ha)
  497. {
  498. asd_init_cseq_mip(asd_ha);
  499. asd_init_cseq_mdp(asd_ha);
  500. }
  501. /**
  502. * asd_init_lseq_mip -- initialize LSEQ Mode independent pages 0-3
  503. * @asd_ha: pointer to host adapter structure
  504. * @lseq: link sequencer
  505. */
  506. static void asd_init_lseq_mip(struct asd_ha_struct *asd_ha, u8 lseq)
  507. {
  508. int i;
  509. /* LSEQ Mode independent page 0 setup. */
  510. asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_HEAD(lseq), 0xFFFF);
  511. asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_TAIL(lseq), 0xFFFF);
  512. asd_write_reg_byte(asd_ha, LmSEQ_LINK_NUMBER(lseq), lseq);
  513. asd_write_reg_byte(asd_ha, LmSEQ_SCRATCH_FLAGS(lseq),
  514. ASD_NOTIFY_ENABLE_SPINUP);
  515. asd_write_reg_dword(asd_ha, LmSEQ_CONNECTION_STATE(lseq),0x08000000);
  516. asd_write_reg_word(asd_ha, LmSEQ_CONCTL(lseq), 0);
  517. asd_write_reg_byte(asd_ha, LmSEQ_CONSTAT(lseq), 0);
  518. asd_write_reg_byte(asd_ha, LmSEQ_CONNECTION_MODES(lseq), 0);
  519. asd_write_reg_word(asd_ha, LmSEQ_REG1_ISR(lseq), 0);
  520. asd_write_reg_word(asd_ha, LmSEQ_REG2_ISR(lseq), 0);
  521. asd_write_reg_word(asd_ha, LmSEQ_REG3_ISR(lseq), 0);
  522. asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq), 0);
  523. asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq)+4, 0);
  524. /* LSEQ Mode independent page 1 setup. */
  525. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR0(lseq), 0xFFFF);
  526. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR1(lseq), 0xFFFF);
  527. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR2(lseq), 0xFFFF);
  528. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR3(lseq), 0xFFFF);
  529. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE0(lseq), 0);
  530. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE1(lseq), 0);
  531. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE2(lseq), 0);
  532. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE3(lseq), 0);
  533. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_HEAD(lseq), 0);
  534. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_TAIL(lseq), 0);
  535. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_BUF_AVAIL(lseq), 0);
  536. asd_write_reg_dword(asd_ha, LmSEQ_TIMEOUT_CONST(lseq), 0);
  537. asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_SINDEX(lseq), 0);
  538. asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_DINDEX(lseq), 0);
  539. /* LSEQ Mode Independent page 2 setup. */
  540. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR0(lseq), 0xFFFF);
  541. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR1(lseq), 0xFFFF);
  542. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR2(lseq), 0xFFFF);
  543. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR3(lseq), 0xFFFF);
  544. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD0(lseq), 0);
  545. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD1(lseq), 0);
  546. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD2(lseq), 0);
  547. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD3(lseq), 0);
  548. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_HEAD(lseq), 0);
  549. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_TAIL(lseq), 0);
  550. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_BUFS_AVAIL(lseq), 0);
  551. for (i = 0; i < 12; i += 4)
  552. asd_write_reg_dword(asd_ha, LmSEQ_ATA_SCR_REGS(lseq) + i, 0);
  553. /* LSEQ Mode Independent page 3 setup. */
  554. /* Device present timer timeout */
  555. asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TMR_TOUT_CONST(lseq),
  556. ASD_DEV_PRESENT_TIMEOUT);
  557. /* SATA interlock timer disabled */
  558. asd_write_reg_dword(asd_ha, LmSEQ_SATA_INTERLOCK_TIMEOUT(lseq),
  559. ASD_SATA_INTERLOCK_TIMEOUT);
  560. /* STP shutdown timer timeout constant, IGNORED by the sequencer,
  561. * always 0. */
  562. asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMEOUT(lseq),
  563. ASD_STP_SHUTDOWN_TIMEOUT);
  564. asd_write_reg_dword(asd_ha, LmSEQ_SRST_ASSERT_TIMEOUT(lseq),
  565. ASD_SRST_ASSERT_TIMEOUT);
  566. asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMEOUT(lseq),
  567. ASD_RCV_FIS_TIMEOUT);
  568. asd_write_reg_dword(asd_ha, LmSEQ_ONE_MILLISEC_TIMEOUT(lseq),
  569. ASD_ONE_MILLISEC_TIMEOUT);
  570. /* COM_INIT timer */
  571. asd_write_reg_dword(asd_ha, LmSEQ_TEN_MS_COMINIT_TIMEOUT(lseq),
  572. ASD_TEN_MILLISEC_TIMEOUT);
  573. asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMEOUT(lseq),
  574. ASD_SMP_RCV_TIMEOUT);
  575. }
  576. /**
  577. * asd_init_lseq_mdp -- initialize LSEQ mode dependent pages.
  578. * @asd_ha: pointer to host adapter structure
  579. * @lseq: link sequencer
  580. */
  581. static void asd_init_lseq_mdp(struct asd_ha_struct *asd_ha, int lseq)
  582. {
  583. int i;
  584. u32 moffs;
  585. u16 ret_addr[] = {
  586. 0xFFFF, /* mode 0 */
  587. 0xFFFF, /* mode 1 */
  588. mode2_task, /* mode 2 */
  589. 0,
  590. 0xFFFF, /* mode 4/5 */
  591. 0xFFFF, /* mode 4/5 */
  592. };
  593. /*
  594. * Mode 0,1,2 and 4/5 have common field on page 0 for the first
  595. * 14 bytes.
  596. */
  597. for (i = 0; i < 3; i++) {
  598. moffs = i * LSEQ_MODE_SCRATCH_SIZE;
  599. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq)+moffs,
  600. ret_addr[i]);
  601. asd_write_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq)+moffs, 0);
  602. asd_write_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq)+moffs, 0);
  603. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq)+moffs,0xFFFF);
  604. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq)+moffs,0xFFFF);
  605. asd_write_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq)+moffs,0);
  606. asd_write_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq)+moffs,0);
  607. }
  608. /*
  609. * Mode 5 page 0 overlaps the same scratch page with Mode 0 page 3.
  610. */
  611. asd_write_reg_word(asd_ha,
  612. LmSEQ_RET_ADDR(lseq)+LSEQ_MODE5_PAGE0_OFFSET,
  613. ret_addr[5]);
  614. asd_write_reg_word(asd_ha,
  615. LmSEQ_REG0_MODE(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
  616. asd_write_reg_word(asd_ha,
  617. LmSEQ_MODE_FLAGS(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
  618. asd_write_reg_word(asd_ha,
  619. LmSEQ_RET_ADDR2(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
  620. asd_write_reg_word(asd_ha,
  621. LmSEQ_RET_ADDR1(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
  622. asd_write_reg_byte(asd_ha,
  623. LmSEQ_OPCODE_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
  624. asd_write_reg_word(asd_ha,
  625. LmSEQ_DATA_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
  626. /* LSEQ Mode dependent 0, page 0 setup. */
  627. asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_DDB_SITE(lseq),
  628. (u16)asd_ha->hw_prof.max_ddbs);
  629. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_TRANS_CTX(lseq), 0);
  630. asd_write_reg_word(asd_ha, LmSEQ_RESP_LEN(lseq), 0);
  631. asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_SCB_SITE(lseq),
  632. (u16)last_scb_site_no+1);
  633. asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq),
  634. (u16) ((LmM0INTEN_MASK & 0xFFFF0000) >> 16));
  635. asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq) + 2,
  636. (u16) LmM0INTEN_MASK & 0xFFFF);
  637. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_FRM_LEN(lseq), 0);
  638. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_PROTOCOL(lseq), 0);
  639. asd_write_reg_byte(asd_ha, LmSEQ_RESP_STATUS(lseq), 0);
  640. asd_write_reg_byte(asd_ha, LmSEQ_LAST_LOADED_SGE(lseq), 0);
  641. asd_write_reg_word(asd_ha, LmSEQ_SAVE_SCBPTR(lseq), 0);
  642. /* LSEQ mode dependent, mode 1, page 0 setup. */
  643. asd_write_reg_word(asd_ha, LmSEQ_Q_XMIT_HEAD(lseq), 0xFFFF);
  644. asd_write_reg_word(asd_ha, LmSEQ_M1_EMPTY_TRANS_CTX(lseq), 0);
  645. asd_write_reg_word(asd_ha, LmSEQ_INI_CONN_TAG(lseq), 0);
  646. asd_write_reg_byte(asd_ha, LmSEQ_FAILED_OPEN_STATUS(lseq), 0);
  647. asd_write_reg_byte(asd_ha, LmSEQ_XMIT_REQUEST_TYPE(lseq), 0);
  648. asd_write_reg_byte(asd_ha, LmSEQ_M1_RESP_STATUS(lseq), 0);
  649. asd_write_reg_byte(asd_ha, LmSEQ_M1_LAST_LOADED_SGE(lseq), 0);
  650. asd_write_reg_word(asd_ha, LmSEQ_M1_SAVE_SCBPTR(lseq), 0);
  651. /* LSEQ Mode dependent mode 2, page 0 setup */
  652. asd_write_reg_word(asd_ha, LmSEQ_PORT_COUNTER(lseq), 0);
  653. asd_write_reg_word(asd_ha, LmSEQ_PM_TABLE_PTR(lseq), 0);
  654. asd_write_reg_word(asd_ha, LmSEQ_SATA_INTERLOCK_TMR_SAVE(lseq), 0);
  655. asd_write_reg_word(asd_ha, LmSEQ_IP_BITL(lseq), 0);
  656. asd_write_reg_word(asd_ha, LmSEQ_COPY_SMP_CONN_TAG(lseq), 0);
  657. asd_write_reg_byte(asd_ha, LmSEQ_P0M2_OFFS1AH(lseq), 0);
  658. /* LSEQ Mode dependent, mode 4/5, page 0 setup. */
  659. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_STATUS(lseq), 0);
  660. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_MODE(lseq), 0);
  661. asd_write_reg_word(asd_ha, LmSEQ_Q_LINK_HEAD(lseq), 0xFFFF);
  662. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_ERR(lseq), 0);
  663. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_SIGNALS(lseq), 0);
  664. asd_write_reg_byte(asd_ha, LmSEQ_SAS_RESET_MODE(lseq), 0);
  665. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RESET_RETRY_COUNT(lseq), 0);
  666. asd_write_reg_byte(asd_ha, LmSEQ_NUM_LINK_RESET_RETRIES(lseq), 0);
  667. asd_write_reg_word(asd_ha, LmSEQ_OOB_INT_ENABLES(lseq), 0);
  668. /*
  669. * Set the desired interval between transmissions of the NOTIFY
  670. * (ENABLE SPINUP) primitive. Must be initialized to val - 1.
  671. */
  672. asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_TIMEOUT(lseq),
  673. ASD_NOTIFY_TIMEOUT - 1);
  674. /* No delay for the first NOTIFY to be sent to the attached target. */
  675. asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_DOWN_COUNT(lseq),
  676. ASD_NOTIFY_DOWN_COUNT);
  677. asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_INITIAL_COUNT(lseq),
  678. ASD_NOTIFY_DOWN_COUNT);
  679. /* LSEQ Mode dependent, mode 0 and 1, page 1 setup. */
  680. for (i = 0; i < 2; i++) {
  681. int j;
  682. /* Start from Page 1 of Mode 0 and 1. */
  683. moffs = LSEQ_PAGE_SIZE + i*LSEQ_MODE_SCRATCH_SIZE;
  684. /* All the fields of page 1 can be initialized to 0. */
  685. for (j = 0; j < LSEQ_PAGE_SIZE; j += 4)
  686. asd_write_reg_dword(asd_ha, LmSCRATCH(lseq)+moffs+j,0);
  687. }
  688. /* LSEQ Mode dependent, mode 2, page 1 setup. */
  689. asd_write_reg_dword(asd_ha, LmSEQ_INVALID_DWORD_COUNT(lseq), 0);
  690. asd_write_reg_dword(asd_ha, LmSEQ_DISPARITY_ERROR_COUNT(lseq), 0);
  691. asd_write_reg_dword(asd_ha, LmSEQ_LOSS_OF_SYNC_COUNT(lseq), 0);
  692. /* LSEQ Mode dependent, mode 4/5, page 1. */
  693. for (i = 0; i < LSEQ_PAGE_SIZE; i+=4)
  694. asd_write_reg_dword(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq)+i, 0);
  695. asd_write_reg_byte(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq), 0xFF);
  696. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq), 0xFF);
  697. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+1,0xFF);
  698. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+2,0xFF);
  699. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq), 0xFF);
  700. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+1, 0xFF);
  701. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+2, 0xFF);
  702. asd_write_reg_dword(asd_ha, LmSEQ_DATA_OFFSET(lseq), 0xFFFFFFFF);
  703. /* LSEQ Mode dependent, mode 0, page 2 setup. */
  704. asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMER_TERM_TS(lseq), 0);
  705. asd_write_reg_byte(asd_ha, LmSEQ_DEVICE_BITS(lseq), 0);
  706. asd_write_reg_word(asd_ha, LmSEQ_SDB_DDB(lseq), 0);
  707. asd_write_reg_byte(asd_ha, LmSEQ_SDB_NUM_TAGS(lseq), 0);
  708. asd_write_reg_byte(asd_ha, LmSEQ_SDB_CURR_TAG(lseq), 0);
  709. /* LSEQ Mode Dependent 1, page 2 setup. */
  710. asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq), 0);
  711. asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq)+4, 0);
  712. asd_write_reg_dword(asd_ha, LmSEQ_OPEN_TIMER_TERM_TS(lseq), 0);
  713. asd_write_reg_dword(asd_ha, LmSEQ_SRST_AS_TIMER_TERM_TS(lseq), 0);
  714. asd_write_reg_dword(asd_ha, LmSEQ_LAST_LOADED_SG_EL(lseq), 0);
  715. /* LSEQ Mode Dependent 2, page 2 setup. */
  716. /* The LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS is IGNORED by the sequencer,
  717. * i.e. always 0. */
  718. asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS(lseq),0);
  719. asd_write_reg_dword(asd_ha, LmSEQ_CLOSE_TIMER_TERM_TS(lseq), 0);
  720. asd_write_reg_dword(asd_ha, LmSEQ_BREAK_TIMER_TERM_TS(lseq), 0);
  721. asd_write_reg_dword(asd_ha, LmSEQ_DWS_RESET_TIMER_TERM_TS(lseq), 0);
  722. asd_write_reg_dword(asd_ha,LmSEQ_SATA_INTERLOCK_TIMER_TERM_TS(lseq),0);
  723. asd_write_reg_dword(asd_ha, LmSEQ_MCTL_TIMER_TERM_TS(lseq), 0);
  724. /* LSEQ Mode Dependent 4/5, page 2 setup. */
  725. asd_write_reg_dword(asd_ha, LmSEQ_COMINIT_TIMER_TERM_TS(lseq), 0);
  726. asd_write_reg_dword(asd_ha, LmSEQ_RCV_ID_TIMER_TERM_TS(lseq), 0);
  727. asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMER_TERM_TS(lseq), 0);
  728. asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TIMER_TERM_TS(lseq), 0);
  729. }
  730. /**
  731. * asd_init_lseq_scratch -- setup and init link sequencers
  732. * @asd_ha: pointer to host adapter struct
  733. */
  734. static void asd_init_lseq_scratch(struct asd_ha_struct *asd_ha)
  735. {
  736. u8 lseq;
  737. u8 lseq_mask;
  738. lseq_mask = asd_ha->hw_prof.enabled_phys;
  739. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  740. asd_init_lseq_mip(asd_ha, lseq);
  741. asd_init_lseq_mdp(asd_ha, lseq);
  742. }
  743. }
  744. /**
  745. * asd_init_scb_sites -- initialize sequencer SCB sites (memory).
  746. * @asd_ha: pointer to host adapter structure
  747. *
  748. * This should be done before initializing common CSEQ and LSEQ
  749. * scratch since those areas depend on some computed values here,
  750. * last_scb_site_no, etc.
  751. */
  752. static void asd_init_scb_sites(struct asd_ha_struct *asd_ha)
  753. {
  754. u16 site_no;
  755. u16 max_scbs = 0;
  756. for (site_no = asd_ha->hw_prof.max_scbs-1;
  757. site_no != (u16) -1;
  758. site_no--) {
  759. u16 i;
  760. /* Initialize all fields in the SCB site to 0. */
  761. for (i = 0; i < ASD_SCB_SIZE; i += 4)
  762. asd_scbsite_write_dword(asd_ha, site_no, i, 0);
  763. /* Initialize SCB Site Opcode field to invalid. */
  764. asd_scbsite_write_byte(asd_ha, site_no,
  765. offsetof(struct scb_header, opcode),
  766. 0xFF);
  767. /* Initialize SCB Site Flags field to mean a response
  768. * frame has been received. This means inadvertent
  769. * frames received to be dropped. */
  770. asd_scbsite_write_byte(asd_ha, site_no, 0x49, 0x01);
  771. /* Workaround needed by SEQ to fix a SATA issue is to exclude
  772. * certain SCB sites from the free list. */
  773. if (!SCB_SITE_VALID(site_no))
  774. continue;
  775. if (last_scb_site_no == 0)
  776. last_scb_site_no = site_no;
  777. /* For every SCB site, we need to initialize the
  778. * following fields: Q_NEXT, SCB_OPCODE, SCB_FLAGS,
  779. * and SG Element Flag. */
  780. /* Q_NEXT field of the last SCB is invalidated. */
  781. asd_scbsite_write_word(asd_ha, site_no, 0, first_scb_site_no);
  782. first_scb_site_no = site_no;
  783. max_scbs++;
  784. }
  785. asd_ha->hw_prof.max_scbs = max_scbs;
  786. ASD_DPRINTK("max_scbs:%d\n", asd_ha->hw_prof.max_scbs);
  787. ASD_DPRINTK("first_scb_site_no:0x%x\n", first_scb_site_no);
  788. ASD_DPRINTK("last_scb_site_no:0x%x\n", last_scb_site_no);
  789. }
  790. /**
  791. * asd_init_cseq_cio - initialize CSEQ CIO registers
  792. * @asd_ha: pointer to host adapter structure
  793. */
  794. static void asd_init_cseq_cio(struct asd_ha_struct *asd_ha)
  795. {
  796. int i;
  797. asd_write_reg_byte(asd_ha, CSEQCOMINTEN, 0);
  798. asd_write_reg_byte(asd_ha, CSEQDLCTL, ASD_DL_SIZE_BITS);
  799. asd_write_reg_byte(asd_ha, CSEQDLOFFS, 0);
  800. asd_write_reg_byte(asd_ha, CSEQDLOFFS+1, 0);
  801. asd_ha->seq.scbpro = 0;
  802. asd_write_reg_dword(asd_ha, SCBPRO, 0);
  803. asd_write_reg_dword(asd_ha, CSEQCON, 0);
  804. /* Initialize CSEQ Mode 11 Interrupt Vectors.
  805. * The addresses are 16 bit wide and in dword units.
  806. * The values of their macros are in byte units.
  807. * Thus we have to divide by 4. */
  808. asd_write_reg_word(asd_ha, CM11INTVEC0, cseq_vecs[0]);
  809. asd_write_reg_word(asd_ha, CM11INTVEC1, cseq_vecs[1]);
  810. asd_write_reg_word(asd_ha, CM11INTVEC2, cseq_vecs[2]);
  811. /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
  812. asd_write_reg_byte(asd_ha, CARP2INTEN, EN_ARP2HALTC);
  813. /* Initialize CSEQ Scratch Page to 0x04. */
  814. asd_write_reg_byte(asd_ha, CSCRATCHPAGE, 0x04);
  815. /* Initialize CSEQ Mode[0-8] Dependent registers. */
  816. /* Initialize Scratch Page to 0. */
  817. for (i = 0; i < 9; i++)
  818. asd_write_reg_byte(asd_ha, CMnSCRATCHPAGE(i), 0);
  819. /* Reset the ARP2 Program Count. */
  820. asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
  821. for (i = 0; i < 8; i++) {
  822. /* Initialize Mode n Link m Interrupt Enable. */
  823. asd_write_reg_dword(asd_ha, CMnINTEN(i), EN_CMnRSPMBXF);
  824. /* Initialize Mode n Request Mailbox. */
  825. asd_write_reg_dword(asd_ha, CMnREQMBX(i), 0);
  826. }
  827. }
  828. /**
  829. * asd_init_lseq_cio -- initialize LmSEQ CIO registers
  830. * @asd_ha: pointer to host adapter structure
  831. * @lseq: link sequencer
  832. */
  833. static void asd_init_lseq_cio(struct asd_ha_struct *asd_ha, int lseq)
  834. {
  835. u8 *sas_addr;
  836. int i;
  837. /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
  838. asd_write_reg_dword(asd_ha, LmARP2INTEN(lseq), EN_ARP2HALTC);
  839. asd_write_reg_byte(asd_ha, LmSCRATCHPAGE(lseq), 0);
  840. /* Initialize Mode 0,1, and 2 SCRATCHPAGE to 0. */
  841. for (i = 0; i < 3; i++)
  842. asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, i), 0);
  843. /* Initialize Mode 5 SCRATCHPAGE to 0. */
  844. asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, 5), 0);
  845. asd_write_reg_dword(asd_ha, LmRSPMBX(lseq), 0);
  846. /* Initialize Mode 0,1,2 and 5 Interrupt Enable and
  847. * Interrupt registers. */
  848. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 0), LmM0INTEN_MASK);
  849. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 0), 0xFFFFFFFF);
  850. /* Mode 1 */
  851. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 1), LmM1INTEN_MASK);
  852. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 1), 0xFFFFFFFF);
  853. /* Mode 2 */
  854. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 2), LmM2INTEN_MASK);
  855. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 2), 0xFFFFFFFF);
  856. /* Mode 5 */
  857. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 5), LmM5INTEN_MASK);
  858. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 5), 0xFFFFFFFF);
  859. /* Enable HW Timer status. */
  860. asd_write_reg_byte(asd_ha, LmHWTSTATEN(lseq), LmHWTSTATEN_MASK);
  861. /* Enable Primitive Status 0 and 1. */
  862. asd_write_reg_dword(asd_ha, LmPRIMSTAT0EN(lseq), LmPRIMSTAT0EN_MASK);
  863. asd_write_reg_dword(asd_ha, LmPRIMSTAT1EN(lseq), LmPRIMSTAT1EN_MASK);
  864. /* Enable Frame Error. */
  865. asd_write_reg_dword(asd_ha, LmFRMERREN(lseq), LmFRMERREN_MASK);
  866. asd_write_reg_byte(asd_ha, LmMnHOLDLVL(lseq, 0), 0x50);
  867. /* Initialize Mode 0 Transfer Level to 512. */
  868. asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 0), LmMnXFRLVL_512);
  869. /* Initialize Mode 1 Transfer Level to 256. */
  870. asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 1), LmMnXFRLVL_256);
  871. /* Initialize Program Count. */
  872. asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
  873. /* Enable Blind SG Move. */
  874. asd_write_reg_dword(asd_ha, LmMODECTL(lseq), LmBLIND48);
  875. asd_write_reg_word(asd_ha, LmM3SATATIMER(lseq),
  876. ASD_SATA_INTERLOCK_TIMEOUT);
  877. (void) asd_read_reg_dword(asd_ha, LmREQMBX(lseq));
  878. /* Clear Primitive Status 0 and 1. */
  879. asd_write_reg_dword(asd_ha, LmPRMSTAT0(lseq), 0xFFFFFFFF);
  880. asd_write_reg_dword(asd_ha, LmPRMSTAT1(lseq), 0xFFFFFFFF);
  881. /* Clear HW Timer status. */
  882. asd_write_reg_byte(asd_ha, LmHWTSTAT(lseq), 0xFF);
  883. /* Clear DMA Errors for Mode 0 and 1. */
  884. asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 0), 0xFF);
  885. asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 1), 0xFF);
  886. /* Clear SG DMA Errors for Mode 0 and 1. */
  887. asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 0), 0xFF);
  888. asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 1), 0xFF);
  889. /* Clear Mode 0 Buffer Parity Error. */
  890. asd_write_reg_byte(asd_ha, LmMnBUFSTAT(lseq, 0), LmMnBUFPERR);
  891. /* Clear Mode 0 Frame Error register. */
  892. asd_write_reg_dword(asd_ha, LmMnFRMERR(lseq, 0), 0xFFFFFFFF);
  893. /* Reset LSEQ external interrupt arbiter. */
  894. asd_write_reg_byte(asd_ha, LmARP2INTCTL(lseq), RSTINTCTL);
  895. /* Set the Phy SAS for the LmSEQ WWN. */
  896. sas_addr = asd_ha->phys[lseq].phy_desc->sas_addr;
  897. for (i = 0; i < SAS_ADDR_SIZE; i++)
  898. asd_write_reg_byte(asd_ha, LmWWN(lseq) + i, sas_addr[i]);
  899. /* Set the Transmit Size to 1024 bytes, 0 = 256 Dwords. */
  900. asd_write_reg_byte(asd_ha, LmMnXMTSIZE(lseq, 1), 0);
  901. /* Set the Bus Inactivity Time Limit Timer. */
  902. asd_write_reg_word(asd_ha, LmBITL_TIMER(lseq), 9);
  903. /* Enable SATA Port Multiplier. */
  904. asd_write_reg_byte(asd_ha, LmMnSATAFS(lseq, 1), 0x80);
  905. /* Initialize Interrupt Vector[0-10] address in Mode 3.
  906. * See the comment on CSEQ_INT_* */
  907. asd_write_reg_word(asd_ha, LmM3INTVEC0(lseq), lseq_vecs[0]);
  908. asd_write_reg_word(asd_ha, LmM3INTVEC1(lseq), lseq_vecs[1]);
  909. asd_write_reg_word(asd_ha, LmM3INTVEC2(lseq), lseq_vecs[2]);
  910. asd_write_reg_word(asd_ha, LmM3INTVEC3(lseq), lseq_vecs[3]);
  911. asd_write_reg_word(asd_ha, LmM3INTVEC4(lseq), lseq_vecs[4]);
  912. asd_write_reg_word(asd_ha, LmM3INTVEC5(lseq), lseq_vecs[5]);
  913. asd_write_reg_word(asd_ha, LmM3INTVEC6(lseq), lseq_vecs[6]);
  914. asd_write_reg_word(asd_ha, LmM3INTVEC7(lseq), lseq_vecs[7]);
  915. asd_write_reg_word(asd_ha, LmM3INTVEC8(lseq), lseq_vecs[8]);
  916. asd_write_reg_word(asd_ha, LmM3INTVEC9(lseq), lseq_vecs[9]);
  917. asd_write_reg_word(asd_ha, LmM3INTVEC10(lseq), lseq_vecs[10]);
  918. /*
  919. * Program the Link LED control, applicable only for
  920. * Chip Rev. B or later.
  921. */
  922. asd_write_reg_dword(asd_ha, LmCONTROL(lseq),
  923. (LEDTIMER | LEDMODE_TXRX | LEDTIMERS_100ms));
  924. /* Set the Align Rate for SAS and STP mode. */
  925. asd_write_reg_byte(asd_ha, LmM1SASALIGN(lseq), SAS_ALIGN_DEFAULT);
  926. asd_write_reg_byte(asd_ha, LmM1STPALIGN(lseq), STP_ALIGN_DEFAULT);
  927. }
  928. /**
  929. * asd_post_init_cseq -- clear CSEQ Mode n Int. status and Response mailbox
  930. * @asd_ha: pointer to host adapter struct
  931. */
  932. static void asd_post_init_cseq(struct asd_ha_struct *asd_ha)
  933. {
  934. int i;
  935. for (i = 0; i < 8; i++)
  936. asd_write_reg_dword(asd_ha, CMnINT(i), 0xFFFFFFFF);
  937. for (i = 0; i < 8; i++)
  938. asd_read_reg_dword(asd_ha, CMnRSPMBX(i));
  939. /* Reset the external interrupt arbiter. */
  940. asd_write_reg_byte(asd_ha, CARP2INTCTL, RSTINTCTL);
  941. }
  942. /**
  943. * asd_init_ddb_0 -- initialize DDB 0
  944. * @asd_ha: pointer to host adapter structure
  945. *
  946. * Initialize DDB site 0 which is used internally by the sequencer.
  947. */
  948. static void asd_init_ddb_0(struct asd_ha_struct *asd_ha)
  949. {
  950. int i;
  951. /* Zero out the DDB explicitly */
  952. for (i = 0; i < sizeof(struct asd_ddb_seq_shared); i+=4)
  953. asd_ddbsite_write_dword(asd_ha, 0, i, 0);
  954. asd_ddbsite_write_word(asd_ha, 0,
  955. offsetof(struct asd_ddb_seq_shared, q_free_ddb_head), 0);
  956. asd_ddbsite_write_word(asd_ha, 0,
  957. offsetof(struct asd_ddb_seq_shared, q_free_ddb_tail),
  958. asd_ha->hw_prof.max_ddbs-1);
  959. asd_ddbsite_write_word(asd_ha, 0,
  960. offsetof(struct asd_ddb_seq_shared, q_free_ddb_cnt), 0);
  961. asd_ddbsite_write_word(asd_ha, 0,
  962. offsetof(struct asd_ddb_seq_shared, q_used_ddb_head), 0xFFFF);
  963. asd_ddbsite_write_word(asd_ha, 0,
  964. offsetof(struct asd_ddb_seq_shared, q_used_ddb_tail), 0xFFFF);
  965. asd_ddbsite_write_word(asd_ha, 0,
  966. offsetof(struct asd_ddb_seq_shared, shared_mem_lock), 0);
  967. asd_ddbsite_write_word(asd_ha, 0,
  968. offsetof(struct asd_ddb_seq_shared, smp_conn_tag), 0);
  969. asd_ddbsite_write_word(asd_ha, 0,
  970. offsetof(struct asd_ddb_seq_shared, est_nexus_buf_cnt), 0);
  971. asd_ddbsite_write_word(asd_ha, 0,
  972. offsetof(struct asd_ddb_seq_shared, est_nexus_buf_thresh),
  973. asd_ha->hw_prof.num_phys * 2);
  974. asd_ddbsite_write_byte(asd_ha, 0,
  975. offsetof(struct asd_ddb_seq_shared, settable_max_contexts),0);
  976. asd_ddbsite_write_byte(asd_ha, 0,
  977. offsetof(struct asd_ddb_seq_shared, conn_not_active), 0xFF);
  978. asd_ddbsite_write_byte(asd_ha, 0,
  979. offsetof(struct asd_ddb_seq_shared, phy_is_up), 0x00);
  980. /* DDB 0 is reserved */
  981. set_bit(0, asd_ha->hw_prof.ddb_bitmap);
  982. }
  983. static void asd_seq_init_ddb_sites(struct asd_ha_struct *asd_ha)
  984. {
  985. unsigned int i;
  986. unsigned int ddb_site;
  987. for (ddb_site = 0 ; ddb_site < ASD_MAX_DDBS; ddb_site++)
  988. for (i = 0; i < sizeof(struct asd_ddb_ssp_smp_target_port); i+= 4)
  989. asd_ddbsite_write_dword(asd_ha, ddb_site, i, 0);
  990. }
  991. /**
  992. * asd_seq_setup_seqs -- setup and initialize central and link sequencers
  993. * @asd_ha: pointer to host adapter structure
  994. */
  995. static void asd_seq_setup_seqs(struct asd_ha_struct *asd_ha)
  996. {
  997. int lseq;
  998. u8 lseq_mask;
  999. /* Initialize DDB sites */
  1000. asd_seq_init_ddb_sites(asd_ha);
  1001. /* Initialize SCB sites. Done first to compute some values which
  1002. * the rest of the init code depends on. */
  1003. asd_init_scb_sites(asd_ha);
  1004. /* Initialize CSEQ Scratch RAM registers. */
  1005. asd_init_cseq_scratch(asd_ha);
  1006. /* Initialize LmSEQ Scratch RAM registers. */
  1007. asd_init_lseq_scratch(asd_ha);
  1008. /* Initialize CSEQ CIO registers. */
  1009. asd_init_cseq_cio(asd_ha);
  1010. asd_init_ddb_0(asd_ha);
  1011. /* Initialize LmSEQ CIO registers. */
  1012. lseq_mask = asd_ha->hw_prof.enabled_phys;
  1013. for_each_sequencer(lseq_mask, lseq_mask, lseq)
  1014. asd_init_lseq_cio(asd_ha, lseq);
  1015. asd_post_init_cseq(asd_ha);
  1016. }
  1017. /**
  1018. * asd_seq_start_cseq -- start the central sequencer, CSEQ
  1019. * @asd_ha: pointer to host adapter structure
  1020. */
  1021. static int asd_seq_start_cseq(struct asd_ha_struct *asd_ha)
  1022. {
  1023. /* Reset the ARP2 instruction to location zero. */
  1024. asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
  1025. /* Unpause the CSEQ */
  1026. return asd_unpause_cseq(asd_ha);
  1027. }
  1028. /**
  1029. * asd_seq_start_lseq -- start a link sequencer
  1030. * @asd_ha: pointer to host adapter structure
  1031. * @lseq: the link sequencer of interest
  1032. */
  1033. static int asd_seq_start_lseq(struct asd_ha_struct *asd_ha, int lseq)
  1034. {
  1035. /* Reset the ARP2 instruction to location zero. */
  1036. asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
  1037. /* Unpause the LmSEQ */
  1038. return asd_seq_unpause_lseq(asd_ha, lseq);
  1039. }
  1040. int asd_release_firmware(void)
  1041. {
  1042. release_firmware(sequencer_fw);
  1043. return 0;
  1044. }
  1045. static int asd_request_firmware(struct asd_ha_struct *asd_ha)
  1046. {
  1047. int err, i;
  1048. struct sequencer_file_header header;
  1049. const struct sequencer_file_header *hdr_ptr;
  1050. u32 csum = 0;
  1051. u16 *ptr_cseq_vecs, *ptr_lseq_vecs;
  1052. if (sequencer_fw)
  1053. /* already loaded */
  1054. return 0;
  1055. err = request_firmware(&sequencer_fw,
  1056. SAS_RAZOR_SEQUENCER_FW_FILE,
  1057. &asd_ha->pcidev->dev);
  1058. if (err)
  1059. return err;
  1060. hdr_ptr = (const struct sequencer_file_header *)sequencer_fw->data;
  1061. header.csum = le32_to_cpu(hdr_ptr->csum);
  1062. header.major = le32_to_cpu(hdr_ptr->major);
  1063. header.minor = le32_to_cpu(hdr_ptr->minor);
  1064. header.cseq_table_offset = le32_to_cpu(hdr_ptr->cseq_table_offset);
  1065. header.cseq_table_size = le32_to_cpu(hdr_ptr->cseq_table_size);
  1066. header.lseq_table_offset = le32_to_cpu(hdr_ptr->lseq_table_offset);
  1067. header.lseq_table_size = le32_to_cpu(hdr_ptr->lseq_table_size);
  1068. header.cseq_code_offset = le32_to_cpu(hdr_ptr->cseq_code_offset);
  1069. header.cseq_code_size = le32_to_cpu(hdr_ptr->cseq_code_size);
  1070. header.lseq_code_offset = le32_to_cpu(hdr_ptr->lseq_code_offset);
  1071. header.lseq_code_size = le32_to_cpu(hdr_ptr->lseq_code_size);
  1072. header.mode2_task = le16_to_cpu(hdr_ptr->mode2_task);
  1073. header.cseq_idle_loop = le16_to_cpu(hdr_ptr->cseq_idle_loop);
  1074. header.lseq_idle_loop = le16_to_cpu(hdr_ptr->lseq_idle_loop);
  1075. for (i = sizeof(header.csum); i < sequencer_fw->size; i++)
  1076. csum += sequencer_fw->data[i];
  1077. if (csum != header.csum) {
  1078. asd_printk("Firmware file checksum mismatch\n");
  1079. return -EINVAL;
  1080. }
  1081. if (header.cseq_table_size != CSEQ_NUM_VECS ||
  1082. header.lseq_table_size != LSEQ_NUM_VECS) {
  1083. asd_printk("Firmware file table size mismatch\n");
  1084. return -EINVAL;
  1085. }
  1086. asd_printk("Found sequencer Firmware version %d.%d (%s)\n",
  1087. header.major, header.minor, hdr_ptr->version);
  1088. if (header.major != SAS_RAZOR_SEQUENCER_FW_MAJOR) {
  1089. asd_printk("Firmware Major Version Mismatch;"
  1090. "driver requires version %d.X",
  1091. SAS_RAZOR_SEQUENCER_FW_MAJOR);
  1092. return -EINVAL;
  1093. }
  1094. ptr_cseq_vecs = (u16 *)&sequencer_fw->data[header.cseq_table_offset];
  1095. ptr_lseq_vecs = (u16 *)&sequencer_fw->data[header.lseq_table_offset];
  1096. mode2_task = header.mode2_task;
  1097. cseq_idle_loop = header.cseq_idle_loop;
  1098. lseq_idle_loop = header.lseq_idle_loop;
  1099. for (i = 0; i < CSEQ_NUM_VECS; i++)
  1100. cseq_vecs[i] = le16_to_cpu(ptr_cseq_vecs[i]);
  1101. for (i = 0; i < LSEQ_NUM_VECS; i++)
  1102. lseq_vecs[i] = le16_to_cpu(ptr_lseq_vecs[i]);
  1103. cseq_code = &sequencer_fw->data[header.cseq_code_offset];
  1104. cseq_code_size = header.cseq_code_size;
  1105. lseq_code = &sequencer_fw->data[header.lseq_code_offset];
  1106. lseq_code_size = header.lseq_code_size;
  1107. return 0;
  1108. }
  1109. int asd_init_seqs(struct asd_ha_struct *asd_ha)
  1110. {
  1111. int err;
  1112. err = asd_request_firmware(asd_ha);
  1113. if (err) {
  1114. asd_printk("Failed to load sequencer firmware file %s, error %d\n",
  1115. SAS_RAZOR_SEQUENCER_FW_FILE, err);
  1116. return err;
  1117. }
  1118. err = asd_seq_download_seqs(asd_ha);
  1119. if (err) {
  1120. asd_printk("couldn't download sequencers for %s\n",
  1121. pci_name(asd_ha->pcidev));
  1122. return err;
  1123. }
  1124. asd_seq_setup_seqs(asd_ha);
  1125. return 0;
  1126. }
  1127. int asd_start_seqs(struct asd_ha_struct *asd_ha)
  1128. {
  1129. int err;
  1130. u8 lseq_mask;
  1131. int lseq;
  1132. err = asd_seq_start_cseq(asd_ha);
  1133. if (err) {
  1134. asd_printk("couldn't start CSEQ for %s\n",
  1135. pci_name(asd_ha->pcidev));
  1136. return err;
  1137. }
  1138. lseq_mask = asd_ha->hw_prof.enabled_phys;
  1139. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  1140. err = asd_seq_start_lseq(asd_ha, lseq);
  1141. if (err) {
  1142. asd_printk("couldn't start LSEQ %d for %s\n", lseq,
  1143. pci_name(asd_ha->pcidev));
  1144. return err;
  1145. }
  1146. }
  1147. return 0;
  1148. }
  1149. /**
  1150. * asd_update_port_links -- update port_map_by_links and phy_is_up
  1151. * @asd_ha: pointer to host adapter structure
  1152. * @phy: pointer to the phy which has been added to a port
  1153. *
  1154. * 1) When a link reset has completed and we got BYTES DMAED with a
  1155. * valid frame we call this function for that phy, to indicate that
  1156. * the phy is up, i.e. we update the phy_is_up in DDB 0. The
  1157. * sequencer checks phy_is_up when pending SCBs are to be sent, and
  1158. * when an open address frame has been received.
  1159. *
  1160. * 2) When we know of ports, we call this function to update the map
  1161. * of phys participaing in that port, i.e. we update the
  1162. * port_map_by_links in DDB 0. When a HARD_RESET primitive has been
  1163. * received, the sequencer disables all phys in that port.
  1164. * port_map_by_links is also used as the conn_mask byte in the
  1165. * initiator/target port DDB.
  1166. */
  1167. void asd_update_port_links(struct asd_ha_struct *asd_ha, struct asd_phy *phy)
  1168. {
  1169. const u8 phy_mask = (u8) phy->asd_port->phy_mask;
  1170. u8 phy_is_up;
  1171. u8 mask;
  1172. int i, err;
  1173. unsigned long flags;
  1174. spin_lock_irqsave(&asd_ha->hw_prof.ddb_lock, flags);
  1175. for_each_phy(phy_mask, mask, i)
  1176. asd_ddbsite_write_byte(asd_ha, 0,
  1177. offsetof(struct asd_ddb_seq_shared,
  1178. port_map_by_links)+i,phy_mask);
  1179. for (i = 0; i < 12; i++) {
  1180. phy_is_up = asd_ddbsite_read_byte(asd_ha, 0,
  1181. offsetof(struct asd_ddb_seq_shared, phy_is_up));
  1182. err = asd_ddbsite_update_byte(asd_ha, 0,
  1183. offsetof(struct asd_ddb_seq_shared, phy_is_up),
  1184. phy_is_up,
  1185. phy_is_up | phy_mask);
  1186. if (!err)
  1187. break;
  1188. else if (err == -EFAULT) {
  1189. asd_printk("phy_is_up: parity error in DDB 0\n");
  1190. break;
  1191. }
  1192. }
  1193. spin_unlock_irqrestore(&asd_ha->hw_prof.ddb_lock, flags);
  1194. if (err)
  1195. asd_printk("couldn't update DDB 0:error:%d\n", err);
  1196. }
  1197. MODULE_FIRMWARE(SAS_RAZOR_SEQUENCER_FW_FILE);