reset-tn48m.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Delta TN48M CPLD reset driver
  4. *
  5. * Copyright (C) 2021 Sartura Ltd.
  6. *
  7. * Author: Robert Marko <[email protected]>
  8. */
  9. #include <linux/device.h>
  10. #include <linux/kernel.h>
  11. #include <linux/mod_devicetable.h>
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/regmap.h>
  15. #include <linux/reset-controller.h>
  16. #include <dt-bindings/reset/delta,tn48m-reset.h>
  17. #define TN48M_RESET_REG 0x10
  18. #define TN48M_RESET_TIMEOUT_US 125000
  19. #define TN48M_RESET_SLEEP_US 10
  20. struct tn48_reset_map {
  21. u8 bit;
  22. };
  23. struct tn48_reset_data {
  24. struct reset_controller_dev rcdev;
  25. struct regmap *regmap;
  26. };
  27. static const struct tn48_reset_map tn48m_resets[] = {
  28. [CPU_88F7040_RESET] = {0},
  29. [CPU_88F6820_RESET] = {1},
  30. [MAC_98DX3265_RESET] = {2},
  31. [PHY_88E1680_RESET] = {4},
  32. [PHY_88E1512_RESET] = {6},
  33. [POE_RESET] = {7},
  34. };
  35. static inline struct tn48_reset_data *to_tn48_reset_data(
  36. struct reset_controller_dev *rcdev)
  37. {
  38. return container_of(rcdev, struct tn48_reset_data, rcdev);
  39. }
  40. static int tn48m_control_reset(struct reset_controller_dev *rcdev,
  41. unsigned long id)
  42. {
  43. struct tn48_reset_data *data = to_tn48_reset_data(rcdev);
  44. unsigned int val;
  45. regmap_update_bits(data->regmap, TN48M_RESET_REG,
  46. BIT(tn48m_resets[id].bit), 0);
  47. return regmap_read_poll_timeout(data->regmap,
  48. TN48M_RESET_REG,
  49. val,
  50. val & BIT(tn48m_resets[id].bit),
  51. TN48M_RESET_SLEEP_US,
  52. TN48M_RESET_TIMEOUT_US);
  53. }
  54. static int tn48m_control_status(struct reset_controller_dev *rcdev,
  55. unsigned long id)
  56. {
  57. struct tn48_reset_data *data = to_tn48_reset_data(rcdev);
  58. unsigned int regval;
  59. int ret;
  60. ret = regmap_read(data->regmap, TN48M_RESET_REG, &regval);
  61. if (ret < 0)
  62. return ret;
  63. if (BIT(tn48m_resets[id].bit) & regval)
  64. return 0;
  65. else
  66. return 1;
  67. }
  68. static const struct reset_control_ops tn48_reset_ops = {
  69. .reset = tn48m_control_reset,
  70. .status = tn48m_control_status,
  71. };
  72. static int tn48m_reset_probe(struct platform_device *pdev)
  73. {
  74. struct tn48_reset_data *data;
  75. struct regmap *regmap;
  76. regmap = dev_get_regmap(pdev->dev.parent, NULL);
  77. if (!regmap)
  78. return -ENODEV;
  79. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  80. if (!data)
  81. return -ENOMEM;
  82. data->regmap = regmap;
  83. data->rcdev.owner = THIS_MODULE;
  84. data->rcdev.ops = &tn48_reset_ops;
  85. data->rcdev.nr_resets = ARRAY_SIZE(tn48m_resets);
  86. data->rcdev.of_node = pdev->dev.of_node;
  87. return devm_reset_controller_register(&pdev->dev, &data->rcdev);
  88. }
  89. static const struct of_device_id tn48m_reset_of_match[] = {
  90. { .compatible = "delta,tn48m-reset" },
  91. { }
  92. };
  93. MODULE_DEVICE_TABLE(of, tn48m_reset_of_match);
  94. static struct platform_driver tn48m_reset_driver = {
  95. .driver = {
  96. .name = "delta-tn48m-reset",
  97. .of_match_table = tn48m_reset_of_match,
  98. },
  99. .probe = tn48m_reset_probe,
  100. };
  101. module_platform_driver(tn48m_reset_driver);
  102. MODULE_AUTHOR("Robert Marko <[email protected]>");
  103. MODULE_DESCRIPTION("Delta TN48M CPLD reset driver");
  104. MODULE_LICENSE("GPL");