qcom_wcnss.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Qualcomm Wireless Connectivity Subsystem Peripheral Image Loader
  4. *
  5. * Copyright (C) 2016 Linaro Ltd
  6. * Copyright (C) 2014 Sony Mobile Communications AB
  7. * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/firmware.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/io.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_device.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_domain.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/qcom_scm.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/remoteproc.h>
  24. #include <linux/soc/qcom/mdt_loader.h>
  25. #include <linux/soc/qcom/smem.h>
  26. #include <linux/soc/qcom/smem_state.h>
  27. #include "qcom_common.h"
  28. #include "remoteproc_internal.h"
  29. #include "qcom_pil_info.h"
  30. #include "qcom_wcnss.h"
  31. #define WCNSS_CRASH_REASON_SMEM 422
  32. #define WCNSS_FIRMWARE_NAME "wcnss.mdt"
  33. #define WCNSS_PAS_ID 6
  34. #define WCNSS_SSCTL_ID 0x13
  35. #define WCNSS_SPARE_NVBIN_DLND BIT(25)
  36. #define WCNSS_PMU_IRIS_XO_CFG BIT(3)
  37. #define WCNSS_PMU_IRIS_XO_EN BIT(4)
  38. #define WCNSS_PMU_GC_BUS_MUX_SEL_TOP BIT(5)
  39. #define WCNSS_PMU_IRIS_XO_CFG_STS BIT(6) /* 1: in progress, 0: done */
  40. #define WCNSS_PMU_IRIS_RESET BIT(7)
  41. #define WCNSS_PMU_IRIS_RESET_STS BIT(8) /* 1: in progress, 0: done */
  42. #define WCNSS_PMU_IRIS_XO_READ BIT(9)
  43. #define WCNSS_PMU_IRIS_XO_READ_STS BIT(10)
  44. #define WCNSS_PMU_XO_MODE_MASK GENMASK(2, 1)
  45. #define WCNSS_PMU_XO_MODE_19p2 0
  46. #define WCNSS_PMU_XO_MODE_48 3
  47. #define WCNSS_MAX_PDS 2
  48. struct wcnss_data {
  49. size_t pmu_offset;
  50. size_t spare_offset;
  51. const char *pd_names[WCNSS_MAX_PDS];
  52. const struct wcnss_vreg_info *vregs;
  53. size_t num_vregs, num_pd_vregs;
  54. };
  55. struct qcom_wcnss {
  56. struct device *dev;
  57. struct rproc *rproc;
  58. void __iomem *pmu_cfg;
  59. void __iomem *spare_out;
  60. bool use_48mhz_xo;
  61. int wdog_irq;
  62. int fatal_irq;
  63. int ready_irq;
  64. int handover_irq;
  65. int stop_ack_irq;
  66. struct qcom_smem_state *state;
  67. unsigned stop_bit;
  68. struct mutex iris_lock;
  69. struct qcom_iris *iris;
  70. struct device *pds[WCNSS_MAX_PDS];
  71. size_t num_pds;
  72. struct regulator_bulk_data *vregs;
  73. size_t num_vregs;
  74. struct completion start_done;
  75. struct completion stop_done;
  76. phys_addr_t mem_phys;
  77. phys_addr_t mem_reloc;
  78. void *mem_region;
  79. size_t mem_size;
  80. struct qcom_rproc_subdev smd_subdev;
  81. struct qcom_sysmon *sysmon;
  82. };
  83. static const struct wcnss_data riva_data = {
  84. .pmu_offset = 0x28,
  85. .spare_offset = 0xb4,
  86. .vregs = (struct wcnss_vreg_info[]) {
  87. { "vddmx", 1050000, 1150000, 0 },
  88. { "vddcx", 1050000, 1150000, 0 },
  89. { "vddpx", 1800000, 1800000, 0 },
  90. },
  91. .num_vregs = 3,
  92. };
  93. static const struct wcnss_data pronto_v1_data = {
  94. .pmu_offset = 0x1004,
  95. .spare_offset = 0x1088,
  96. .pd_names = { "mx", "cx" },
  97. .vregs = (struct wcnss_vreg_info[]) {
  98. { "vddmx", 950000, 1150000, 0 },
  99. { "vddcx", .super_turbo = true},
  100. { "vddpx", 1800000, 1800000, 0 },
  101. },
  102. .num_pd_vregs = 2,
  103. .num_vregs = 1,
  104. };
  105. static const struct wcnss_data pronto_v2_data = {
  106. .pmu_offset = 0x1004,
  107. .spare_offset = 0x1088,
  108. .pd_names = { "mx", "cx" },
  109. .vregs = (struct wcnss_vreg_info[]) {
  110. { "vddmx", 1287500, 1287500, 0 },
  111. { "vddcx", .super_turbo = true },
  112. { "vddpx", 1800000, 1800000, 0 },
  113. },
  114. .num_pd_vregs = 2,
  115. .num_vregs = 1,
  116. };
  117. static int wcnss_load(struct rproc *rproc, const struct firmware *fw)
  118. {
  119. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  120. int ret;
  121. ret = qcom_mdt_load(wcnss->dev, fw, rproc->firmware, WCNSS_PAS_ID,
  122. wcnss->mem_region, wcnss->mem_phys,
  123. wcnss->mem_size, &wcnss->mem_reloc);
  124. if (ret)
  125. return ret;
  126. qcom_pil_info_store("wcnss", wcnss->mem_phys, wcnss->mem_size);
  127. return 0;
  128. }
  129. static void wcnss_indicate_nv_download(struct qcom_wcnss *wcnss)
  130. {
  131. u32 val;
  132. /* Indicate NV download capability */
  133. val = readl(wcnss->spare_out);
  134. val |= WCNSS_SPARE_NVBIN_DLND;
  135. writel(val, wcnss->spare_out);
  136. }
  137. static void wcnss_configure_iris(struct qcom_wcnss *wcnss)
  138. {
  139. u32 val;
  140. /* Clear PMU cfg register */
  141. writel(0, wcnss->pmu_cfg);
  142. val = WCNSS_PMU_GC_BUS_MUX_SEL_TOP | WCNSS_PMU_IRIS_XO_EN;
  143. writel(val, wcnss->pmu_cfg);
  144. /* Clear XO_MODE */
  145. val &= ~WCNSS_PMU_XO_MODE_MASK;
  146. if (wcnss->use_48mhz_xo)
  147. val |= WCNSS_PMU_XO_MODE_48 << 1;
  148. else
  149. val |= WCNSS_PMU_XO_MODE_19p2 << 1;
  150. writel(val, wcnss->pmu_cfg);
  151. /* Reset IRIS */
  152. val |= WCNSS_PMU_IRIS_RESET;
  153. writel(val, wcnss->pmu_cfg);
  154. /* Wait for PMU.iris_reg_reset_sts */
  155. while (readl(wcnss->pmu_cfg) & WCNSS_PMU_IRIS_RESET_STS)
  156. cpu_relax();
  157. /* Clear IRIS reset */
  158. val &= ~WCNSS_PMU_IRIS_RESET;
  159. writel(val, wcnss->pmu_cfg);
  160. /* Start IRIS XO configuration */
  161. val |= WCNSS_PMU_IRIS_XO_CFG;
  162. writel(val, wcnss->pmu_cfg);
  163. /* Wait for XO configuration to finish */
  164. while (readl(wcnss->pmu_cfg) & WCNSS_PMU_IRIS_XO_CFG_STS)
  165. cpu_relax();
  166. /* Stop IRIS XO configuration */
  167. val &= ~WCNSS_PMU_GC_BUS_MUX_SEL_TOP;
  168. val &= ~WCNSS_PMU_IRIS_XO_CFG;
  169. writel(val, wcnss->pmu_cfg);
  170. /* Add some delay for XO to settle */
  171. msleep(20);
  172. }
  173. static int wcnss_start(struct rproc *rproc)
  174. {
  175. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  176. int ret, i;
  177. mutex_lock(&wcnss->iris_lock);
  178. if (!wcnss->iris) {
  179. dev_err(wcnss->dev, "no iris registered\n");
  180. ret = -EINVAL;
  181. goto release_iris_lock;
  182. }
  183. for (i = 0; i < wcnss->num_pds; i++) {
  184. dev_pm_genpd_set_performance_state(wcnss->pds[i], INT_MAX);
  185. ret = pm_runtime_get_sync(wcnss->pds[i]);
  186. if (ret < 0) {
  187. pm_runtime_put_noidle(wcnss->pds[i]);
  188. goto disable_pds;
  189. }
  190. }
  191. ret = regulator_bulk_enable(wcnss->num_vregs, wcnss->vregs);
  192. if (ret)
  193. goto disable_pds;
  194. ret = qcom_iris_enable(wcnss->iris);
  195. if (ret)
  196. goto disable_regulators;
  197. wcnss_indicate_nv_download(wcnss);
  198. wcnss_configure_iris(wcnss);
  199. ret = qcom_scm_pas_auth_and_reset(WCNSS_PAS_ID);
  200. if (ret) {
  201. dev_err(wcnss->dev,
  202. "failed to authenticate image and release reset\n");
  203. goto disable_iris;
  204. }
  205. ret = wait_for_completion_timeout(&wcnss->start_done,
  206. msecs_to_jiffies(5000));
  207. if (wcnss->ready_irq > 0 && ret == 0) {
  208. /* We have a ready_irq, but it didn't fire in time. */
  209. dev_err(wcnss->dev, "start timed out\n");
  210. qcom_scm_pas_shutdown(WCNSS_PAS_ID);
  211. ret = -ETIMEDOUT;
  212. goto disable_iris;
  213. }
  214. ret = 0;
  215. disable_iris:
  216. qcom_iris_disable(wcnss->iris);
  217. disable_regulators:
  218. regulator_bulk_disable(wcnss->num_vregs, wcnss->vregs);
  219. disable_pds:
  220. for (i--; i >= 0; i--) {
  221. pm_runtime_put(wcnss->pds[i]);
  222. dev_pm_genpd_set_performance_state(wcnss->pds[i], 0);
  223. }
  224. release_iris_lock:
  225. mutex_unlock(&wcnss->iris_lock);
  226. return ret;
  227. }
  228. static int wcnss_stop(struct rproc *rproc)
  229. {
  230. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  231. int ret;
  232. if (wcnss->state) {
  233. qcom_smem_state_update_bits(wcnss->state,
  234. BIT(wcnss->stop_bit),
  235. BIT(wcnss->stop_bit));
  236. ret = wait_for_completion_timeout(&wcnss->stop_done,
  237. msecs_to_jiffies(5000));
  238. if (ret == 0)
  239. dev_err(wcnss->dev, "timed out on wait\n");
  240. qcom_smem_state_update_bits(wcnss->state,
  241. BIT(wcnss->stop_bit),
  242. 0);
  243. }
  244. ret = qcom_scm_pas_shutdown(WCNSS_PAS_ID);
  245. if (ret)
  246. dev_err(wcnss->dev, "failed to shutdown: %d\n", ret);
  247. return ret;
  248. }
  249. static void *wcnss_da_to_va(struct rproc *rproc, u64 da, size_t len, bool *is_iomem)
  250. {
  251. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  252. int offset;
  253. offset = da - wcnss->mem_reloc;
  254. if (offset < 0 || offset + len > wcnss->mem_size)
  255. return NULL;
  256. return wcnss->mem_region + offset;
  257. }
  258. static const struct rproc_ops wcnss_ops = {
  259. .start = wcnss_start,
  260. .stop = wcnss_stop,
  261. .da_to_va = wcnss_da_to_va,
  262. .parse_fw = qcom_register_dump_segments,
  263. .load = wcnss_load,
  264. };
  265. static irqreturn_t wcnss_wdog_interrupt(int irq, void *dev)
  266. {
  267. struct qcom_wcnss *wcnss = dev;
  268. rproc_report_crash(wcnss->rproc, RPROC_WATCHDOG);
  269. return IRQ_HANDLED;
  270. }
  271. static irqreturn_t wcnss_fatal_interrupt(int irq, void *dev)
  272. {
  273. struct qcom_wcnss *wcnss = dev;
  274. size_t len;
  275. char *msg;
  276. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, WCNSS_CRASH_REASON_SMEM, &len);
  277. if (!IS_ERR(msg) && len > 0 && msg[0])
  278. dev_err(wcnss->dev, "fatal error received: %s\n", msg);
  279. rproc_report_crash(wcnss->rproc, RPROC_FATAL_ERROR);
  280. return IRQ_HANDLED;
  281. }
  282. static irqreturn_t wcnss_ready_interrupt(int irq, void *dev)
  283. {
  284. struct qcom_wcnss *wcnss = dev;
  285. complete(&wcnss->start_done);
  286. return IRQ_HANDLED;
  287. }
  288. static irqreturn_t wcnss_handover_interrupt(int irq, void *dev)
  289. {
  290. /*
  291. * XXX: At this point we're supposed to release the resources that we
  292. * have been holding on behalf of the WCNSS. Unfortunately this
  293. * interrupt comes way before the other side seems to be done.
  294. *
  295. * So we're currently relying on the ready interrupt firing later then
  296. * this and we just disable the resources at the end of wcnss_start().
  297. */
  298. return IRQ_HANDLED;
  299. }
  300. static irqreturn_t wcnss_stop_ack_interrupt(int irq, void *dev)
  301. {
  302. struct qcom_wcnss *wcnss = dev;
  303. complete(&wcnss->stop_done);
  304. return IRQ_HANDLED;
  305. }
  306. static int wcnss_init_pds(struct qcom_wcnss *wcnss,
  307. const char * const pd_names[WCNSS_MAX_PDS])
  308. {
  309. int i, ret;
  310. for (i = 0; i < WCNSS_MAX_PDS; i++) {
  311. if (!pd_names[i])
  312. break;
  313. wcnss->pds[i] = dev_pm_domain_attach_by_name(wcnss->dev, pd_names[i]);
  314. if (IS_ERR_OR_NULL(wcnss->pds[i])) {
  315. ret = PTR_ERR(wcnss->pds[i]) ? : -ENODATA;
  316. for (i--; i >= 0; i--)
  317. dev_pm_domain_detach(wcnss->pds[i], false);
  318. return ret;
  319. }
  320. }
  321. wcnss->num_pds = i;
  322. return 0;
  323. }
  324. static void wcnss_release_pds(struct qcom_wcnss *wcnss)
  325. {
  326. int i;
  327. for (i = 0; i < wcnss->num_pds; i++)
  328. dev_pm_domain_detach(wcnss->pds[i], false);
  329. }
  330. static int wcnss_init_regulators(struct qcom_wcnss *wcnss,
  331. const struct wcnss_vreg_info *info,
  332. int num_vregs, int num_pd_vregs)
  333. {
  334. struct regulator_bulk_data *bulk;
  335. int ret;
  336. int i;
  337. /*
  338. * If attaching the power domains suceeded we can skip requesting
  339. * the regulators for the power domains. For old device trees we need to
  340. * reserve extra space to manage them through the regulator interface.
  341. */
  342. if (wcnss->num_pds)
  343. info += num_pd_vregs;
  344. else
  345. num_vregs += num_pd_vregs;
  346. bulk = devm_kcalloc(wcnss->dev,
  347. num_vregs, sizeof(struct regulator_bulk_data),
  348. GFP_KERNEL);
  349. if (!bulk)
  350. return -ENOMEM;
  351. for (i = 0; i < num_vregs; i++)
  352. bulk[i].supply = info[i].name;
  353. ret = devm_regulator_bulk_get(wcnss->dev, num_vregs, bulk);
  354. if (ret)
  355. return ret;
  356. for (i = 0; i < num_vregs; i++) {
  357. if (info[i].max_voltage)
  358. regulator_set_voltage(bulk[i].consumer,
  359. info[i].min_voltage,
  360. info[i].max_voltage);
  361. if (info[i].load_uA)
  362. regulator_set_load(bulk[i].consumer, info[i].load_uA);
  363. }
  364. wcnss->vregs = bulk;
  365. wcnss->num_vregs = num_vregs;
  366. return 0;
  367. }
  368. static int wcnss_request_irq(struct qcom_wcnss *wcnss,
  369. struct platform_device *pdev,
  370. const char *name,
  371. bool optional,
  372. irq_handler_t thread_fn)
  373. {
  374. int ret;
  375. int irq_number;
  376. ret = platform_get_irq_byname(pdev, name);
  377. if (ret < 0 && optional) {
  378. dev_dbg(&pdev->dev, "no %s IRQ defined, ignoring\n", name);
  379. return 0;
  380. } else if (ret < 0) {
  381. dev_err(&pdev->dev, "no %s IRQ defined\n", name);
  382. return ret;
  383. }
  384. irq_number = ret;
  385. ret = devm_request_threaded_irq(&pdev->dev, ret,
  386. NULL, thread_fn,
  387. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  388. "wcnss", wcnss);
  389. if (ret) {
  390. dev_err(&pdev->dev, "request %s IRQ failed\n", name);
  391. return ret;
  392. }
  393. /* Return the IRQ number if the IRQ was successfully acquired */
  394. return irq_number;
  395. }
  396. static int wcnss_alloc_memory_region(struct qcom_wcnss *wcnss)
  397. {
  398. struct device_node *node;
  399. struct resource r;
  400. int ret;
  401. node = of_parse_phandle(wcnss->dev->of_node, "memory-region", 0);
  402. if (!node) {
  403. dev_err(wcnss->dev, "no memory-region specified\n");
  404. return -EINVAL;
  405. }
  406. ret = of_address_to_resource(node, 0, &r);
  407. of_node_put(node);
  408. if (ret)
  409. return ret;
  410. wcnss->mem_phys = wcnss->mem_reloc = r.start;
  411. wcnss->mem_size = resource_size(&r);
  412. wcnss->mem_region = devm_ioremap_wc(wcnss->dev, wcnss->mem_phys, wcnss->mem_size);
  413. if (!wcnss->mem_region) {
  414. dev_err(wcnss->dev, "unable to map memory region: %pa+%zx\n",
  415. &r.start, wcnss->mem_size);
  416. return -EBUSY;
  417. }
  418. return 0;
  419. }
  420. static int wcnss_probe(struct platform_device *pdev)
  421. {
  422. const char *fw_name = WCNSS_FIRMWARE_NAME;
  423. const struct wcnss_data *data;
  424. struct qcom_wcnss *wcnss;
  425. struct resource *res;
  426. struct rproc *rproc;
  427. void __iomem *mmio;
  428. int ret;
  429. data = of_device_get_match_data(&pdev->dev);
  430. if (!qcom_scm_is_available())
  431. return -EPROBE_DEFER;
  432. if (!qcom_scm_pas_supported(WCNSS_PAS_ID)) {
  433. dev_err(&pdev->dev, "PAS is not available for WCNSS\n");
  434. return -ENXIO;
  435. }
  436. ret = of_property_read_string(pdev->dev.of_node, "firmware-name",
  437. &fw_name);
  438. if (ret < 0 && ret != -EINVAL)
  439. return ret;
  440. rproc = rproc_alloc(&pdev->dev, pdev->name, &wcnss_ops,
  441. fw_name, sizeof(*wcnss));
  442. if (!rproc) {
  443. dev_err(&pdev->dev, "unable to allocate remoteproc\n");
  444. return -ENOMEM;
  445. }
  446. rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
  447. wcnss = (struct qcom_wcnss *)rproc->priv;
  448. wcnss->dev = &pdev->dev;
  449. wcnss->rproc = rproc;
  450. platform_set_drvdata(pdev, wcnss);
  451. init_completion(&wcnss->start_done);
  452. init_completion(&wcnss->stop_done);
  453. mutex_init(&wcnss->iris_lock);
  454. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pmu");
  455. mmio = devm_ioremap_resource(&pdev->dev, res);
  456. if (IS_ERR(mmio)) {
  457. ret = PTR_ERR(mmio);
  458. goto free_rproc;
  459. }
  460. ret = wcnss_alloc_memory_region(wcnss);
  461. if (ret)
  462. goto free_rproc;
  463. wcnss->pmu_cfg = mmio + data->pmu_offset;
  464. wcnss->spare_out = mmio + data->spare_offset;
  465. /*
  466. * We might need to fallback to regulators instead of power domains
  467. * for old device trees. Don't report an error in that case.
  468. */
  469. ret = wcnss_init_pds(wcnss, data->pd_names);
  470. if (ret && (ret != -ENODATA || !data->num_pd_vregs))
  471. goto free_rproc;
  472. ret = wcnss_init_regulators(wcnss, data->vregs, data->num_vregs,
  473. data->num_pd_vregs);
  474. if (ret)
  475. goto detach_pds;
  476. ret = wcnss_request_irq(wcnss, pdev, "wdog", false, wcnss_wdog_interrupt);
  477. if (ret < 0)
  478. goto detach_pds;
  479. wcnss->wdog_irq = ret;
  480. ret = wcnss_request_irq(wcnss, pdev, "fatal", false, wcnss_fatal_interrupt);
  481. if (ret < 0)
  482. goto detach_pds;
  483. wcnss->fatal_irq = ret;
  484. ret = wcnss_request_irq(wcnss, pdev, "ready", true, wcnss_ready_interrupt);
  485. if (ret < 0)
  486. goto detach_pds;
  487. wcnss->ready_irq = ret;
  488. ret = wcnss_request_irq(wcnss, pdev, "handover", true, wcnss_handover_interrupt);
  489. if (ret < 0)
  490. goto detach_pds;
  491. wcnss->handover_irq = ret;
  492. ret = wcnss_request_irq(wcnss, pdev, "stop-ack", true, wcnss_stop_ack_interrupt);
  493. if (ret < 0)
  494. goto detach_pds;
  495. wcnss->stop_ack_irq = ret;
  496. if (wcnss->stop_ack_irq) {
  497. wcnss->state = devm_qcom_smem_state_get(&pdev->dev, "stop",
  498. &wcnss->stop_bit);
  499. if (IS_ERR(wcnss->state)) {
  500. ret = PTR_ERR(wcnss->state);
  501. goto detach_pds;
  502. }
  503. }
  504. qcom_add_smd_subdev(rproc, &wcnss->smd_subdev);
  505. wcnss->sysmon = qcom_add_sysmon_subdev(rproc, "wcnss", WCNSS_SSCTL_ID);
  506. if (IS_ERR(wcnss->sysmon)) {
  507. ret = PTR_ERR(wcnss->sysmon);
  508. goto detach_pds;
  509. }
  510. wcnss->iris = qcom_iris_probe(&pdev->dev, &wcnss->use_48mhz_xo);
  511. if (IS_ERR(wcnss->iris)) {
  512. ret = PTR_ERR(wcnss->iris);
  513. goto detach_pds;
  514. }
  515. ret = rproc_add(rproc);
  516. if (ret)
  517. goto remove_iris;
  518. return 0;
  519. remove_iris:
  520. qcom_iris_remove(wcnss->iris);
  521. detach_pds:
  522. wcnss_release_pds(wcnss);
  523. free_rproc:
  524. rproc_free(rproc);
  525. return ret;
  526. }
  527. static int wcnss_remove(struct platform_device *pdev)
  528. {
  529. struct qcom_wcnss *wcnss = platform_get_drvdata(pdev);
  530. qcom_iris_remove(wcnss->iris);
  531. rproc_del(wcnss->rproc);
  532. qcom_remove_sysmon_subdev(wcnss->sysmon);
  533. qcom_remove_smd_subdev(wcnss->rproc, &wcnss->smd_subdev);
  534. wcnss_release_pds(wcnss);
  535. rproc_free(wcnss->rproc);
  536. return 0;
  537. }
  538. static const struct of_device_id wcnss_of_match[] = {
  539. { .compatible = "qcom,riva-pil", &riva_data },
  540. { .compatible = "qcom,pronto-v1-pil", &pronto_v1_data },
  541. { .compatible = "qcom,pronto-v2-pil", &pronto_v2_data },
  542. { },
  543. };
  544. MODULE_DEVICE_TABLE(of, wcnss_of_match);
  545. static struct platform_driver wcnss_driver = {
  546. .probe = wcnss_probe,
  547. .remove = wcnss_remove,
  548. .driver = {
  549. .name = "qcom-wcnss-pil",
  550. .of_match_table = wcnss_of_match,
  551. },
  552. };
  553. module_platform_driver(wcnss_driver);
  554. MODULE_DESCRIPTION("Qualcomm Peripheral Image Loader for Wireless Subsystem");
  555. MODULE_LICENSE("GPL v2");