qpnp-lcdb-regulator.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #define pr_fmt(fmt) "LCDB: %s: " fmt, __func__
  7. #include <linux/delay.h>
  8. #include <linux/device.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/ktime.h>
  11. #include <linux/module.h>
  12. #include <linux/of_irq.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/regmap.h>
  15. #include <linux/of_device.h>
  16. #include <linux/regulator/driver.h>
  17. #include <linux/regulator/of_regulator.h>
  18. #include <linux/regulator/machine.h>
  19. #define QPNP_LCDB_REGULATOR_DRIVER_NAME "qcom,qpnp-lcdb-regulator"
  20. #define QPNP_LCDB_REGULATOR_DRIVER_660 "qcom,lcdb-pm660"
  21. #define QPNP_LCDB_REGULATOR_DRIVER_632 "qcom,lcdb-pmi632"
  22. #define QPNP_LCDB_REGULATOR_DRIVER_6150L "qcom,lcdb-pm6150l"
  23. #define QPNP_LCDB_REGULATOR_DRIVER_7325B "qcom,lcdb-pm7325b"
  24. /* LCDB */
  25. #define LCDB_REVISION3_REG 0x02
  26. #define LCDB_REVISION4_REG 0x03
  27. #define LCDB_STS1_REG 0x08
  28. #define INT_RT_STATUS_REG 0x10
  29. #define VREG_OK_RT_STS_BIT BIT(0)
  30. #define SC_ERROR_RT_STS_BIT BIT(1)
  31. #define LCDB_STS3_REG 0x0A
  32. #define LDO_VREG_OK_BIT BIT(7)
  33. #define LCDB_STS4_REG 0x0B
  34. #define NCP_VREG_OK_BIT BIT(7)
  35. #define LCDB_AUTO_TOUCH_WAKE_CTL_REG 0x40
  36. #define EN_AUTO_TOUCH_WAKE_BIT BIT(7)
  37. #define ATTW_TOFF_TIME_MASK GENMASK(3, 2)
  38. #define ATTW_TON_TIME_MASK GENMASK(1, 0)
  39. #define ATTW_TOFF_TIME_SHIFT 2
  40. #define ATTW_MIN_MS 4
  41. #define ATTW_MAX_MS 32
  42. #define LCDB_BST_OUTPUT_VOLTAGE_REG 0x41
  43. #define PM660_BST_OUTPUT_VOLTAGE_MASK GENMASK(4, 0)
  44. #define BST_OUTPUT_VOLTAGE_MASK GENMASK(5, 0)
  45. #define PM7325B_BST_OUTPUT_VOLTAGE_MASK GENMASK(7, 0)
  46. #define LCDB_STEPPER_VOUT_CTL_REG 0x42
  47. #define VOUT_STEP_DLY_2US 0x4
  48. #define LCDB_CONFIG_SEL_REG 0x43
  49. #define EN_FAST_STARTUP_BIT BIT(7)
  50. #define PDN_CONFIG_SEL_BIT BIT(4)
  51. #define PWRUP_CONFIG_SEL_MASK GENMASK(2, 0)
  52. #define PWRUP_CONFIG_MAX 0x4
  53. #define LCDB_MODULE_RDY_REG 0x45
  54. #define MODULE_RDY_BIT BIT(7)
  55. #define LCDB_ENABLE_CTL1_REG 0x46
  56. #define MODULE_EN_BIT BIT(7)
  57. #define HWEN_RDY_BIT BIT(6)
  58. /* BST */
  59. #define LCDB_BST_PD_CTL_REG 0x47
  60. #define BOOST_DIS_PULLDOWN_BIT BIT(1)
  61. #define BOOST_PD_STRENGTH_BIT BIT(0)
  62. #define PM7325B_BOOST_EN_PULLDOWN_BIT BIT(7)
  63. #define LCDB_BST_ILIM_CTL_REG 0x4B
  64. #define EN_BST_ILIM_BIT BIT(7)
  65. #define SET_BST_ILIM_MASK GENMASK(2, 0)
  66. #define MIN_BST_ILIM_MA 200
  67. #define MAX_BST_ILIM_MA 1600
  68. #define PM7325B_MIN_BST_ILIM_MA 1130
  69. #define PM7325B_MAX_BST_ILIM_MA 2250
  70. #define PM7325B_BST_ILIM_MA_STEP 160
  71. #define LCDB_PS_CTL_REG 0x50
  72. #define EN_PS_BIT BIT(7)
  73. #define PM660_PS_THRESH_MASK GENMASK(1, 0)
  74. #define PS_THRESH_MASK GENMASK(2, 0)
  75. #define MIN_BST_PS_MA 50
  76. #define MAX_BST_PS_MA 80
  77. #define PM7325B_MIN_BST_PS_MV 360
  78. #define PM7325B_MAX_BST_PS_MV 528
  79. #define LCDB_RDSON_MGMNT_REG 0x53
  80. #define NFET_SW_SIZE_MASK GENMASK(3, 2)
  81. #define NFET_SW_SIZE_SHIFT 2
  82. #define PFET_SW_SIZE_MASK GENMASK(1, 0)
  83. #define PM7325B_LCDB_P2_BLANK_TIMER_REG 0x54
  84. #define HIGH_P2_BLK_SEL_MASK GENMASK(6, 4)
  85. #define HIGH_P2_BLK_SEL_SHIFT 4
  86. #define LOW_P2_BLK_SEL_MASK GENMASK(2, 0)
  87. #define LCDB_BST_VREG_OK_CTL_REG 0x55
  88. #define BST_VREG_OK_DEB_MASK GENMASK(1, 0)
  89. #define PM7325B_LCDB_BST_VREG_OK_CTL_REG 0x56
  90. #define LCDB_BST_SS_CTL_REG 0x5B
  91. #define BST_SS_TIME_MASK GENMASK(1, 0)
  92. #define BST_PRECHG_SHORT_ALARM_SHIFT 2
  93. #define BST_PRECHARGE_DONE_DEB_BIT BIT(4)
  94. #define BST_SS_TIME_OVERRIDE_SHIFT 5
  95. #define BST_SS_TIME_OVERRIDE_0MS 0
  96. #define BST_SS_TIME_OVERRIDE_0P5_MS 1
  97. #define BST_SS_TIME_OVERRIDE_1MS 2
  98. #define BST_SS_TIME_OVERRIDE_2MS 3
  99. #define EN_BST_PRECHG_SHORT_ALARM 0
  100. #define DIS_BST_PRECHG_SHORT_ALARM 1
  101. #define PM7325B_LCDB_WARMUP_DLY_SEL_1_REG 0x5C
  102. #define PM7325B_LCDB_WARMUP_DLY_SEL_2_REG 0x5D
  103. #define PM7325B_LCDB_PRECHARGE_CTL_REG 0x5E
  104. #define LCDB_SOFT_START_CTL_REG 0x5F
  105. #define LCDB_MISC_CTL_REG 0x60
  106. #define AUTO_GM_EN_BIT BIT(4)
  107. #define EN_TOUCH_WAKE_BIT BIT(3)
  108. #define DIS_SCP_BIT BIT(0)
  109. #define PM7325B_LCDB_MPC_CTL_REG 0x60
  110. #define MPC_NCP_SD_SEL_MASK GENMASK(2, 0)
  111. #define MPC_CURRENT_MIN 160
  112. #define MPC_CURRENT_MAX 440
  113. #define MPC_CURRENT_STEP 40
  114. #define LCDB_PFM_CTL_REG 0x62
  115. #define EN_PFM_BIT BIT(7)
  116. #define BYP_BST_SOFT_START_COMP_BIT BIT(0)
  117. #define PFM_HYSTERESIS_SHIFT 4
  118. #define PFM_CURRENT_SHIFT 2
  119. #define LCDB_PWRUP_PWRDN_CTL_REG 0x66
  120. #define PWRUP_DELAY_MASK GENMASK(3, 2)
  121. #define PWRDN_DELAY_MASK GENMASK(1, 0)
  122. #define PWRUP_DELAY_SHIFT 2
  123. #define PWRDN_DELAY_MIN_MS 0
  124. #define PWRDN_DELAY_MAX_MS 8
  125. /* LDO */
  126. #define LCDB_LDO_OUTPUT_VOLTAGE_REG 0x71
  127. #define SET_OUTPUT_VOLTAGE_MASK GENMASK(4, 0)
  128. #define PM7325B_SET_OUTPUT_VOLTAGE_MASK GENMASK(5, 0)
  129. #define LCDB_LDO_VREG_OK_CTL_REG 0x75
  130. #define VREG_OK_DEB_MASK GENMASK(1, 0)
  131. #define LCDB_LDO_PD_CTL_REG 0x77
  132. #define LDO_DIS_PULLDOWN_BIT BIT(1)
  133. #define LDO_PD_STRENGTH_BIT BIT(0)
  134. #define PM7325B_LDO_EN_PULLDOWN_BIT BIT(7)
  135. #define LCDB_LDO_FORCE_PD_CTL_REG 0x79
  136. #define LDO_FORCE_PD_EN_BIT BIT(0)
  137. #define LDO_FORCE_PD_MODE BIT(7)
  138. #define LCDB_LDO_ILIM_CTL1_REG 0x7B
  139. #define EN_LDO_ILIM_BIT BIT(7)
  140. #define SET_LDO_ILIM_MASK GENMASK(2, 0)
  141. #define SET_LDO_ILIM_MASK_SD GENMASK(6, 4)
  142. #define SET_LDO_ILIM_MASK_SD_SHIFT 4
  143. #define MIN_LDO_ILIM_MA 110
  144. #define MAX_LDO_ILIM_MA 460
  145. #define PM7325B_MIN_LDO_ILIM_MA 35
  146. #define PM7325B_MAX_LDO_ILIM_MA 840
  147. #define LDO_ILIM_STEP_MA 50
  148. #define LCDB_LDO_ILIM_CTL2_REG 0x7C
  149. #define LCDB_LDO_SOFT_START_CTL_REG 0x7F
  150. #define SOFT_START_MASK GENMASK(1, 0)
  151. /* NCP */
  152. #define LCDB_NCP_OUTPUT_VOLTAGE_REG 0x81
  153. #define EN_NCP_VOUT_SYMMETRY_BIT BIT(7)
  154. #define LCDB_NCP_VREG_OK_CTL_REG 0x85
  155. #define LCDB_NCP_PD_CTL_REG 0x87
  156. #define NCP_DIS_PULLDOWN_BIT BIT(1)
  157. #define NCP_PD_STRENGTH_BIT BIT(0)
  158. #define PM7325B_EN_NCP_PULLDOWN_BIT BIT(1)
  159. #define PM7325B_EN_PD_SYMMETRY_BIT BIT(7)
  160. #define LCDB_NCP_ILIM_CTL1_REG 0x8B
  161. #define EN_NCP_ILIM_BIT BIT(7)
  162. #define SET_NCP_ILIM_MASK GENMASK(1, 0)
  163. #define PM7325B_SET_NCP_ILIM_SD_MASK GENMASK(5, 4)
  164. #define MIN_NCP_ILIM_MA 260
  165. #define MAX_NCP_ILIM_MA 810
  166. #define PM7325B_MIN_NCP_ILIM_MA 700
  167. #define PM7325B_MAX_NCP_ILIM_MA 1000
  168. #define LCDB_NCP_ILIM_CTL2_REG 0x8C
  169. #define LCDB_NCP_SOFT_START_CTL_REG 0x8F
  170. /* common for BST/NCP/LDO */
  171. #define MIN_DBC_US 2
  172. #define MAX_DBC_US 32
  173. #define MIN_SOFT_START_US 0
  174. #define MAX_SOFT_START_US 2000
  175. #define PM660_BST_HEADROOM_DEFAULT_MV 200
  176. #define BST_HEADROOM_DEFAULT_MV 150
  177. #define PMIC5_LCDB_OFF_ON_DELAY_US 20000
  178. struct ldo_regulator {
  179. struct regulator_desc rdesc;
  180. struct regulator_dev *rdev;
  181. struct device_node *node;
  182. /* LDO DT params */
  183. int pd;
  184. int pd_strength;
  185. int ilim_ma;
  186. int soft_start_us;
  187. int vreg_ok_dbc_us;
  188. int voltage_mv;
  189. int prev_voltage_mv;
  190. };
  191. struct ncp_regulator {
  192. struct regulator_desc rdesc;
  193. struct regulator_dev *rdev;
  194. struct device_node *node;
  195. /* NCP DT params */
  196. int pd;
  197. int pd_strength;
  198. int ilim_ma;
  199. int soft_start_us;
  200. int vreg_ok_dbc_us;
  201. int voltage_mv;
  202. int prev_voltage_mv;
  203. };
  204. struct bst_params {
  205. struct device_node *node;
  206. /* BST DT params */
  207. int pd;
  208. int pd_strength;
  209. int ilim_ma;
  210. int ps;
  211. int ps_threshold;
  212. int soft_start_us;
  213. int vreg_ok_dbc_us;
  214. int voltage_mv;
  215. u16 headroom_mv;
  216. };
  217. enum pmic_type {
  218. PM_DEFAULT,
  219. PM660L,
  220. PMI632,
  221. PM6150L,
  222. PM7325B,
  223. };
  224. struct qpnp_lcdb {
  225. struct device *dev;
  226. struct platform_device *pdev;
  227. struct regmap *regmap;
  228. enum pmic_type subtype;
  229. u32 base;
  230. u32 wa_flags;
  231. int sc_irq;
  232. int pwrdn_delay_ms;
  233. int pwrup_delay_ms;
  234. int min_voltage_mv;
  235. int max_voltage_mv;
  236. int pwrup_config;
  237. int high_p2_blk_ns;
  238. int low_p2_blk_ns;
  239. int mpc_current_thr_ma;
  240. bool ncp_symmetry;
  241. /* TTW params */
  242. bool ttw_enable;
  243. bool ttw_mode_sw;
  244. /* status parameters */
  245. bool lcdb_enabled;
  246. bool settings_saved;
  247. bool lcdb_sc_disable;
  248. bool voltage_step_ramp;
  249. int sc_count;
  250. ktime_t sc_module_enable_time;
  251. struct mutex lcdb_mutex;
  252. struct mutex read_write_mutex;
  253. struct bst_params bst;
  254. struct ldo_regulator ldo;
  255. struct ncp_regulator ncp;
  256. };
  257. struct settings {
  258. u16 address;
  259. u8 value;
  260. bool sec_access;
  261. bool valid;
  262. };
  263. enum lcdb_module {
  264. LDO,
  265. NCP,
  266. BST,
  267. LDO_NCP,
  268. };
  269. enum pfm_hysteresis {
  270. PFM_HYST_15MV,
  271. PFM_HYST_25MV,
  272. PFM_HYST_35MV,
  273. PFM_HYST_45MV,
  274. };
  275. enum pfm_peak_current {
  276. PFM_PEAK_CURRENT_300MA,
  277. PFM_PEAK_CURRENT_400MA,
  278. PFM_PEAK_CURRENT_500MA,
  279. PFM_PEAK_CURRENT_600MA,
  280. };
  281. enum rdson_fet_size {
  282. RDSON_QUARTER,
  283. RDSON_HALF,
  284. RDSON_THREE_FOURTH,
  285. RDSON_FULLSIZE,
  286. };
  287. enum lcdb_settings_index {
  288. LCDB_BST_PD_CTL = 0,
  289. LCDB_RDSON_MGMNT,
  290. LCDB_MISC_CTL,
  291. LCDB_SOFT_START_CTL,
  292. LCDB_PFM_CTL,
  293. LCDB_PWRUP_PWRDN_CTL,
  294. LCDB_LDO_PD_CTL,
  295. LCDB_LDO_SOFT_START_CTL,
  296. LCDB_NCP_PD_CTL,
  297. LCDB_NCP_SOFT_START_CTL,
  298. LCDB_BST_SS_CTL,
  299. LCDB_LDO_VREG_OK_CTL,
  300. LCDB_STEPPER_VOUT_CTL,
  301. LCDB_CONFIG_SEL,
  302. PM7325B_LCDB_BST_VREG_OK_CTL,
  303. PM7325B_LCDB_WARMUP_DLY_SEL_1,
  304. PM7325B_LCDB_WARMUP_DLY_SEL_2,
  305. PM7325B_LCDB_PRECHARGE_CTL,
  306. LCDB_SETTING_MAX,
  307. };
  308. enum lcdb_wa_flags {
  309. NCP_SCP_DISABLE_WA = BIT(0),
  310. FORCE_PD_ENABLE_WA = BIT(1),
  311. };
  312. static const u32 soft_start_us[] = {
  313. 0,
  314. 500,
  315. 1000,
  316. 2000,
  317. };
  318. static const u32 dbc_us[] = {
  319. 2,
  320. 4,
  321. 16,
  322. 32,
  323. };
  324. static const u32 ncp_ilim_ma[] = {
  325. 260,
  326. 460,
  327. 640,
  328. 810,
  329. };
  330. static const u32 pwrup_pwrdn_ms[] = {
  331. 0,
  332. 1,
  333. 4,
  334. 8,
  335. };
  336. static const u32 ncp_dbc_us[] = {
  337. 64,
  338. 128,
  339. 256,
  340. 512,
  341. };
  342. static const u32 bst_dbc_us[] = {
  343. 4,
  344. 8,
  345. 16,
  346. 32,
  347. };
  348. static const u32 pm7325b_ncp_ilim_ma[] = {
  349. 700,
  350. 800,
  351. 900,
  352. 1000,
  353. };
  354. static const u32 pm7325b_ldo_ilim_ma[] = {
  355. 35,
  356. 175,
  357. 280,
  358. 420,
  359. 455,
  360. 595,
  361. 700,
  362. 840,
  363. };
  364. static const u32 pm7325b_p2_blk_ns[] = {
  365. 40,
  366. 69,
  367. 99,
  368. 129,
  369. 159,
  370. 189,
  371. 220,
  372. 250,
  373. };
  374. #define SETTING(_id, _sec_access, _valid) \
  375. [_id] = { \
  376. .address = _id##_REG, \
  377. .sec_access = _sec_access, \
  378. .valid = _valid \
  379. } \
  380. static int qpnp_lcdb_set_voltage_step(struct qpnp_lcdb *lcdb,
  381. int voltage_start_mv, u8 type);
  382. static int qpnp_lcdb_set_voltage(struct qpnp_lcdb *lcdb,
  383. int voltage_mv, u8 type);
  384. static bool is_between(int value, int min, int max)
  385. {
  386. if (value < min || value > max)
  387. return false;
  388. return true;
  389. }
  390. static int qpnp_lcdb_read(struct qpnp_lcdb *lcdb,
  391. u16 addr, u8 *value, u8 count)
  392. {
  393. int rc = 0;
  394. mutex_lock(&lcdb->read_write_mutex);
  395. rc = regmap_bulk_read(lcdb->regmap, addr, value, count);
  396. if (rc < 0)
  397. pr_err("Failed to read from addr=0x%02x rc=%d\n", addr, rc);
  398. mutex_unlock(&lcdb->read_write_mutex);
  399. return rc;
  400. }
  401. static int qpnp_lcdb_write(struct qpnp_lcdb *lcdb,
  402. u16 addr, u8 *value, u8 count)
  403. {
  404. int rc;
  405. mutex_lock(&lcdb->read_write_mutex);
  406. rc = regmap_bulk_write(lcdb->regmap, addr, value, count);
  407. if (rc < 0)
  408. pr_err("Failed to write to addr=0x%02x rc=%d\n", addr, rc);
  409. mutex_unlock(&lcdb->read_write_mutex);
  410. return rc;
  411. }
  412. #define SEC_ADDRESS_REG 0xD0
  413. #define SECURE_UNLOCK_VALUE 0xA5
  414. static int qpnp_lcdb_secure_write(struct qpnp_lcdb *lcdb,
  415. u16 addr, u8 value)
  416. {
  417. int rc;
  418. u8 val = SECURE_UNLOCK_VALUE;
  419. mutex_lock(&lcdb->read_write_mutex);
  420. if (lcdb->subtype == PM660L) {
  421. rc = regmap_write(lcdb->regmap, lcdb->base + SEC_ADDRESS_REG,
  422. val);
  423. if (rc < 0) {
  424. pr_err("Failed to unlock register rc=%d\n", rc);
  425. goto fail_write;
  426. }
  427. }
  428. rc = regmap_write(lcdb->regmap, addr, value);
  429. if (rc < 0)
  430. pr_err("Failed to write to addr=0x%02x rc=%d\n", addr, rc);
  431. fail_write:
  432. mutex_unlock(&lcdb->read_write_mutex);
  433. return rc;
  434. }
  435. static int qpnp_lcdb_masked_write(struct qpnp_lcdb *lcdb,
  436. u16 addr, u8 mask, u8 value)
  437. {
  438. int rc = 0;
  439. mutex_lock(&lcdb->read_write_mutex);
  440. rc = regmap_update_bits(lcdb->regmap, addr, mask, value);
  441. if (rc < 0)
  442. pr_err("Failed to write addr=0x%02x value=0x%02x rc=%d\n",
  443. addr, value, rc);
  444. mutex_unlock(&lcdb->read_write_mutex);
  445. return rc;
  446. }
  447. static bool is_lcdb_enabled(struct qpnp_lcdb *lcdb)
  448. {
  449. int rc;
  450. u8 val = 0;
  451. rc = qpnp_lcdb_read(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG, &val, 1);
  452. if (rc < 0)
  453. pr_err("Failed to read ENABLE_CTL1 rc=%d\n", rc);
  454. return rc ? false : !!(val & MODULE_EN_BIT);
  455. }
  456. static int dump_status_registers(struct qpnp_lcdb *lcdb)
  457. {
  458. int rc = 0, len = (lcdb->subtype == PM7325B) ? 5 : 6;
  459. u8 sts[6] = {0};
  460. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_STS1_REG, &sts[0], len);
  461. if (rc < 0) {
  462. pr_err("Failed to write to STS registers rc=%d\n", rc);
  463. } else {
  464. rc = qpnp_lcdb_read(lcdb, lcdb->base + LCDB_STS1_REG, sts, len);
  465. if (rc < 0)
  466. pr_err("Failed to read lcdb status rc=%d\n", rc);
  467. else {
  468. pr_err("STS1=0x%02x STS2=0x%02x STS3=0x%02x STS4=0x%02x STS5=0x%02x\n",
  469. sts[0], sts[1], sts[2], sts[3], sts[4]);
  470. if (lcdb->subtype != PM7325B)
  471. pr_err("STS6=0x%02x\n", sts[5]);
  472. }
  473. }
  474. return rc;
  475. }
  476. static struct settings lcdb_settings_pm660l[] = {
  477. SETTING(LCDB_BST_PD_CTL, false, true),
  478. SETTING(LCDB_RDSON_MGMNT, false, true),
  479. SETTING(LCDB_MISC_CTL, false, true),
  480. SETTING(LCDB_SOFT_START_CTL, false, true),
  481. SETTING(LCDB_PFM_CTL, false, true),
  482. SETTING(LCDB_PWRUP_PWRDN_CTL, true, true),
  483. SETTING(LCDB_LDO_PD_CTL, false, true),
  484. SETTING(LCDB_LDO_SOFT_START_CTL, false, true),
  485. SETTING(LCDB_NCP_PD_CTL, false, true),
  486. SETTING(LCDB_NCP_SOFT_START_CTL, false, true),
  487. SETTING(LCDB_BST_SS_CTL, false, false),
  488. SETTING(LCDB_LDO_VREG_OK_CTL, false, false),
  489. };
  490. /* For PMICs like pmi632/pm8150L */
  491. static struct settings lcdb_settings[] = {
  492. SETTING(LCDB_BST_PD_CTL, false, true),
  493. SETTING(LCDB_RDSON_MGMNT, false, false),
  494. SETTING(LCDB_MISC_CTL, false, false),
  495. SETTING(LCDB_SOFT_START_CTL, false, false),
  496. SETTING(LCDB_PFM_CTL, false, false),
  497. SETTING(LCDB_PWRUP_PWRDN_CTL, false, true),
  498. SETTING(LCDB_LDO_PD_CTL, false, true),
  499. SETTING(LCDB_LDO_SOFT_START_CTL, false, true),
  500. SETTING(LCDB_NCP_PD_CTL, false, true),
  501. SETTING(LCDB_NCP_SOFT_START_CTL, false, true),
  502. SETTING(LCDB_BST_SS_CTL, false, true),
  503. SETTING(LCDB_LDO_VREG_OK_CTL, false, true),
  504. };
  505. static struct settings lcdb_settings_pm7325b[] = {
  506. SETTING(LCDB_BST_PD_CTL, false, true),
  507. SETTING(LCDB_RDSON_MGMNT, false, false),
  508. SETTING(LCDB_MISC_CTL, false, false),
  509. SETTING(LCDB_SOFT_START_CTL, false, false),
  510. SETTING(LCDB_PFM_CTL, false, false),
  511. SETTING(LCDB_PWRUP_PWRDN_CTL, false, false),
  512. SETTING(LCDB_LDO_PD_CTL, false, true),
  513. SETTING(LCDB_LDO_SOFT_START_CTL, false, true),
  514. SETTING(LCDB_NCP_PD_CTL, false, true),
  515. SETTING(LCDB_NCP_SOFT_START_CTL, false, true),
  516. SETTING(LCDB_BST_SS_CTL, false, true),
  517. SETTING(LCDB_LDO_VREG_OK_CTL, false, false),
  518. SETTING(PM7325B_LCDB_BST_VREG_OK_CTL, false, true),
  519. SETTING(LCDB_STEPPER_VOUT_CTL, false, true),
  520. SETTING(LCDB_CONFIG_SEL, false, true),
  521. SETTING(PM7325B_LCDB_WARMUP_DLY_SEL_1, false, true),
  522. SETTING(PM7325B_LCDB_WARMUP_DLY_SEL_2, false, true),
  523. SETTING(PM7325B_LCDB_PRECHARGE_CTL, false, true),
  524. };
  525. static int qpnp_lcdb_save_settings(struct qpnp_lcdb *lcdb)
  526. {
  527. int i, size, rc = 0;
  528. struct settings *setting;
  529. switch (lcdb->subtype) {
  530. case PM660L:
  531. setting = lcdb_settings_pm660l;
  532. size = ARRAY_SIZE(lcdb_settings_pm660l);
  533. break;
  534. case PM7325B:
  535. setting = lcdb_settings_pm7325b;
  536. size = ARRAY_SIZE(lcdb_settings_pm7325b);
  537. break;
  538. default:
  539. setting = lcdb_settings;
  540. size = ARRAY_SIZE(lcdb_settings);
  541. break;
  542. }
  543. for (i = 0; i < size; i++) {
  544. if (setting[i].valid) {
  545. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  546. setting[i].address,
  547. &setting[i].value, 1);
  548. if (rc < 0) {
  549. pr_err("Failed to read lcdb register address=%x\n",
  550. setting[i].address);
  551. return rc;
  552. }
  553. }
  554. }
  555. return 0;
  556. }
  557. static int qpnp_lcdb_restore_settings(struct qpnp_lcdb *lcdb)
  558. {
  559. int i, size, rc = 0;
  560. struct settings *setting;
  561. switch (lcdb->subtype) {
  562. case PM660L:
  563. setting = lcdb_settings_pm660l;
  564. size = ARRAY_SIZE(lcdb_settings_pm660l);
  565. break;
  566. case PM7325B:
  567. setting = lcdb_settings_pm7325b;
  568. size = ARRAY_SIZE(lcdb_settings_pm7325b);
  569. break;
  570. default:
  571. setting = lcdb_settings;
  572. size = ARRAY_SIZE(lcdb_settings);
  573. break;
  574. }
  575. for (i = 0; i < size; i++) {
  576. if (setting[i].valid) {
  577. if (setting[i].sec_access)
  578. rc = qpnp_lcdb_secure_write(lcdb, lcdb->base +
  579. setting[i].address,
  580. setting[i].value);
  581. else
  582. rc = qpnp_lcdb_write(lcdb, lcdb->base +
  583. setting[i].address,
  584. &setting[i].value, 1);
  585. if (rc < 0) {
  586. pr_err("Failed to write register address=%x\n",
  587. setting[i].address);
  588. return rc;
  589. }
  590. }
  591. }
  592. return 0;
  593. }
  594. static int qpnp_lcdb_ttw_enter(struct qpnp_lcdb *lcdb)
  595. {
  596. int rc;
  597. u8 val;
  598. if (!lcdb->settings_saved) {
  599. rc = qpnp_lcdb_save_settings(lcdb);
  600. if (rc < 0) {
  601. pr_err("Failed to save LCDB settings rc=%d\n", rc);
  602. return rc;
  603. }
  604. lcdb->settings_saved = true;
  605. }
  606. val = (BST_SS_TIME_OVERRIDE_1MS << BST_SS_TIME_OVERRIDE_SHIFT) |
  607. (DIS_BST_PRECHG_SHORT_ALARM << BST_PRECHG_SHORT_ALARM_SHIFT);
  608. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_BST_SS_CTL_REG, &val, 1);
  609. if (rc < 0)
  610. return rc;
  611. val = 0;
  612. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_NCP_SOFT_START_CTL_REG,
  613. &val, 1);
  614. if (rc < 0)
  615. return rc;
  616. val = 0;
  617. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_LDO_SOFT_START_CTL_REG,
  618. &val, 1);
  619. if (rc < 0)
  620. return rc;
  621. val = 0;
  622. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_PWRUP_PWRDN_CTL_REG,
  623. &val, 1);
  624. if (rc < 0)
  625. return rc;
  626. val = 0;
  627. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_BST_VREG_OK_CTL_REG,
  628. &val, 1);
  629. if (rc < 0)
  630. return rc;
  631. val = BOOST_DIS_PULLDOWN_BIT;
  632. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_BST_PD_CTL_REG,
  633. &val, 1);
  634. if (rc < 0)
  635. return rc;
  636. val = LDO_DIS_PULLDOWN_BIT;
  637. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_LDO_PD_CTL_REG,
  638. &val, 1);
  639. if (rc < 0)
  640. return rc;
  641. val = NCP_DIS_PULLDOWN_BIT;
  642. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_NCP_PD_CTL_REG,
  643. &val, 1);
  644. if (rc < 0)
  645. return rc;
  646. val = HWEN_RDY_BIT;
  647. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG,
  648. &val, 1);
  649. return rc;
  650. }
  651. static int qpnp_lcdb_ttw_enter_pm660l(struct qpnp_lcdb *lcdb)
  652. {
  653. int rc;
  654. u8 val;
  655. if (!lcdb->settings_saved) {
  656. rc = qpnp_lcdb_save_settings(lcdb);
  657. if (rc < 0) {
  658. pr_err("Failed to save LCDB settings rc=%d\n", rc);
  659. return rc;
  660. }
  661. lcdb->settings_saved = true;
  662. }
  663. val = BOOST_DIS_PULLDOWN_BIT;
  664. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_BST_PD_CTL_REG,
  665. &val, 1);
  666. if (rc < 0) {
  667. pr_err("Failed to set BST PD rc=%d\n", rc);
  668. return rc;
  669. }
  670. val = (RDSON_HALF << NFET_SW_SIZE_SHIFT) | RDSON_HALF;
  671. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_RDSON_MGMNT_REG,
  672. &val, 1);
  673. if (rc < 0) {
  674. pr_err("Failed to set RDSON MGMT rc=%d\n", rc);
  675. return rc;
  676. }
  677. val = AUTO_GM_EN_BIT | EN_TOUCH_WAKE_BIT | DIS_SCP_BIT;
  678. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_MISC_CTL_REG,
  679. &val, 1);
  680. if (rc < 0) {
  681. pr_err("Failed to set MISC CTL rc=%d\n", rc);
  682. return rc;
  683. }
  684. val = 0;
  685. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_SOFT_START_CTL_REG,
  686. &val, 1);
  687. if (rc < 0) {
  688. pr_err("Failed to set LCDB_SOFT_START rc=%d\n", rc);
  689. return rc;
  690. }
  691. val = EN_PFM_BIT | (PFM_HYST_25MV << PFM_HYSTERESIS_SHIFT) |
  692. (PFM_PEAK_CURRENT_400MA << PFM_CURRENT_SHIFT) |
  693. BYP_BST_SOFT_START_COMP_BIT;
  694. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_PFM_CTL_REG,
  695. &val, 1);
  696. if (rc < 0) {
  697. pr_err("Failed to set PFM_CTL rc=%d\n", rc);
  698. return rc;
  699. }
  700. val = 0;
  701. rc = qpnp_lcdb_secure_write(lcdb, lcdb->base + LCDB_PWRUP_PWRDN_CTL_REG,
  702. val);
  703. if (rc < 0) {
  704. pr_err("Failed to set PWRUP_PWRDN_CTL rc=%d\n", rc);
  705. return rc;
  706. }
  707. val = LDO_DIS_PULLDOWN_BIT;
  708. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_LDO_PD_CTL_REG,
  709. &val, 1);
  710. if (rc < 0) {
  711. pr_err("Failed to set LDO_PD_CTL rc=%d\n", rc);
  712. return rc;
  713. }
  714. val = 0;
  715. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_LDO_SOFT_START_CTL_REG,
  716. &val, 1);
  717. if (rc < 0) {
  718. pr_err("Failed to set LDO_SOFT_START rc=%d\n", rc);
  719. return rc;
  720. }
  721. val = NCP_DIS_PULLDOWN_BIT;
  722. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_NCP_PD_CTL_REG,
  723. &val, 1);
  724. if (rc < 0) {
  725. pr_err("Failed to set NCP_PD_CTL rc=%d\n", rc);
  726. return rc;
  727. }
  728. val = 0;
  729. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_NCP_SOFT_START_CTL_REG,
  730. &val, 1);
  731. if (rc < 0) {
  732. pr_err("Failed to set NCP_SOFT_START rc=%d\n", rc);
  733. return rc;
  734. }
  735. if (lcdb->ttw_mode_sw) {
  736. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  737. LCDB_AUTO_TOUCH_WAKE_CTL_REG,
  738. EN_AUTO_TOUCH_WAKE_BIT,
  739. EN_AUTO_TOUCH_WAKE_BIT);
  740. if (rc < 0)
  741. pr_err("Failed to enable auto(sw) TTW\n rc = %d\n", rc);
  742. } else {
  743. val = HWEN_RDY_BIT;
  744. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG,
  745. &val, 1);
  746. if (rc < 0)
  747. pr_err("Failed to hw_enable lcdb rc= %d\n", rc);
  748. }
  749. return rc;
  750. }
  751. static int qpnp_lcdb_ttw_enter_pm7325b(struct qpnp_lcdb *lcdb)
  752. {
  753. int rc;
  754. u8 val;
  755. if (!lcdb->settings_saved) {
  756. rc = qpnp_lcdb_save_settings(lcdb);
  757. if (rc < 0) {
  758. pr_err("Failed to save LCDB settings rc=%d\n", rc);
  759. return rc;
  760. }
  761. lcdb->settings_saved = true;
  762. }
  763. val = 0;
  764. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_BST_PD_CTL_REG,
  765. &val, 1);
  766. if (rc < 0)
  767. return rc;
  768. val = 0;
  769. rc = qpnp_lcdb_write(lcdb, lcdb->base + PM7325B_LCDB_BST_VREG_OK_CTL_REG,
  770. &val, 1);
  771. if (rc < 0)
  772. return rc;
  773. val = 0;
  774. rc = qpnp_lcdb_write(lcdb, lcdb->base + PM7325B_LCDB_WARMUP_DLY_SEL_1_REG,
  775. &val, 1);
  776. if (rc < 0)
  777. return rc;
  778. val = 0;
  779. rc = qpnp_lcdb_write(lcdb, lcdb->base + PM7325B_LCDB_WARMUP_DLY_SEL_2_REG,
  780. &val, 1);
  781. if (rc < 0)
  782. return rc;
  783. val = 0;
  784. rc = qpnp_lcdb_write(lcdb, lcdb->base + PM7325B_LCDB_PRECHARGE_CTL_REG,
  785. &val, 1);
  786. if (rc < 0)
  787. return rc;
  788. val = 0;
  789. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_BST_SS_CTL_REG, &val, 1);
  790. if (rc < 0)
  791. return rc;
  792. val = 0;
  793. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_LDO_PD_CTL_REG,
  794. &val, 1);
  795. if (rc < 0)
  796. return rc;
  797. val = 0;
  798. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_LDO_SOFT_START_CTL_REG,
  799. &val, 1);
  800. if (rc < 0)
  801. return rc;
  802. val = 0;
  803. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_NCP_PD_CTL_REG,
  804. &val, 1);
  805. if (rc < 0)
  806. return rc;
  807. val = 0;
  808. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_NCP_SOFT_START_CTL_REG,
  809. &val, 1);
  810. if (rc < 0)
  811. return rc;
  812. val = VOUT_STEP_DLY_2US;
  813. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_STEPPER_VOUT_CTL_REG,
  814. &val, 1);
  815. if (rc < 0)
  816. return rc;
  817. val = EN_FAST_STARTUP_BIT;
  818. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_CONFIG_SEL_REG,
  819. &val, 1);
  820. if (rc < 0)
  821. return rc;
  822. val = HWEN_RDY_BIT;
  823. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG,
  824. &val, 1);
  825. return rc;
  826. }
  827. static int qpnp_lcdb_ttw_exit(struct qpnp_lcdb *lcdb)
  828. {
  829. int rc;
  830. if (lcdb->settings_saved) {
  831. rc = qpnp_lcdb_restore_settings(lcdb);
  832. if (rc < 0) {
  833. pr_err("Failed to restore lcdb settings rc=%d\n", rc);
  834. return rc;
  835. }
  836. lcdb->settings_saved = false;
  837. }
  838. return 0;
  839. }
  840. static int qpnp_lcdb_enable_wa(struct qpnp_lcdb *lcdb)
  841. {
  842. int rc;
  843. u8 val = 0;
  844. /* required only for PM660L */
  845. if (lcdb->subtype != PM660L)
  846. return 0;
  847. val = MODULE_EN_BIT;
  848. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG,
  849. &val, 1);
  850. if (rc < 0) {
  851. pr_err("Failed to enable lcdb rc= %d\n", rc);
  852. return rc;
  853. }
  854. val = 0;
  855. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG,
  856. &val, 1);
  857. if (rc < 0) {
  858. pr_err("Failed to disable lcdb rc= %d\n", rc);
  859. return rc;
  860. }
  861. return 0;
  862. }
  863. #define VOLTAGE_START_MV 4500
  864. #define VOLTAGE_STEP_MV 500
  865. static int qpnp_lcdb_enable(struct qpnp_lcdb *lcdb)
  866. {
  867. int rc = 0, timeout, delay;
  868. int voltage_mv = VOLTAGE_START_MV;
  869. u8 val = 0;
  870. if (lcdb->lcdb_enabled || lcdb->lcdb_sc_disable) {
  871. pr_debug("lcdb_enabled=%d lcdb_sc_disable=%d\n",
  872. lcdb->lcdb_enabled, lcdb->lcdb_sc_disable);
  873. return 0;
  874. }
  875. if (lcdb->ttw_enable) {
  876. rc = qpnp_lcdb_ttw_exit(lcdb);
  877. if (rc < 0) {
  878. pr_err("Failed to exit TTW mode rc=%d\n", rc);
  879. return rc;
  880. }
  881. }
  882. rc = qpnp_lcdb_enable_wa(lcdb);
  883. if (rc < 0) {
  884. pr_err("Failed to execute enable_wa rc=%d\n", rc);
  885. return rc;
  886. }
  887. if (lcdb->voltage_step_ramp) {
  888. if (lcdb->ldo.voltage_mv < VOLTAGE_START_MV)
  889. voltage_mv = lcdb->ldo.voltage_mv;
  890. rc = qpnp_lcdb_set_voltage(lcdb, voltage_mv, LDO);
  891. if (rc < 0)
  892. return rc;
  893. if (lcdb->ncp.voltage_mv < VOLTAGE_START_MV)
  894. voltage_mv = lcdb->ncp.voltage_mv;
  895. rc = qpnp_lcdb_set_voltage(lcdb, voltage_mv, NCP);
  896. if (rc < 0)
  897. return rc;
  898. }
  899. val = MODULE_EN_BIT;
  900. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG,
  901. &val, 1);
  902. if (rc < 0) {
  903. pr_err("Failed to disable lcdb rc= %d\n", rc);
  904. goto fail_enable;
  905. }
  906. /* poll for vreg_ok */
  907. timeout = 10;
  908. delay = lcdb->bst.soft_start_us + lcdb->ldo.soft_start_us +
  909. lcdb->ncp.soft_start_us;
  910. delay += lcdb->bst.vreg_ok_dbc_us + lcdb->ldo.vreg_ok_dbc_us +
  911. lcdb->ncp.vreg_ok_dbc_us;
  912. while (timeout--) {
  913. rc = qpnp_lcdb_read(lcdb, lcdb->base + INT_RT_STATUS_REG,
  914. &val, 1);
  915. if (rc < 0) {
  916. pr_err("Failed to poll for vreg-ok status rc=%d\n", rc);
  917. break;
  918. }
  919. if (val & VREG_OK_RT_STS_BIT)
  920. break;
  921. usleep_range(delay, delay + 100);
  922. }
  923. if (rc || !timeout) {
  924. if (!timeout) {
  925. pr_err("lcdb-vreg-ok status failed to change\n");
  926. rc = -ETIMEDOUT;
  927. }
  928. goto fail_enable;
  929. }
  930. lcdb->lcdb_enabled = true;
  931. if (lcdb->voltage_step_ramp) {
  932. usleep_range(10000, 11000);
  933. rc = qpnp_lcdb_set_voltage_step(lcdb,
  934. voltage_mv + VOLTAGE_STEP_MV,
  935. LDO_NCP);
  936. if (rc < 0) {
  937. pr_err("Failed to set LCDB voltage rc=%d\n", rc);
  938. return rc;
  939. }
  940. }
  941. pr_debug("lcdb enabled successfully!\n");
  942. return 0;
  943. fail_enable:
  944. dump_status_registers(lcdb);
  945. pr_err("Failed to enable lcdb rc=%d\n", rc);
  946. return rc;
  947. }
  948. static int qpnp_lcdb_disable(struct qpnp_lcdb *lcdb)
  949. {
  950. int rc = 0;
  951. u8 val = 0;
  952. if (!lcdb->lcdb_enabled)
  953. return 0;
  954. if (lcdb->ttw_enable) {
  955. switch (lcdb->subtype) {
  956. case PM660L:
  957. rc = qpnp_lcdb_ttw_enter_pm660l(lcdb);
  958. break;
  959. case PM7325B:
  960. rc = qpnp_lcdb_ttw_enter_pm7325b(lcdb);
  961. break;
  962. default:
  963. rc = qpnp_lcdb_ttw_enter(lcdb);
  964. break;
  965. }
  966. if (rc < 0) {
  967. pr_err("Failed to enable TTW mode rc=%d\n", rc);
  968. return rc;
  969. }
  970. lcdb->lcdb_enabled = false;
  971. return 0;
  972. }
  973. if (lcdb->wa_flags & FORCE_PD_ENABLE_WA) {
  974. /*
  975. * force pull-down to enable quick discharge after
  976. * turning off
  977. */
  978. val = LDO_FORCE_PD_EN_BIT | LDO_FORCE_PD_MODE;
  979. rc = qpnp_lcdb_write(lcdb, lcdb->base +
  980. LCDB_LDO_FORCE_PD_CTL_REG, &val, 1);
  981. if (rc < 0)
  982. return rc;
  983. }
  984. val = 0;
  985. rc = qpnp_lcdb_write(lcdb, lcdb->base + LCDB_ENABLE_CTL1_REG,
  986. &val, 1);
  987. if (rc < 0)
  988. pr_err("Failed to disable lcdb rc= %d\n", rc);
  989. else
  990. lcdb->lcdb_enabled = false;
  991. if (lcdb->wa_flags & FORCE_PD_ENABLE_WA) {
  992. /* wait for 10 msec after module disable for LDO to discharge */
  993. usleep_range(10000, 11000);
  994. val = 0;
  995. rc = qpnp_lcdb_write(lcdb, lcdb->base +
  996. LCDB_LDO_FORCE_PD_CTL_REG, &val, 1);
  997. if (rc < 0)
  998. return rc;
  999. }
  1000. return rc;
  1001. }
  1002. #define LCDB_SC_RESET_CNT_DLY_US 1000000
  1003. #define LCDB_SC_CNT_MAX 10
  1004. static int qpnp_lcdb_handle_sc_event(struct qpnp_lcdb *lcdb)
  1005. {
  1006. int rc = 0;
  1007. s64 elapsed_time_us;
  1008. mutex_lock(&lcdb->lcdb_mutex);
  1009. rc = qpnp_lcdb_disable(lcdb);
  1010. if (rc < 0) {
  1011. pr_err("Failed to disable lcdb rc=%d\n", rc);
  1012. goto unlock_mutex;
  1013. }
  1014. /* Check if the SC re-occurred immediately */
  1015. elapsed_time_us = ktime_us_delta(ktime_get(),
  1016. lcdb->sc_module_enable_time);
  1017. if (elapsed_time_us > LCDB_SC_RESET_CNT_DLY_US) {
  1018. lcdb->sc_count = 0;
  1019. } else if (lcdb->sc_count > LCDB_SC_CNT_MAX) {
  1020. pr_err("SC triggered %d times, disabling LCDB forever!\n",
  1021. lcdb->sc_count);
  1022. lcdb->lcdb_sc_disable = true;
  1023. goto unlock_mutex;
  1024. }
  1025. lcdb->sc_count++;
  1026. lcdb->sc_module_enable_time = ktime_get();
  1027. /* delay for SC to clear */
  1028. usleep_range(10000, 10100);
  1029. rc = qpnp_lcdb_enable(lcdb);
  1030. if (rc < 0)
  1031. pr_err("Failed to enable lcdb rc=%d\n", rc);
  1032. unlock_mutex:
  1033. mutex_unlock(&lcdb->lcdb_mutex);
  1034. return rc;
  1035. }
  1036. static irqreturn_t qpnp_lcdb_sc_irq_handler(int irq, void *data)
  1037. {
  1038. struct qpnp_lcdb *lcdb = data;
  1039. int rc;
  1040. u8 val, val2[2] = {0};
  1041. mutex_lock(&lcdb->lcdb_mutex);
  1042. rc = qpnp_lcdb_read(lcdb, lcdb->base + INT_RT_STATUS_REG, &val, 1);
  1043. mutex_unlock(&lcdb->lcdb_mutex);
  1044. if (rc < 0)
  1045. goto irq_handled;
  1046. if (val & SC_ERROR_RT_STS_BIT) {
  1047. rc = qpnp_lcdb_read(lcdb,
  1048. lcdb->base + LCDB_MISC_CTL_REG, &val, 1);
  1049. if (rc < 0)
  1050. goto irq_handled;
  1051. if (lcdb->subtype == PM660L &&
  1052. (val & EN_TOUCH_WAKE_BIT)) {
  1053. /* blanking time */
  1054. usleep_range(300, 310);
  1055. /*
  1056. * The status registers need to written with any value
  1057. * before reading
  1058. */
  1059. rc = qpnp_lcdb_write(lcdb,
  1060. lcdb->base + LCDB_STS3_REG, val2, 2);
  1061. if (rc < 0)
  1062. goto irq_handled;
  1063. rc = qpnp_lcdb_read(lcdb,
  1064. lcdb->base + LCDB_STS3_REG, val2, 2);
  1065. if (rc < 0)
  1066. goto irq_handled;
  1067. if (!(val2[0] & LDO_VREG_OK_BIT) ||
  1068. !(val2[1] & NCP_VREG_OK_BIT)) {
  1069. rc = qpnp_lcdb_handle_sc_event(lcdb);
  1070. if (rc < 0) {
  1071. pr_err("Failed to handle SC rc=%d\n",
  1072. rc);
  1073. goto irq_handled;
  1074. }
  1075. }
  1076. } else {
  1077. /* blanking time */
  1078. usleep_range(2000, 2100);
  1079. /* Read the SC status again to confirm true SC */
  1080. mutex_lock(&lcdb->lcdb_mutex);
  1081. /*
  1082. * Wait for the completion of LCDB module enable,
  1083. * which could be initiated in a previous SC event,
  1084. * to avoid multiple module disable/enable calls.
  1085. */
  1086. rc = qpnp_lcdb_read(lcdb,
  1087. lcdb->base + INT_RT_STATUS_REG, &val, 1);
  1088. mutex_unlock(&lcdb->lcdb_mutex);
  1089. if (rc < 0)
  1090. goto irq_handled;
  1091. if (val & SC_ERROR_RT_STS_BIT) {
  1092. rc = qpnp_lcdb_handle_sc_event(lcdb);
  1093. if (rc < 0) {
  1094. pr_err("Failed to handle SC rc=%d\n",
  1095. rc);
  1096. goto irq_handled;
  1097. }
  1098. }
  1099. }
  1100. }
  1101. irq_handled:
  1102. return IRQ_HANDLED;
  1103. }
  1104. #define MIN_BST_VOLTAGE_MV 4700
  1105. #define PM7325B_MIN_BST_VOLTAGE_MV 2000
  1106. #define PM660_MAX_BST_VOLTAGE_MV 6250
  1107. #define MAX_BST_VOLTAGE_MV 6275
  1108. #define PM7325B_MAX_BST_VOLTAGE_MV 6400
  1109. #define MIN_VOLTAGE_MV 4000
  1110. #define MAX_VOLTAGE_MV 6000
  1111. #define PM7325B_MIN_VOLTAGE_MV 4400
  1112. #define PM7325B_MAX_VOLTAGE_MV 6000
  1113. #define VOLTAGE_MIN_STEP_100_MV 4000
  1114. #define VOLTAGE_MIN_STEP_50_MV 4950
  1115. #define VOLTAGE_STEP_100_MV 100
  1116. #define VOLTAGE_STEP_50_MV 50
  1117. #define VOLTAGE_STEP_25_MV 25
  1118. #define VOLTAGE_STEP_50MV_OFFSET 0xA
  1119. static int qpnp_lcdb_set_bst_voltage(struct qpnp_lcdb *lcdb,
  1120. int voltage_mv, u8 type)
  1121. {
  1122. int rc = 0;
  1123. u8 val, voltage_step, mask = 0;
  1124. int bst_voltage_mv, min_bst_voltage;
  1125. struct ldo_regulator *ldo = &lcdb->ldo;
  1126. struct ncp_regulator *ncp = &lcdb->ncp;
  1127. struct bst_params *bst = &lcdb->bst;
  1128. /* Vout_Boost = headroom_mv + max( Vout_LDO, abs (Vout_NCP)) */
  1129. bst_voltage_mv = max(voltage_mv, max(ldo->voltage_mv, ncp->voltage_mv));
  1130. bst_voltage_mv += bst->headroom_mv;
  1131. if (bst_voltage_mv < MIN_BST_VOLTAGE_MV)
  1132. bst_voltage_mv = MIN_BST_VOLTAGE_MV;
  1133. switch (lcdb->subtype) {
  1134. case PM660L:
  1135. if (bst_voltage_mv > PM660_MAX_BST_VOLTAGE_MV)
  1136. bst_voltage_mv = PM660_MAX_BST_VOLTAGE_MV;
  1137. break;
  1138. case PM7325B:
  1139. if (bst_voltage_mv > PM7325B_MAX_BST_VOLTAGE_MV)
  1140. bst_voltage_mv = PM7325B_MAX_BST_VOLTAGE_MV;
  1141. break;
  1142. default:
  1143. if (bst_voltage_mv > MAX_BST_VOLTAGE_MV)
  1144. bst_voltage_mv = MAX_BST_VOLTAGE_MV;
  1145. break;
  1146. }
  1147. if (bst_voltage_mv != bst->voltage_mv) {
  1148. switch (lcdb->subtype) {
  1149. case PM660L:
  1150. mask = PM660_BST_OUTPUT_VOLTAGE_MASK;
  1151. voltage_step = VOLTAGE_STEP_50_MV;
  1152. min_bst_voltage = MIN_BST_VOLTAGE_MV;
  1153. break;
  1154. case PM7325B:
  1155. mask = PM7325B_BST_OUTPUT_VOLTAGE_MASK;
  1156. voltage_step = VOLTAGE_STEP_25_MV;
  1157. min_bst_voltage = PM7325B_MIN_BST_VOLTAGE_MV;
  1158. break;
  1159. default:
  1160. mask = BST_OUTPUT_VOLTAGE_MASK;
  1161. voltage_step = VOLTAGE_STEP_25_MV;
  1162. min_bst_voltage = MIN_BST_VOLTAGE_MV;
  1163. break;
  1164. }
  1165. val = DIV_ROUND_UP(bst_voltage_mv - min_bst_voltage,
  1166. voltage_step);
  1167. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1168. LCDB_BST_OUTPUT_VOLTAGE_REG,
  1169. mask, val);
  1170. if (rc < 0) {
  1171. pr_err("Failed to set boost voltage %d mv rc=%d\n",
  1172. bst_voltage_mv, rc);
  1173. } else {
  1174. pr_debug("Boost voltage set = %d mv (0x%02x = 0x%02x)\n",
  1175. bst_voltage_mv, LCDB_BST_OUTPUT_VOLTAGE_REG, val);
  1176. bst->voltage_mv = bst_voltage_mv;
  1177. }
  1178. }
  1179. return rc;
  1180. }
  1181. static int qpnp_lcdb_get_bst_voltage(struct qpnp_lcdb *lcdb,
  1182. int *voltage_mv)
  1183. {
  1184. int rc, min_bst_voltage;
  1185. u8 val, voltage_step, mask = 0;
  1186. rc = qpnp_lcdb_read(lcdb, lcdb->base + LCDB_BST_OUTPUT_VOLTAGE_REG,
  1187. &val, 1);
  1188. if (rc < 0) {
  1189. pr_err("Failed to reat BST voltage rc=%d\n", rc);
  1190. return rc;
  1191. }
  1192. switch (lcdb->subtype) {
  1193. case PM660L:
  1194. mask = PM660_BST_OUTPUT_VOLTAGE_MASK;
  1195. voltage_step = VOLTAGE_STEP_50_MV;
  1196. min_bst_voltage = MIN_BST_VOLTAGE_MV;
  1197. break;
  1198. case PM7325B:
  1199. mask = PM7325B_BST_OUTPUT_VOLTAGE_MASK;
  1200. voltage_step = VOLTAGE_STEP_25_MV;
  1201. min_bst_voltage = PM7325B_MIN_BST_VOLTAGE_MV;
  1202. break;
  1203. default:
  1204. mask = BST_OUTPUT_VOLTAGE_MASK;
  1205. voltage_step = VOLTAGE_STEP_25_MV;
  1206. min_bst_voltage = MIN_BST_VOLTAGE_MV;
  1207. }
  1208. val &= mask;
  1209. *voltage_mv = (val * voltage_step) + min_bst_voltage;
  1210. return 0;
  1211. }
  1212. static int qpnp_lcdb_set_voltage(struct qpnp_lcdb *lcdb,
  1213. int voltage_mv, u8 type)
  1214. {
  1215. int rc = 0;
  1216. u16 offset = LCDB_LDO_OUTPUT_VOLTAGE_REG;
  1217. u8 val = 0;
  1218. int voltage_mask = (lcdb->subtype == PM7325B) ?
  1219. PM7325B_SET_OUTPUT_VOLTAGE_MASK : SET_OUTPUT_VOLTAGE_MASK;
  1220. if (!is_between(voltage_mv, lcdb->min_voltage_mv, lcdb->max_voltage_mv)) {
  1221. pr_err("Invalid voltage %dmv (min=%d max=%d)\n",
  1222. voltage_mv, lcdb->min_voltage_mv, lcdb->max_voltage_mv);
  1223. return -EINVAL;
  1224. }
  1225. rc = qpnp_lcdb_set_bst_voltage(lcdb, voltage_mv, type);
  1226. if (rc < 0) {
  1227. pr_err("Failed to set boost voltage rc=%d\n", rc);
  1228. return rc;
  1229. }
  1230. /* Below logic is only valid for LDO and NCP type */
  1231. if (voltage_mv < VOLTAGE_MIN_STEP_50_MV) {
  1232. val = DIV_ROUND_UP(voltage_mv - VOLTAGE_MIN_STEP_100_MV,
  1233. VOLTAGE_STEP_100_MV);
  1234. } else {
  1235. val = DIV_ROUND_UP(voltage_mv - VOLTAGE_MIN_STEP_50_MV,
  1236. VOLTAGE_STEP_50_MV);
  1237. val += VOLTAGE_STEP_50MV_OFFSET;
  1238. }
  1239. if (type == NCP)
  1240. offset = LCDB_NCP_OUTPUT_VOLTAGE_REG;
  1241. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base + offset,
  1242. voltage_mask, val);
  1243. if (rc < 0)
  1244. pr_err("Failed to set output voltage %d mv for %s rc=%d\n",
  1245. voltage_mv, (type == LDO) ? "LDO" : "NCP", rc);
  1246. else
  1247. pr_debug("%s voltage set = %d mv (0x%02x = 0x%02x)\n",
  1248. (type == LDO) ? "LDO" : "NCP", voltage_mv, offset, val);
  1249. return rc;
  1250. }
  1251. static int qpnp_lcdb_set_voltage_step(struct qpnp_lcdb *lcdb,
  1252. int voltage_start_mv, u8 type)
  1253. {
  1254. int i, ldo_voltage, ncp_voltage, voltage, rc = 0;
  1255. for (i = voltage_start_mv; i <= (MAX_VOLTAGE_MV + VOLTAGE_STEP_MV);
  1256. i += VOLTAGE_STEP_MV) {
  1257. ldo_voltage = (lcdb->ldo.voltage_mv < i) ?
  1258. lcdb->ldo.voltage_mv : i;
  1259. ncp_voltage = (lcdb->ncp.voltage_mv < i) ?
  1260. lcdb->ncp.voltage_mv : i;
  1261. if (type == LDO_NCP) {
  1262. rc = qpnp_lcdb_set_voltage(lcdb, ldo_voltage, LDO);
  1263. if (rc < 0)
  1264. return rc;
  1265. rc = qpnp_lcdb_set_voltage(lcdb, ncp_voltage, NCP);
  1266. if (rc < 0)
  1267. return rc;
  1268. pr_debug(" LDO voltage step %d NCP voltage step %d\n",
  1269. ldo_voltage, ncp_voltage);
  1270. if ((i >= lcdb->ncp.voltage_mv) &&
  1271. (i >= lcdb->ldo.voltage_mv))
  1272. break;
  1273. } else {
  1274. voltage = (type == LDO) ? ldo_voltage : ncp_voltage;
  1275. rc = qpnp_lcdb_set_voltage(lcdb, voltage, type);
  1276. if (rc < 0)
  1277. return rc;
  1278. pr_debug("%s voltage step %d\n",
  1279. (type == LDO) ? "LDO" : "NCP", voltage);
  1280. if ((type == LDO) && (i >= lcdb->ldo.voltage_mv))
  1281. break;
  1282. if ((type == NCP) && (i >= lcdb->ncp.voltage_mv))
  1283. break;
  1284. }
  1285. usleep_range(1000, 1100);
  1286. }
  1287. return rc;
  1288. }
  1289. static int qpnp_lcdb_get_voltage(struct qpnp_lcdb *lcdb,
  1290. u32 *voltage_mv, u8 type)
  1291. {
  1292. int rc = 0;
  1293. u16 offset = LCDB_LDO_OUTPUT_VOLTAGE_REG;
  1294. u8 val = 0;
  1295. int voltage_mask = (lcdb->subtype == PM7325B) ?
  1296. PM7325B_SET_OUTPUT_VOLTAGE_MASK : SET_OUTPUT_VOLTAGE_MASK;
  1297. if (type == BST)
  1298. return qpnp_lcdb_get_bst_voltage(lcdb, voltage_mv);
  1299. /* When symmetry is enabled, NCP voltage directly follows LDO voltage */
  1300. if (type == NCP && !lcdb->ncp_symmetry)
  1301. offset = LCDB_NCP_OUTPUT_VOLTAGE_REG;
  1302. rc = qpnp_lcdb_read(lcdb, lcdb->base + offset, &val, 1);
  1303. if (rc < 0) {
  1304. pr_err("Failed to read %s volatge rc=%d\n",
  1305. (type == LDO) ? "LDO" : "NCP", rc);
  1306. return rc;
  1307. }
  1308. val &= voltage_mask;
  1309. if (val < VOLTAGE_STEP_50MV_OFFSET) {
  1310. *voltage_mv = VOLTAGE_MIN_STEP_100_MV +
  1311. (val * VOLTAGE_STEP_100_MV);
  1312. } else {
  1313. *voltage_mv = VOLTAGE_MIN_STEP_50_MV +
  1314. ((val - VOLTAGE_STEP_50MV_OFFSET) * VOLTAGE_STEP_50_MV);
  1315. }
  1316. if (!rc)
  1317. pr_debug("%s voltage read-back = %d mv (0x%02x = 0x%02x)\n",
  1318. (type == LDO) ? "LDO" : "NCP",
  1319. *voltage_mv, offset, val);
  1320. return rc;
  1321. }
  1322. static int qpnp_lcdb_set_soft_start(struct qpnp_lcdb *lcdb,
  1323. u32 ss_us, u8 type)
  1324. {
  1325. int rc = 0, i = 0;
  1326. u16 offset = LCDB_LDO_SOFT_START_CTL_REG;
  1327. u8 val = 0;
  1328. if (type == NCP)
  1329. offset = LCDB_NCP_SOFT_START_CTL_REG;
  1330. if (!is_between(ss_us, MIN_SOFT_START_US, MAX_SOFT_START_US)) {
  1331. pr_err("Invalid soft_start_us %d (min=%d max=%d)\n",
  1332. ss_us, MIN_SOFT_START_US, MAX_SOFT_START_US);
  1333. return -EINVAL;
  1334. }
  1335. i = 0;
  1336. while (ss_us >= soft_start_us[i])
  1337. i++;
  1338. val = ((i == 0) ? 0 : i - 1) & SOFT_START_MASK;
  1339. rc = qpnp_lcdb_masked_write(lcdb,
  1340. lcdb->base + offset, SOFT_START_MASK, val);
  1341. if (rc < 0)
  1342. pr_err("Failed to write %s soft-start time %d rc=%d\n",
  1343. (type == LDO) ? "LDO" : "NCP", soft_start_us[i], rc);
  1344. return rc;
  1345. }
  1346. static int qpnp_lcdb_ldo_regulator_enable(struct regulator_dev *rdev)
  1347. {
  1348. int rc = 0;
  1349. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1350. mutex_lock(&lcdb->lcdb_mutex);
  1351. rc = qpnp_lcdb_enable(lcdb);
  1352. if (rc < 0)
  1353. pr_err("Failed to enable lcdb rc=%d\n", rc);
  1354. mutex_unlock(&lcdb->lcdb_mutex);
  1355. return rc;
  1356. }
  1357. static int qpnp_lcdb_ldo_regulator_disable(struct regulator_dev *rdev)
  1358. {
  1359. int rc = 0;
  1360. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1361. mutex_lock(&lcdb->lcdb_mutex);
  1362. rc = qpnp_lcdb_disable(lcdb);
  1363. if (rc < 0)
  1364. pr_err("Failed to disable lcdb rc=%d\n", rc);
  1365. mutex_unlock(&lcdb->lcdb_mutex);
  1366. return rc;
  1367. }
  1368. static int qpnp_lcdb_ldo_regulator_is_enabled(struct regulator_dev *rdev)
  1369. {
  1370. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1371. return lcdb->lcdb_enabled;
  1372. }
  1373. static int qpnp_lcdb_ldo_regulator_set_voltage(struct regulator_dev *rdev,
  1374. int min_uV, int max_uV, unsigned int *selector)
  1375. {
  1376. int rc = 0;
  1377. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1378. lcdb->ldo.voltage_mv = min_uV / 1000;
  1379. if (lcdb->voltage_step_ramp)
  1380. rc = qpnp_lcdb_set_voltage_step(lcdb,
  1381. lcdb->ldo.prev_voltage_mv + VOLTAGE_STEP_MV, LDO);
  1382. else
  1383. rc = qpnp_lcdb_set_voltage(lcdb, lcdb->ldo.voltage_mv, LDO);
  1384. if (rc < 0)
  1385. pr_err("Failed to set LDO voltage rc=%c\n", rc);
  1386. else
  1387. lcdb->ldo.prev_voltage_mv = lcdb->ldo.voltage_mv;
  1388. return rc;
  1389. }
  1390. static int qpnp_lcdb_ldo_regulator_get_voltage(struct regulator_dev *rdev)
  1391. {
  1392. int rc = 0;
  1393. u32 voltage_mv = 0;
  1394. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1395. rc = qpnp_lcdb_get_voltage(lcdb, &voltage_mv, LDO);
  1396. if (rc < 0) {
  1397. pr_err("Failed to get ldo voltage rc=%d\n", rc);
  1398. return rc;
  1399. }
  1400. return voltage_mv * 1000;
  1401. }
  1402. static const struct regulator_ops qpnp_lcdb_ldo_ops = {
  1403. .enable = qpnp_lcdb_ldo_regulator_enable,
  1404. .disable = qpnp_lcdb_ldo_regulator_disable,
  1405. .is_enabled = qpnp_lcdb_ldo_regulator_is_enabled,
  1406. .set_voltage = qpnp_lcdb_ldo_regulator_set_voltage,
  1407. .get_voltage = qpnp_lcdb_ldo_regulator_get_voltage,
  1408. };
  1409. static int qpnp_lcdb_ncp_regulator_enable(struct regulator_dev *rdev)
  1410. {
  1411. int rc = 0;
  1412. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1413. mutex_lock(&lcdb->lcdb_mutex);
  1414. rc = qpnp_lcdb_enable(lcdb);
  1415. if (rc < 0)
  1416. pr_err("Failed to enable lcdb rc=%d\n", rc);
  1417. mutex_unlock(&lcdb->lcdb_mutex);
  1418. return rc;
  1419. }
  1420. static int qpnp_lcdb_ncp_regulator_disable(struct regulator_dev *rdev)
  1421. {
  1422. int rc = 0;
  1423. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1424. mutex_lock(&lcdb->lcdb_mutex);
  1425. rc = qpnp_lcdb_disable(lcdb);
  1426. if (rc < 0)
  1427. pr_err("Failed to disable lcdb rc=%d\n", rc);
  1428. mutex_unlock(&lcdb->lcdb_mutex);
  1429. return rc;
  1430. }
  1431. static int qpnp_lcdb_ncp_regulator_is_enabled(struct regulator_dev *rdev)
  1432. {
  1433. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1434. return lcdb->lcdb_enabled;
  1435. }
  1436. static int qpnp_lcdb_ncp_regulator_set_voltage(struct regulator_dev *rdev,
  1437. int min_uV, int max_uV, unsigned int *selector)
  1438. {
  1439. int rc = 0;
  1440. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1441. lcdb->ncp.voltage_mv = min_uV / 1000;
  1442. if (lcdb->voltage_step_ramp)
  1443. rc = qpnp_lcdb_set_voltage_step(lcdb,
  1444. lcdb->ncp.prev_voltage_mv + VOLTAGE_STEP_MV, NCP);
  1445. else
  1446. rc = qpnp_lcdb_set_voltage(lcdb, lcdb->ncp.voltage_mv, NCP);
  1447. if (rc < 0)
  1448. pr_err("Failed to set NCP voltage rc=%c\n", rc);
  1449. else
  1450. lcdb->ncp.prev_voltage_mv = lcdb->ncp.voltage_mv;
  1451. return rc;
  1452. }
  1453. static int qpnp_lcdb_ncp_regulator_get_voltage(struct regulator_dev *rdev)
  1454. {
  1455. int rc;
  1456. u32 voltage_mv = 0;
  1457. struct qpnp_lcdb *lcdb = rdev_get_drvdata(rdev);
  1458. rc = qpnp_lcdb_get_voltage(lcdb, &voltage_mv, NCP);
  1459. if (rc < 0) {
  1460. pr_err("Failed to get ncp voltage rc=%d\n", rc);
  1461. return rc;
  1462. }
  1463. return voltage_mv * 1000;
  1464. }
  1465. static const struct regulator_ops qpnp_lcdb_ncp_ops = {
  1466. .enable = qpnp_lcdb_ncp_regulator_enable,
  1467. .disable = qpnp_lcdb_ncp_regulator_disable,
  1468. .is_enabled = qpnp_lcdb_ncp_regulator_is_enabled,
  1469. .set_voltage = qpnp_lcdb_ncp_regulator_set_voltage,
  1470. .get_voltage = qpnp_lcdb_ncp_regulator_get_voltage,
  1471. };
  1472. static int qpnp_lcdb_regulator_register(struct qpnp_lcdb *lcdb, u8 type)
  1473. {
  1474. int rc = 0, off_on_delay = 0, voltage_step = VOLTAGE_STEP_50_MV;
  1475. struct regulator_init_data *init_data;
  1476. struct regulator_config cfg = {};
  1477. struct regulator_desc *rdesc;
  1478. struct regulator_dev *rdev;
  1479. struct device_node *node;
  1480. if (lcdb->subtype != PM660L)
  1481. off_on_delay = PMIC5_LCDB_OFF_ON_DELAY_US;
  1482. if (type == LDO) {
  1483. node = lcdb->ldo.node;
  1484. rdesc = &lcdb->ldo.rdesc;
  1485. rdesc->ops = &qpnp_lcdb_ldo_ops;
  1486. rdesc->off_on_delay = off_on_delay;
  1487. rdesc->n_voltages = ((lcdb->max_voltage_mv - lcdb->min_voltage_mv)
  1488. / voltage_step) + 1;
  1489. rdev = lcdb->ldo.rdev;
  1490. } else if (type == NCP) {
  1491. node = lcdb->ncp.node;
  1492. rdesc = &lcdb->ncp.rdesc;
  1493. rdesc->ops = &qpnp_lcdb_ncp_ops;
  1494. rdesc->off_on_delay = off_on_delay;
  1495. rdesc->n_voltages = ((lcdb->max_voltage_mv - lcdb->min_voltage_mv)
  1496. / voltage_step) + 1;
  1497. rdev = lcdb->ncp.rdev;
  1498. } else {
  1499. pr_err("Invalid regulator type %d\n", type);
  1500. return -EINVAL;
  1501. }
  1502. init_data = of_get_regulator_init_data(lcdb->dev, node, rdesc);
  1503. if (!init_data) {
  1504. pr_err("Failed to get regulator_init_data for %s\n",
  1505. (type == LDO) ? "LDO" : "NCP");
  1506. return -ENOMEM;
  1507. }
  1508. if (init_data->constraints.name) {
  1509. rdesc->owner = THIS_MODULE;
  1510. rdesc->type = REGULATOR_VOLTAGE;
  1511. rdesc->name = init_data->constraints.name;
  1512. cfg.dev = lcdb->dev;
  1513. cfg.init_data = init_data;
  1514. cfg.driver_data = lcdb;
  1515. cfg.of_node = node;
  1516. if (of_get_property(lcdb->dev->of_node, "parent-supply", NULL))
  1517. init_data->supply_regulator = "parent";
  1518. init_data->constraints.valid_ops_mask
  1519. |= REGULATOR_CHANGE_VOLTAGE
  1520. | REGULATOR_CHANGE_STATUS;
  1521. rdev = devm_regulator_register(lcdb->dev, rdesc, &cfg);
  1522. if (IS_ERR(rdev)) {
  1523. rc = PTR_ERR(rdev);
  1524. rdev = NULL;
  1525. pr_err("Failed to register lcdb_%s regulator rc = %d\n",
  1526. (type == LDO) ? "LDO" : "NCP", rc);
  1527. return rc;
  1528. }
  1529. } else {
  1530. pr_err("%s_regulator name missing\n",
  1531. (type == LDO) ? "LDO" : "NCP");
  1532. return -EINVAL;
  1533. }
  1534. return rc;
  1535. }
  1536. static int qpnp_lcdb_parse_ttw(struct qpnp_lcdb *lcdb)
  1537. {
  1538. int rc = 0;
  1539. u32 temp;
  1540. u8 val = 0;
  1541. struct device_node *node = lcdb->dev->of_node;
  1542. /* LCDB_AUTO_TOUCH_WAKE_CTL_REG is removed for PM7325B, but TTW is supported */
  1543. if (lcdb->subtype == PM7325B)
  1544. return 0;
  1545. if (of_property_read_bool(node, "qcom,ttw-mode-sw")) {
  1546. lcdb->ttw_mode_sw = true;
  1547. rc = of_property_read_u32(node, "qcom,attw-toff-ms", &temp);
  1548. if (!rc) {
  1549. if (!is_between(temp, ATTW_MIN_MS, ATTW_MAX_MS)) {
  1550. pr_err("Invalid TOFF val %d (min=%d max=%d)\n",
  1551. temp, ATTW_MIN_MS, ATTW_MAX_MS);
  1552. return -EINVAL;
  1553. }
  1554. val = ilog2(temp / 4) << ATTW_TOFF_TIME_SHIFT;
  1555. } else {
  1556. pr_err("qcom,attw-toff-ms not specified for TTW SW mode\n");
  1557. return rc;
  1558. }
  1559. rc = of_property_read_u32(node, "qcom,attw-ton-ms", &temp);
  1560. if (!rc) {
  1561. if (!is_between(temp, ATTW_MIN_MS, ATTW_MAX_MS)) {
  1562. pr_err("Invalid TON value %d (min=%d max=%d)\n",
  1563. temp, ATTW_MIN_MS, ATTW_MAX_MS);
  1564. return -EINVAL;
  1565. }
  1566. val |= ilog2(temp / 4);
  1567. } else {
  1568. pr_err("qcom,attw-ton-ms not specified for TTW SW mode\n");
  1569. return rc;
  1570. }
  1571. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1572. LCDB_AUTO_TOUCH_WAKE_CTL_REG,
  1573. ATTW_TON_TIME_MASK | ATTW_TOFF_TIME_MASK, val);
  1574. if (rc < 0) {
  1575. pr_err("Failed to write ATTW ON/OFF rc=%d\n", rc);
  1576. return rc;
  1577. }
  1578. }
  1579. return 0;
  1580. }
  1581. static int qpnp_lcdb_ldo_dt_init(struct qpnp_lcdb *lcdb)
  1582. {
  1583. int rc = 0;
  1584. struct device_node *node = lcdb->ldo.node;
  1585. int ilim_min = (lcdb->subtype == PM7325B) ? PM7325B_MIN_LDO_ILIM_MA : MIN_LDO_ILIM_MA;
  1586. int ilim_max = (lcdb->subtype == PM7325B) ? PM7325B_MAX_LDO_ILIM_MA : MAX_LDO_ILIM_MA;
  1587. /* LDO output voltage */
  1588. lcdb->ldo.voltage_mv = -EINVAL;
  1589. rc = of_property_read_u32(node, "qcom,ldo-voltage-mv",
  1590. &lcdb->ldo.voltage_mv);
  1591. if (!rc && !is_between(lcdb->ldo.voltage_mv, lcdb->min_voltage_mv, lcdb->max_voltage_mv)) {
  1592. pr_err("Invalid LDO voltage %dmv (min=%d max=%d)\n",
  1593. lcdb->ldo.voltage_mv, lcdb->min_voltage_mv, lcdb->max_voltage_mv);
  1594. return -EINVAL;
  1595. }
  1596. /* LDO PD configuration */
  1597. lcdb->ldo.pd = -EINVAL;
  1598. of_property_read_u32(node, "qcom,ldo-pd", &lcdb->ldo.pd);
  1599. lcdb->ldo.pd_strength = -EINVAL;
  1600. of_property_read_u32(node, "qcom,ldo-pd-strength",
  1601. &lcdb->ldo.pd_strength);
  1602. /* LDO ILIM configuration */
  1603. lcdb->ldo.ilim_ma = -EINVAL;
  1604. rc = of_property_read_u32(node, "qcom,ldo-ilim-ma", &lcdb->ldo.ilim_ma);
  1605. if (!rc && !is_between(lcdb->ldo.ilim_ma, ilim_min, ilim_max)) {
  1606. pr_err("Invalid ilim_ma %d (min=%d, max=%d)\n",
  1607. lcdb->ldo.ilim_ma, ilim_min, ilim_max);
  1608. return -EINVAL;
  1609. }
  1610. /* LDO soft-start (SS) configuration */
  1611. lcdb->ldo.soft_start_us = -EINVAL;
  1612. of_property_read_u32(node, "qcom,ldo-soft-start-us",
  1613. &lcdb->ldo.soft_start_us);
  1614. return 0;
  1615. }
  1616. static int qpnp_lcdb_ncp_dt_init(struct qpnp_lcdb *lcdb)
  1617. {
  1618. int rc = 0;
  1619. struct device_node *node = lcdb->ncp.node;
  1620. int ilim_min = (lcdb->subtype == PM7325B) ? PM7325B_MIN_NCP_ILIM_MA : MIN_NCP_ILIM_MA;
  1621. int ilim_max = (lcdb->subtype == PM7325B) ? PM7325B_MAX_NCP_ILIM_MA : MAX_NCP_ILIM_MA;
  1622. /* NCP output voltage */
  1623. lcdb->ncp.voltage_mv = -EINVAL;
  1624. rc = of_property_read_u32(node, "qcom,ncp-voltage-mv",
  1625. &lcdb->ncp.voltage_mv);
  1626. if (!rc && !is_between(lcdb->ncp.voltage_mv, lcdb->min_voltage_mv, lcdb->max_voltage_mv)) {
  1627. pr_err("Invalid NCP voltage %dmv (min=%d max=%d)\n",
  1628. lcdb->ldo.voltage_mv, lcdb->min_voltage_mv, lcdb->max_voltage_mv);
  1629. return -EINVAL;
  1630. }
  1631. /* NCP PD configuration */
  1632. lcdb->ncp.pd = -EINVAL;
  1633. of_property_read_u32(node, "qcom,ncp-pd", &lcdb->ncp.pd);
  1634. lcdb->ncp.pd_strength = -EINVAL;
  1635. of_property_read_u32(node, "qcom,ncp-pd-strength",
  1636. &lcdb->ncp.pd_strength);
  1637. /* NCP ILIM configuration */
  1638. lcdb->ncp.ilim_ma = -EINVAL;
  1639. rc = of_property_read_u32(node, "qcom,ncp-ilim-ma", &lcdb->ncp.ilim_ma);
  1640. if (!rc && !is_between(lcdb->ncp.ilim_ma, ilim_min, ilim_max)) {
  1641. pr_err("Invalid ilim_ma %d (min=%d, max=%d)\n",
  1642. lcdb->ncp.ilim_ma, ilim_min, ilim_max);
  1643. return -EINVAL;
  1644. }
  1645. /* NCP soft-start (SS) configuration */
  1646. lcdb->ncp.soft_start_us = -EINVAL;
  1647. of_property_read_u32(node, "qcom,ncp-soft-start-us",
  1648. &lcdb->ncp.soft_start_us);
  1649. return 0;
  1650. }
  1651. static int qpnp_lcdb_bst_dt_init(struct qpnp_lcdb *lcdb)
  1652. {
  1653. int rc = 0;
  1654. struct device_node *node = lcdb->bst.node;
  1655. u16 default_headroom_mv;
  1656. int ilim_min = (lcdb->subtype == PM7325B) ? PM7325B_MIN_BST_ILIM_MA : MIN_BST_ILIM_MA;
  1657. int ilim_max = (lcdb->subtype == PM7325B) ? PM7325B_MAX_BST_ILIM_MA : MAX_BST_ILIM_MA;
  1658. /* Boost PD configuration */
  1659. lcdb->bst.pd = -EINVAL;
  1660. of_property_read_u32(node, "qcom,bst-pd", &lcdb->bst.pd);
  1661. lcdb->bst.pd_strength = -EINVAL;
  1662. of_property_read_u32(node, "qcom,bst-pd-strength",
  1663. &lcdb->bst.pd_strength);
  1664. /* Boost ILIM */
  1665. lcdb->bst.ilim_ma = -EINVAL;
  1666. rc = of_property_read_u32(node, "qcom,bst-ilim-ma", &lcdb->bst.ilim_ma);
  1667. if (!rc && !is_between(lcdb->bst.ilim_ma, ilim_min, ilim_max)) {
  1668. pr_err("Invalid ilim_ma %d (min=%d, max=%d)\n",
  1669. lcdb->bst.ilim_ma, ilim_min, ilim_max);
  1670. return -EINVAL;
  1671. }
  1672. /* Boost PS configuration */
  1673. lcdb->bst.ps = -EINVAL;
  1674. of_property_read_u32(node, "qcom,bst-ps", &lcdb->bst.ps);
  1675. lcdb->bst.ps_threshold = -EINVAL;
  1676. if (lcdb->subtype == PM7325B) {
  1677. rc = of_property_read_u32(node, "qcom,bst-ps-threshold-mv",
  1678. &lcdb->bst.ps_threshold);
  1679. if (!rc && !is_between(lcdb->bst.ps_threshold,
  1680. PM7325B_MIN_BST_PS_MV, PM7325B_MAX_BST_PS_MV)) {
  1681. pr_err("Invalid bst ps_threshold %d mV (min=%d, max=%d)\n",
  1682. lcdb->bst.ps_threshold, PM7325B_MIN_BST_PS_MV,
  1683. PM7325B_MAX_BST_PS_MV);
  1684. return -EINVAL;
  1685. }
  1686. } else {
  1687. rc = of_property_read_u32(node, "qcom,bst-ps-threshold-ma",
  1688. &lcdb->bst.ps_threshold);
  1689. if (!rc && !is_between(lcdb->bst.ps_threshold,
  1690. MIN_BST_PS_MA, MAX_BST_PS_MA)) {
  1691. pr_err("Invalid bst ps_threshold %d mA (min=%d, max=%d)\n",
  1692. lcdb->bst.ps_threshold, MIN_BST_PS_MA, MAX_BST_PS_MA);
  1693. return -EINVAL;
  1694. }
  1695. }
  1696. default_headroom_mv = (lcdb->subtype == PM660L) ?
  1697. PM660_BST_HEADROOM_DEFAULT_MV :
  1698. BST_HEADROOM_DEFAULT_MV;
  1699. /* Boost head room configuration */
  1700. of_property_read_u16(node, "qcom,bst-headroom-mv",
  1701. &lcdb->bst.headroom_mv);
  1702. if (lcdb->bst.headroom_mv < default_headroom_mv)
  1703. lcdb->bst.headroom_mv = default_headroom_mv;
  1704. return 0;
  1705. }
  1706. static int qpnp_lcdb_init_ldo(struct qpnp_lcdb *lcdb)
  1707. {
  1708. int rc = 0, ilim_ma, i = 0;
  1709. u8 val = 0, pd_mask, pd_enable, ilim_ctl_reg, ilim_mask, ilim_sd_shift;
  1710. if (lcdb->subtype == PM7325B) {
  1711. pd_mask = (u8)PM7325B_LDO_EN_PULLDOWN_BIT;
  1712. pd_enable = (u8)PM7325B_LDO_EN_PULLDOWN_BIT;
  1713. ilim_ctl_reg = (u8)LCDB_LDO_ILIM_CTL1_REG;
  1714. ilim_mask = (u8)SET_LDO_ILIM_MASK_SD;
  1715. ilim_sd_shift = (u8)SET_LDO_ILIM_MASK_SD_SHIFT;
  1716. } else {
  1717. pd_mask = (u8)LDO_DIS_PULLDOWN_BIT;
  1718. pd_enable = (u8)~LDO_DIS_PULLDOWN_BIT;
  1719. ilim_ctl_reg = (u8)LCDB_LDO_ILIM_CTL2_REG;
  1720. ilim_mask = (u8)SET_LDO_ILIM_MASK;
  1721. ilim_sd_shift = 0;
  1722. }
  1723. /* configure parameters only if LCDB is disabled */
  1724. if (!is_lcdb_enabled(lcdb)) {
  1725. if (lcdb->ldo.voltage_mv != -EINVAL) {
  1726. rc = qpnp_lcdb_set_voltage(lcdb,
  1727. lcdb->ldo.voltage_mv, LDO);
  1728. if (rc < 0) {
  1729. pr_err("Failed to set voltage rc=%d\n", rc);
  1730. return rc;
  1731. }
  1732. }
  1733. if (lcdb->ldo.pd != -EINVAL) {
  1734. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1735. LCDB_LDO_PD_CTL_REG, pd_mask,
  1736. lcdb->ldo.pd ? pd_enable : ~pd_enable);
  1737. if (rc < 0) {
  1738. pr_err("Failed to configure LDO PD rc=%d\n",
  1739. rc);
  1740. return rc;
  1741. }
  1742. }
  1743. if (lcdb->ldo.pd_strength != -EINVAL) {
  1744. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1745. LCDB_LDO_PD_CTL_REG, LDO_PD_STRENGTH_BIT,
  1746. lcdb->ldo.pd_strength ?
  1747. LDO_PD_STRENGTH_BIT : 0);
  1748. if (rc < 0) {
  1749. pr_err("Failed to configure LDO PD strength %s rc=%d\n",
  1750. lcdb->ldo.pd_strength ?
  1751. "(strong)" : "(weak)", rc);
  1752. return rc;
  1753. }
  1754. }
  1755. if (lcdb->ldo.ilim_ma != -EINVAL) {
  1756. if (lcdb->subtype == PM7325B) {
  1757. ilim_ma = lcdb->ldo.ilim_ma;
  1758. /*
  1759. * Select the highest current available below the specified current
  1760. * if there is no exact match.
  1761. */
  1762. for (i = 0; i < ARRAY_SIZE(pm7325b_ldo_ilim_ma); i++)
  1763. if (ilim_ma < pm7325b_ldo_ilim_ma[i])
  1764. break;
  1765. val = (i == 0) ? 0 : i - 1;
  1766. } else {
  1767. ilim_ma = lcdb->ldo.ilim_ma - MIN_LDO_ILIM_MA;
  1768. ilim_ma /= LDO_ILIM_STEP_MA;
  1769. val = (ilim_ma & SET_LDO_ILIM_MASK);
  1770. }
  1771. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1772. LCDB_LDO_ILIM_CTL1_REG,
  1773. SET_LDO_ILIM_MASK | EN_LDO_ILIM_BIT,
  1774. (val | EN_LDO_ILIM_BIT));
  1775. if (rc < 0) {
  1776. pr_err("Failed to configure LDO ilim_ma (CTL1=%d) rc=%d\n",
  1777. val, rc);
  1778. return rc;
  1779. }
  1780. val = val << ilim_sd_shift;
  1781. rc = qpnp_lcdb_masked_write(lcdb,
  1782. lcdb->base + ilim_ctl_reg,
  1783. ilim_mask, val);
  1784. if (rc < 0) {
  1785. pr_err("Failed to configure LDO ilim_ma (CTL2=%d) rc=%d\n",
  1786. val, rc);
  1787. return rc;
  1788. }
  1789. }
  1790. if (lcdb->ldo.soft_start_us != -EINVAL) {
  1791. rc = qpnp_lcdb_set_soft_start(lcdb,
  1792. lcdb->ldo.soft_start_us, LDO);
  1793. if (rc < 0) {
  1794. pr_err("Failed to set LDO soft_start rc=%d\n",
  1795. rc);
  1796. return rc;
  1797. }
  1798. }
  1799. }
  1800. rc = qpnp_lcdb_get_voltage(lcdb, &lcdb->ldo.voltage_mv, LDO);
  1801. if (rc < 0) {
  1802. pr_err("Failed to get LDO volatge rc=%d\n", rc);
  1803. return rc;
  1804. }
  1805. lcdb->ldo.prev_voltage_mv = lcdb->ldo.voltage_mv;
  1806. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  1807. LCDB_LDO_VREG_OK_CTL_REG, &val, 1);
  1808. if (rc < 0) {
  1809. pr_err("Failed to read ldo_vreg_ok rc=%d\n", rc);
  1810. return rc;
  1811. }
  1812. lcdb->ldo.vreg_ok_dbc_us = dbc_us[val & VREG_OK_DEB_MASK];
  1813. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  1814. LCDB_LDO_SOFT_START_CTL_REG, &val, 1);
  1815. if (rc < 0) {
  1816. pr_err("Failed to read ldo_soft_start_ctl rc=%d\n", rc);
  1817. return rc;
  1818. }
  1819. lcdb->ldo.soft_start_us = soft_start_us[val & SOFT_START_MASK];
  1820. rc = qpnp_lcdb_regulator_register(lcdb, LDO);
  1821. if (rc < 0)
  1822. pr_err("Failed to register ldo rc=%d\n", rc);
  1823. return rc;
  1824. }
  1825. static int qpnp_lcdb_init_ncp(struct qpnp_lcdb *lcdb)
  1826. {
  1827. int rc = 0, i = 0;
  1828. const u32 *ncp_ilim, *dbc_ncp;
  1829. u8 val = 0, pd_enable, ilim_ctl_reg, ilim_mask, ilim_sd_shift;
  1830. if (lcdb->subtype == PM7325B) {
  1831. pd_enable = (u8)PM7325B_EN_NCP_PULLDOWN_BIT;
  1832. ilim_ctl_reg = (u8)LCDB_NCP_ILIM_CTL1_REG;
  1833. ilim_mask = (u8)PM7325B_SET_NCP_ILIM_SD_MASK;
  1834. ilim_sd_shift = (u8)SET_LDO_ILIM_MASK_SD_SHIFT;
  1835. ncp_ilim = pm7325b_ncp_ilim_ma;
  1836. dbc_ncp = ncp_dbc_us;
  1837. } else {
  1838. pd_enable = (u8)~NCP_DIS_PULLDOWN_BIT;
  1839. ilim_ctl_reg = (u8)LCDB_NCP_ILIM_CTL2_REG;
  1840. ilim_mask = (u8)SET_NCP_ILIM_MASK;
  1841. ilim_sd_shift = 0;
  1842. ncp_ilim = ncp_ilim_ma;
  1843. dbc_ncp = dbc_us;
  1844. }
  1845. /* configure parameters only if LCDB is disabled */
  1846. if (!is_lcdb_enabled(lcdb)) {
  1847. if (lcdb->ncp.voltage_mv != -EINVAL) {
  1848. rc = qpnp_lcdb_set_voltage(lcdb,
  1849. lcdb->ncp.voltage_mv, NCP);
  1850. if (rc < 0) {
  1851. pr_err("Failed to set voltage rc=%d\n", rc);
  1852. return rc;
  1853. }
  1854. }
  1855. if (lcdb->ncp.pd != -EINVAL) {
  1856. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1857. LCDB_NCP_PD_CTL_REG, NCP_DIS_PULLDOWN_BIT,
  1858. lcdb->ncp.pd ? pd_enable : ~pd_enable);
  1859. if (rc < 0) {
  1860. pr_err("Failed to configure NCP PD rc=%d\n",
  1861. rc);
  1862. return rc;
  1863. }
  1864. }
  1865. if (lcdb->ncp.pd_strength != -EINVAL) {
  1866. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1867. LCDB_NCP_PD_CTL_REG, NCP_PD_STRENGTH_BIT,
  1868. lcdb->ncp.pd_strength ?
  1869. NCP_PD_STRENGTH_BIT : 0);
  1870. if (rc < 0) {
  1871. pr_err("Failed to configure NCP PD strength %s rc=%d\n",
  1872. lcdb->ncp.pd_strength ?
  1873. "(strong)" : "(weak)", rc);
  1874. return rc;
  1875. }
  1876. }
  1877. if (lcdb->ncp.ilim_ma != -EINVAL) {
  1878. while (lcdb->ncp.ilim_ma >= ncp_ilim[i])
  1879. i++;
  1880. val = (i == 0) ? 0 : i - 1;
  1881. val = (val & SET_NCP_ILIM_MASK);
  1882. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1883. LCDB_NCP_ILIM_CTL1_REG,
  1884. SET_NCP_ILIM_MASK | EN_NCP_ILIM_BIT,
  1885. val | EN_NCP_ILIM_BIT);
  1886. if (rc < 0) {
  1887. pr_err("Failed to configure NCP ilim_ma (CTL1=%d) rc=%d\n",
  1888. val, rc);
  1889. return rc;
  1890. }
  1891. val = val << ilim_sd_shift;
  1892. rc = qpnp_lcdb_masked_write(lcdb,
  1893. lcdb->base + ilim_ctl_reg,
  1894. ilim_mask, val);
  1895. if (rc < 0) {
  1896. pr_err("Failed to configure NCP ilim_ma (CTL2=%d) rc=%d\n",
  1897. val, rc);
  1898. return rc;
  1899. }
  1900. }
  1901. if (lcdb->ncp.soft_start_us != -EINVAL) {
  1902. rc = qpnp_lcdb_set_soft_start(lcdb,
  1903. lcdb->ncp.soft_start_us, NCP);
  1904. if (rc < 0) {
  1905. pr_err("Failed to set NCP soft_start rc=%d\n",
  1906. rc);
  1907. return rc;
  1908. }
  1909. }
  1910. }
  1911. rc = qpnp_lcdb_get_voltage(lcdb, &lcdb->ncp.voltage_mv, NCP);
  1912. if (rc < 0) {
  1913. pr_err("Failed to get NCP volatge rc=%d\n", rc);
  1914. return rc;
  1915. }
  1916. lcdb->ncp.prev_voltage_mv = lcdb->ncp.voltage_mv;
  1917. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  1918. LCDB_NCP_VREG_OK_CTL_REG, &val, 1);
  1919. if (rc < 0) {
  1920. pr_err("Failed to read ncp_vreg_ok rc=%d\n", rc);
  1921. return rc;
  1922. }
  1923. lcdb->ncp.vreg_ok_dbc_us = dbc_ncp[val & VREG_OK_DEB_MASK];
  1924. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  1925. LCDB_NCP_SOFT_START_CTL_REG, &val, 1);
  1926. if (rc < 0) {
  1927. pr_err("Failed to read ncp_soft_start_ctl rc=%d\n", rc);
  1928. return rc;
  1929. }
  1930. lcdb->ncp.soft_start_us = soft_start_us[val & SOFT_START_MASK];
  1931. rc = qpnp_lcdb_regulator_register(lcdb, NCP);
  1932. if (rc < 0)
  1933. pr_err("Failed to register NCP rc=%d\n", rc);
  1934. return rc;
  1935. }
  1936. static int qpnp_lcdb_init_bst(struct qpnp_lcdb *lcdb)
  1937. {
  1938. int rc = 0, bst_ps_min, bst_ps_step;
  1939. const u32 *dbc_bst;
  1940. u8 val = 0, pd_mask, pd_enable, mask = 0, bst_ilim_en, bst_vreg_ok_reg;
  1941. if (lcdb->subtype == PM7325B) {
  1942. pd_mask = (u8)PM7325B_BOOST_EN_PULLDOWN_BIT;
  1943. pd_enable = (u8)PM7325B_BOOST_EN_PULLDOWN_BIT;
  1944. bst_ilim_en = 0;
  1945. bst_ps_step = 24;
  1946. bst_ps_min = PM7325B_MIN_BST_PS_MV;
  1947. dbc_bst = bst_dbc_us;
  1948. bst_vreg_ok_reg = (u8)PM7325B_LCDB_BST_VREG_OK_CTL_REG;
  1949. } else {
  1950. pd_mask = (u8)BOOST_DIS_PULLDOWN_BIT;
  1951. pd_enable = (u8)~BOOST_DIS_PULLDOWN_BIT;
  1952. bst_ilim_en = (u8)EN_BST_ILIM_BIT;
  1953. bst_ps_step = 10;
  1954. bst_ps_min = MIN_BST_PS_MA;
  1955. dbc_bst = dbc_us;
  1956. bst_vreg_ok_reg = (u8)LCDB_BST_VREG_OK_CTL_REG;
  1957. }
  1958. /* configure parameters only if LCDB is disabled */
  1959. if (!is_lcdb_enabled(lcdb)) {
  1960. if (lcdb->bst.pd != -EINVAL) {
  1961. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1962. LCDB_BST_PD_CTL_REG, pd_mask,
  1963. lcdb->bst.pd ? pd_enable : ~pd_enable);
  1964. if (rc < 0) {
  1965. pr_err("Failed to configure BST PD rc=%d\n",
  1966. rc);
  1967. return rc;
  1968. }
  1969. }
  1970. if (lcdb->bst.pd_strength != -EINVAL) {
  1971. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1972. LCDB_BST_PD_CTL_REG, BOOST_PD_STRENGTH_BIT,
  1973. lcdb->bst.pd_strength ?
  1974. BOOST_PD_STRENGTH_BIT : 0);
  1975. if (rc < 0) {
  1976. pr_err("Failed to configure NCP PD strength %s rc=%d\n",
  1977. lcdb->bst.pd_strength ?
  1978. "(strong)" : "(weak)", rc);
  1979. return rc;
  1980. }
  1981. }
  1982. if (lcdb->bst.ilim_ma != -EINVAL) {
  1983. if (lcdb->subtype == PM7325B) {
  1984. val = (lcdb->bst.ilim_ma - PM7325B_MIN_BST_ILIM_MA)
  1985. / PM7325B_BST_ILIM_MA_STEP;
  1986. } else {
  1987. val = (lcdb->bst.ilim_ma / MIN_BST_ILIM_MA) - 1;
  1988. }
  1989. val = (val & SET_BST_ILIM_MASK) | bst_ilim_en;
  1990. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  1991. LCDB_BST_ILIM_CTL_REG,
  1992. SET_BST_ILIM_MASK | bst_ilim_en, val);
  1993. if (rc < 0) {
  1994. pr_err("Failed to configure BST ilim_ma rc=%d\n",
  1995. rc);
  1996. return rc;
  1997. }
  1998. }
  1999. if (lcdb->bst.ps != -EINVAL) {
  2000. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2001. LCDB_PS_CTL_REG, EN_PS_BIT,
  2002. lcdb->bst.ps ? EN_PS_BIT : 0);
  2003. if (rc < 0) {
  2004. pr_err("Failed to disable BST PS rc=%d\n", rc);
  2005. return rc;
  2006. }
  2007. }
  2008. if (lcdb->bst.ps_threshold != -EINVAL) {
  2009. mask = (lcdb->subtype == PM660L) ?
  2010. PM660_PS_THRESH_MASK : PS_THRESH_MASK;
  2011. val = (lcdb->bst.ps_threshold - bst_ps_min) / bst_ps_step;
  2012. val = (val & mask) | EN_PS_BIT;
  2013. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2014. LCDB_PS_CTL_REG,
  2015. mask | EN_PS_BIT, val);
  2016. if (rc < 0) {
  2017. pr_err("Failed to configure BST PS threshold rc=%d\n",
  2018. rc);
  2019. return rc;
  2020. }
  2021. }
  2022. }
  2023. rc = qpnp_lcdb_get_voltage(lcdb, &lcdb->bst.voltage_mv, BST);
  2024. if (rc < 0) {
  2025. pr_err("Failed to get BST voltage rc=%d\n", rc);
  2026. return rc;
  2027. }
  2028. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  2029. bst_vreg_ok_reg, &val, 1);
  2030. if (rc < 0) {
  2031. pr_err("Failed to read bst_vreg_ok rc=%d\n", rc);
  2032. return rc;
  2033. }
  2034. lcdb->bst.vreg_ok_dbc_us = dbc_bst[val & VREG_OK_DEB_MASK];
  2035. if (lcdb->subtype == PM660L) {
  2036. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  2037. LCDB_SOFT_START_CTL_REG, &val, 1);
  2038. if (rc < 0) {
  2039. pr_err("Failed to read lcdb_soft_start_ctl rc=%d\n",
  2040. rc);
  2041. return rc;
  2042. }
  2043. lcdb->bst.soft_start_us = (val & SOFT_START_MASK) * 200 + 200;
  2044. if (!lcdb->bst.headroom_mv)
  2045. lcdb->bst.headroom_mv = PM660_BST_HEADROOM_DEFAULT_MV;
  2046. } else {
  2047. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  2048. LCDB_BST_SS_CTL_REG, &val, 1);
  2049. if (rc < 0) {
  2050. pr_err("Failed to read bst_soft_start_ctl rc=%d\n", rc);
  2051. return rc;
  2052. }
  2053. lcdb->bst.soft_start_us = soft_start_us[val & SOFT_START_MASK];
  2054. if (!lcdb->bst.headroom_mv)
  2055. lcdb->bst.headroom_mv = BST_HEADROOM_DEFAULT_MV;
  2056. }
  2057. return 0;
  2058. }
  2059. static void qpnp_lcdb_pmic_config(struct qpnp_lcdb *lcdb)
  2060. {
  2061. switch (lcdb->subtype) {
  2062. case PMI632:
  2063. case PM6150L:
  2064. case PM7325B:
  2065. lcdb->wa_flags |= FORCE_PD_ENABLE_WA;
  2066. break;
  2067. default:
  2068. break;
  2069. }
  2070. pr_debug("LCDB wa_flags = 0x%2x\n", lcdb->wa_flags);
  2071. }
  2072. static int qpnp_lcdb_hw_init(struct qpnp_lcdb *lcdb)
  2073. {
  2074. int rc = 0;
  2075. u8 val = 0;
  2076. qpnp_lcdb_pmic_config(lcdb);
  2077. if (lcdb->pwrdn_delay_ms != -EINVAL) {
  2078. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2079. LCDB_PWRUP_PWRDN_CTL_REG,
  2080. PWRDN_DELAY_MASK,
  2081. lcdb->pwrdn_delay_ms);
  2082. if (rc < 0)
  2083. return rc;
  2084. }
  2085. if (lcdb->pwrup_delay_ms != -EINVAL) {
  2086. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2087. LCDB_PWRUP_PWRDN_CTL_REG,
  2088. PWRUP_DELAY_MASK,
  2089. lcdb->pwrup_delay_ms << PWRUP_DELAY_SHIFT);
  2090. if (rc < 0)
  2091. return rc;
  2092. }
  2093. if (lcdb->pwrup_config != -EINVAL) {
  2094. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2095. LCDB_CONFIG_SEL_REG,
  2096. PWRUP_CONFIG_SEL_MASK,
  2097. lcdb->pwrup_config);
  2098. if (rc < 0)
  2099. return rc;
  2100. }
  2101. if (lcdb->high_p2_blk_ns != -EINVAL) {
  2102. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2103. PM7325B_LCDB_P2_BLANK_TIMER_REG,
  2104. HIGH_P2_BLK_SEL_MASK,
  2105. lcdb->high_p2_blk_ns << HIGH_P2_BLK_SEL_SHIFT);
  2106. if (rc < 0)
  2107. return rc;
  2108. }
  2109. if (lcdb->low_p2_blk_ns != -EINVAL) {
  2110. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2111. PM7325B_LCDB_P2_BLANK_TIMER_REG,
  2112. LOW_P2_BLK_SEL_MASK,
  2113. lcdb->low_p2_blk_ns);
  2114. if (rc < 0)
  2115. return rc;
  2116. }
  2117. if (lcdb->mpc_current_thr_ma != -EINVAL) {
  2118. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2119. PM7325B_LCDB_MPC_CTL_REG,
  2120. MPC_NCP_SD_SEL_MASK,
  2121. lcdb->mpc_current_thr_ma);
  2122. if (rc < 0)
  2123. return rc;
  2124. }
  2125. if (lcdb->ncp_symmetry) {
  2126. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2127. LCDB_NCP_OUTPUT_VOLTAGE_REG,
  2128. EN_NCP_VOUT_SYMMETRY_BIT,
  2129. EN_NCP_VOUT_SYMMETRY_BIT);
  2130. if (rc < 0)
  2131. return rc;
  2132. }
  2133. rc = qpnp_lcdb_init_bst(lcdb);
  2134. if (rc < 0) {
  2135. pr_err("Failed to initialize BOOST rc=%d\n", rc);
  2136. return rc;
  2137. }
  2138. rc = qpnp_lcdb_init_ldo(lcdb);
  2139. if (rc < 0) {
  2140. pr_err("Failed to initialize LDO rc=%d\n", rc);
  2141. return rc;
  2142. }
  2143. rc = qpnp_lcdb_init_ncp(lcdb);
  2144. if (rc < 0) {
  2145. pr_err("Failed to initialize NCP rc=%d\n", rc);
  2146. return rc;
  2147. }
  2148. if (lcdb->sc_irq >= 0 && lcdb->subtype != PM660L) {
  2149. lcdb->sc_count = 0;
  2150. rc = devm_request_threaded_irq(lcdb->dev, lcdb->sc_irq,
  2151. NULL, qpnp_lcdb_sc_irq_handler, IRQF_ONESHOT,
  2152. "qpnp_lcdb_sc_irq", lcdb);
  2153. if (rc < 0) {
  2154. pr_err("Unable to request sc(%d) irq rc=%d\n",
  2155. lcdb->sc_irq, rc);
  2156. return rc;
  2157. }
  2158. }
  2159. if (!is_lcdb_enabled(lcdb)) {
  2160. rc = qpnp_lcdb_read(lcdb, lcdb->base +
  2161. LCDB_MODULE_RDY_REG, &val, 1);
  2162. if (rc < 0) {
  2163. pr_err("Failed to read MODULE_RDY rc=%d\n", rc);
  2164. return rc;
  2165. }
  2166. if (!(val & MODULE_RDY_BIT)) {
  2167. rc = qpnp_lcdb_masked_write(lcdb, lcdb->base +
  2168. LCDB_MODULE_RDY_REG, MODULE_RDY_BIT,
  2169. MODULE_RDY_BIT);
  2170. if (rc < 0) {
  2171. pr_err("Failed to set MODULE RDY rc=%d\n", rc);
  2172. return rc;
  2173. }
  2174. }
  2175. } else {
  2176. /* module already enabled */
  2177. lcdb->lcdb_enabled = true;
  2178. }
  2179. return 0;
  2180. }
  2181. static int qpnp_lcdb_pwrup_dn_delay(int val, int *delay)
  2182. {
  2183. int i;
  2184. if (!is_between(val, PWRDN_DELAY_MIN_MS, PWRDN_DELAY_MAX_MS)) {
  2185. pr_err("Invalid PWR_UP_DN_DLY val %d (min=%d max=%d)\n",
  2186. val, PWRDN_DELAY_MIN_MS, PWRDN_DELAY_MAX_MS);
  2187. return -EINVAL;
  2188. }
  2189. for (i = 0; i < ARRAY_SIZE(pwrup_pwrdn_ms); i++) {
  2190. if (val == pwrup_pwrdn_ms[i]) {
  2191. *delay = i;
  2192. break;
  2193. }
  2194. }
  2195. return 0;
  2196. }
  2197. static int qpnp_lcdb_p2_blk_time(int val, int *time)
  2198. {
  2199. int i;
  2200. if (!is_between(val, pm7325b_p2_blk_ns[0], pm7325b_p2_blk_ns[7])) {
  2201. pr_err("Invalid P2_BLK_TIME val %d (min=%d max=%d)\n",
  2202. val, pm7325b_p2_blk_ns[0], pm7325b_p2_blk_ns[7]);
  2203. return -EINVAL;
  2204. }
  2205. for (i = 0; i < ARRAY_SIZE(pm7325b_p2_blk_ns); i++) {
  2206. if (val == pm7325b_p2_blk_ns[i]) {
  2207. *time = i;
  2208. break;
  2209. }
  2210. }
  2211. return 0;
  2212. }
  2213. static int qpnp_lcdb_mpc_current(int val, int *cur)
  2214. {
  2215. if (!is_between(val, MPC_CURRENT_MIN, MPC_CURRENT_MAX)) {
  2216. pr_err("Invalid MPC_CURRENT val %d (min=%d max=%d)\n",
  2217. val, MPC_CURRENT_MIN, MPC_CURRENT_MAX);
  2218. return -EINVAL;
  2219. }
  2220. *cur = (val - MPC_CURRENT_MIN) / MPC_CURRENT_STEP;
  2221. return 0;
  2222. }
  2223. static int qpnp_lcdb_parse_dt(struct qpnp_lcdb *lcdb)
  2224. {
  2225. int rc = 0;
  2226. u32 tmp;
  2227. const char *label;
  2228. struct device_node *temp, *node = lcdb->dev->of_node;
  2229. for_each_available_child_of_node(node, temp) {
  2230. rc = of_property_read_string(temp, "label", &label);
  2231. if (rc < 0) {
  2232. pr_err("Failed to read label rc=%d\n", rc);
  2233. return rc;
  2234. }
  2235. if (!strcmp(label, "ldo")) {
  2236. lcdb->ldo.node = temp;
  2237. rc = qpnp_lcdb_ldo_dt_init(lcdb);
  2238. } else if (!strcmp(label, "ncp")) {
  2239. lcdb->ncp.node = temp;
  2240. rc = qpnp_lcdb_ncp_dt_init(lcdb);
  2241. } else if (!strcmp(label, "bst")) {
  2242. lcdb->bst.node = temp;
  2243. rc = qpnp_lcdb_bst_dt_init(lcdb);
  2244. } else {
  2245. pr_err("Failed to identify label %s\n", label);
  2246. return -EINVAL;
  2247. }
  2248. if (rc < 0) {
  2249. pr_err("Failed to register %s module\n", label);
  2250. return rc;
  2251. }
  2252. }
  2253. if (of_property_read_bool(node, "qcom,ttw-enable")) {
  2254. rc = qpnp_lcdb_parse_ttw(lcdb);
  2255. if (rc < 0) {
  2256. pr_err("Failed to parse ttw-params rc=%d\n", rc);
  2257. return rc;
  2258. }
  2259. lcdb->ttw_enable = true;
  2260. }
  2261. lcdb->sc_irq = platform_get_irq_byname(lcdb->pdev, "sc-irq");
  2262. if (lcdb->sc_irq < 0)
  2263. pr_debug("sc irq is not defined\n");
  2264. lcdb->voltage_step_ramp =
  2265. of_property_read_bool(node, "qcom,voltage-step-ramp");
  2266. lcdb->ncp_symmetry =
  2267. of_property_read_bool(node, "qcom,ncp-symmetry");
  2268. lcdb->pwrdn_delay_ms = -EINVAL;
  2269. lcdb->pwrup_delay_ms = -EINVAL;
  2270. lcdb->pwrup_config = -EINVAL;
  2271. lcdb->high_p2_blk_ns = -EINVAL;
  2272. lcdb->low_p2_blk_ns = -EINVAL;
  2273. lcdb->mpc_current_thr_ma = -EINVAL;
  2274. rc = of_property_read_u32(node, "qcom,pwrdn-delay-ms", &tmp);
  2275. if (!rc) {
  2276. rc = qpnp_lcdb_pwrup_dn_delay(tmp, &lcdb->pwrdn_delay_ms);
  2277. if (rc < 0)
  2278. return rc;
  2279. }
  2280. rc = of_property_read_u32(node, "qcom,pwrup-delay-ms", &tmp);
  2281. if (!rc) {
  2282. rc = qpnp_lcdb_pwrup_dn_delay(tmp, &lcdb->pwrup_delay_ms);
  2283. if (rc < 0)
  2284. return rc;
  2285. }
  2286. rc = of_property_read_u32(node, "qcom,pwrup-config", &lcdb->pwrup_config);
  2287. if (!rc && lcdb->pwrup_config > PWRUP_CONFIG_MAX) {
  2288. pr_err("Invalid pwrup config %d, max=%d\n",
  2289. lcdb->pwrup_config, PWRUP_CONFIG_MAX);
  2290. return -EINVAL;
  2291. }
  2292. rc = of_property_read_u32(node, "qcom,high-p2-blank-time-ns", &tmp);
  2293. if (!rc) {
  2294. rc = qpnp_lcdb_p2_blk_time(tmp, &lcdb->high_p2_blk_ns);
  2295. if (rc < 0)
  2296. return rc;
  2297. }
  2298. rc = of_property_read_u32(node, "qcom,low-p2-blank-time-ns", &tmp);
  2299. if (!rc) {
  2300. rc = qpnp_lcdb_p2_blk_time(tmp, &lcdb->low_p2_blk_ns);
  2301. if (rc < 0)
  2302. return rc;
  2303. }
  2304. rc = of_property_read_u32(node, "qcom,mpc-current-thr-ma", &tmp);
  2305. if (!rc) {
  2306. rc = qpnp_lcdb_mpc_current(tmp, &lcdb->mpc_current_thr_ma);
  2307. if (rc < 0)
  2308. return rc;
  2309. }
  2310. return 0;
  2311. }
  2312. static int qpnp_lcdb_regulator_probe(struct platform_device *pdev)
  2313. {
  2314. int rc;
  2315. struct device_node *node;
  2316. struct qpnp_lcdb *lcdb;
  2317. const struct of_device_id *dev_id;
  2318. node = pdev->dev.of_node;
  2319. if (!node) {
  2320. pr_err("No nodes defined\n");
  2321. return -ENODEV;
  2322. }
  2323. lcdb = devm_kzalloc(&pdev->dev, sizeof(*lcdb), GFP_KERNEL);
  2324. if (!lcdb)
  2325. return -ENOMEM;
  2326. rc = of_property_read_u32(node, "reg", &lcdb->base);
  2327. if (rc < 0) {
  2328. pr_err("Failed to find reg node rc=%d\n", rc);
  2329. return rc;
  2330. }
  2331. lcdb->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  2332. if (!lcdb->regmap) {
  2333. pr_err("Failed to get the regmap handle rc=%d\n", rc);
  2334. return -EINVAL;
  2335. }
  2336. lcdb->subtype = (u8)(unsigned long)of_device_get_match_data(&pdev->dev);
  2337. lcdb->dev = &pdev->dev;
  2338. lcdb->pdev = pdev;
  2339. dev_id = of_match_device(lcdb->dev->driver->of_match_table, lcdb->dev);
  2340. lcdb->min_voltage_mv = (lcdb->subtype == PM7325B) ?
  2341. PM7325B_MIN_VOLTAGE_MV : MIN_VOLTAGE_MV;
  2342. lcdb->max_voltage_mv = (lcdb->subtype == PM7325B) ?
  2343. PM7325B_MAX_VOLTAGE_MV : MAX_VOLTAGE_MV;
  2344. mutex_init(&lcdb->lcdb_mutex);
  2345. mutex_init(&lcdb->read_write_mutex);
  2346. rc = qpnp_lcdb_parse_dt(lcdb);
  2347. if (rc < 0) {
  2348. pr_err("Failed to parse dt rc=%d\n", rc);
  2349. return rc;
  2350. }
  2351. rc = qpnp_lcdb_hw_init(lcdb);
  2352. if (rc < 0)
  2353. pr_err("Failed to initialize LCDB module rc=%d\n", rc);
  2354. else
  2355. pr_info("LCDB module: %s successfully registered! lcdb_en=%d ldo_voltage=%dmV ncp_voltage=%dmV bst_voltage=%dmV\n",
  2356. dev_id->compatible, lcdb->lcdb_enabled, lcdb->ldo.voltage_mv,
  2357. lcdb->ncp.voltage_mv, lcdb->bst.voltage_mv);
  2358. return rc;
  2359. }
  2360. static int qpnp_lcdb_regulator_remove(struct platform_device *pdev)
  2361. {
  2362. struct qpnp_lcdb *lcdb = dev_get_drvdata(&pdev->dev);
  2363. mutex_destroy(&lcdb->lcdb_mutex);
  2364. mutex_destroy(&lcdb->read_write_mutex);
  2365. return 0;
  2366. }
  2367. static const struct of_device_id lcdb_match_table[] = {
  2368. { .compatible = QPNP_LCDB_REGULATOR_DRIVER_NAME,
  2369. .data = (void *)PM_DEFAULT,},
  2370. { .compatible = QPNP_LCDB_REGULATOR_DRIVER_660,
  2371. .data = (void *)PM660L,},
  2372. { .compatible = QPNP_LCDB_REGULATOR_DRIVER_632,
  2373. .data = (void *)PMI632,},
  2374. { .compatible = QPNP_LCDB_REGULATOR_DRIVER_6150L,
  2375. .data = (void *)PM6150L,},
  2376. { .compatible = QPNP_LCDB_REGULATOR_DRIVER_7325B,
  2377. .data = (void *)PM7325B,},
  2378. { },
  2379. };
  2380. static struct platform_driver qpnp_lcdb_regulator_driver = {
  2381. .driver = {
  2382. .name = QPNP_LCDB_REGULATOR_DRIVER_NAME,
  2383. .of_match_table = lcdb_match_table,
  2384. },
  2385. .probe = qpnp_lcdb_regulator_probe,
  2386. .remove = qpnp_lcdb_regulator_remove,
  2387. };
  2388. static int __init qpnp_lcdb_regulator_init(void)
  2389. {
  2390. return platform_driver_register(&qpnp_lcdb_regulator_driver);
  2391. }
  2392. arch_initcall(qpnp_lcdb_regulator_init);
  2393. static void __exit qpnp_lcdb_regulator_exit(void)
  2394. {
  2395. platform_driver_unregister(&qpnp_lcdb_regulator_driver);
  2396. }
  2397. module_exit(qpnp_lcdb_regulator_exit);
  2398. MODULE_DESCRIPTION("QPNP LCDB regulator driver");
  2399. MODULE_LICENSE("GPL");