qcom_pm8008-regulator.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2019-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "PM8008: %s: " fmt, __func__
  6. #include <linux/delay.h>
  7. #include <linux/device.h>
  8. #include <linux/regmap.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/module.h>
  11. #include <linux/mutex.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/of.h>
  14. #include <linux/of_device.h>
  15. #include <linux/of_irq.h>
  16. #include <linux/pm.h>
  17. #include <linux/regulator/debug-regulator.h>
  18. #include <linux/regulator/driver.h>
  19. #include <linux/regulator/machine.h>
  20. #include <linux/regulator/of_regulator.h>
  21. #include <linux/string.h>
  22. #include "internal.h"
  23. #define pm8008_err(reg, message, ...) \
  24. pr_err("%s: " message, (reg)->rdesc.name, ##__VA_ARGS__)
  25. #define pm8008_debug(reg, message, ...) \
  26. pr_debug("%s: " message, (reg)->rdesc.name, ##__VA_ARGS__)
  27. #define STARTUP_DELAY_USEC 20
  28. #define VSET_STEP_SIZE_MV 1
  29. #define VSET_STEP_MV 8
  30. #define VSET_STEP_UV (VSET_STEP_MV * 1000)
  31. #define MISC_BASE 0x900
  32. #define MISC_CHIP_ENABLE_REG (MISC_BASE + 0x50)
  33. #define CHIP_ENABLE_BIT BIT(0)
  34. #define MISC_SHUTDOWN_CTRL_REG (MISC_BASE + 0x59)
  35. #define IGNORE_LDO_OCP_SHUTDOWN BIT(3)
  36. #define LDO_ENABLE_REG(base) (base + 0x46)
  37. #define ENABLE_BIT BIT(7)
  38. #define LDO_STATUS1_REG(base) (base + 0x08)
  39. #define VREG_OCP_BIT BIT(5)
  40. #define VREG_READY_BIT BIT(7)
  41. #define MODE_STATE_MASK GENMASK(1, 0)
  42. #define MODE_STATE_NPM 3
  43. #define MODE_STATE_LPM 2
  44. #define MODE_STATE_BYPASS 0
  45. #define LDO_VSET_LB_REG(base) (base + 0x40)
  46. #define LDO_MODE_CTL1_REG(base) (base + 0x45)
  47. #define MODE_PRIMARY_MASK GENMASK(2, 0)
  48. #define LDO_MODE_NPM 7
  49. #define LDO_MODE_LPM 4
  50. #define FORCED_BYPASS 2
  51. #define LDO_OCP_CTL1_REG(base) (base + 0x88)
  52. #define VREG_OCP_STATUS_CLR BIT(1)
  53. #define LDO_OCP_BROADCAST_EN_BIT BIT(2)
  54. #define LDO_STEPPER_CTL_REG(base) (base + 0x3b)
  55. #define STEP_RATE_MASK GENMASK(1, 0)
  56. /* Step rate in uV/us */
  57. #define PM8010_STEP_RATE 4800
  58. #define LDO_PD_CTL_REG(base) (base + 0xA0)
  59. #define STRONG_PD_EN_BIT BIT(7)
  60. #define PM8008_MAX_LDO 7
  61. enum pmic_subtype {
  62. PM8008_SUBTYPE,
  63. PM8010_SUBTYPE,
  64. };
  65. struct pm8008_chip {
  66. struct device *dev;
  67. struct regmap *regmap;
  68. struct regulator_dev *rdev;
  69. struct regulator_desc rdesc;
  70. struct mutex lock;
  71. int ocp_irq;
  72. unsigned int internal_enable_count;
  73. bool framework_enabled;
  74. bool aggr_enabled;
  75. bool suspended;
  76. };
  77. struct reg_init_data {
  78. u8 offset;
  79. u8 data;
  80. };
  81. struct regulator_data {
  82. char *name;
  83. char *supply_name;
  84. int min_uv;
  85. int max_uv;
  86. int hpm_min_load_ua;
  87. int min_dropout_uv;
  88. const struct reg_init_data *reg_init;
  89. unsigned int reg_init_size;
  90. };
  91. struct pm8008_regulator {
  92. struct device *dev;
  93. struct regmap *regmap;
  94. struct regulator_desc rdesc;
  95. struct regulator_dev *rdev;
  96. struct regulator *en_supply;
  97. struct device_node *of_node;
  98. struct pm8008_chip *chip;
  99. struct notifier_block nb;
  100. u16 base;
  101. int hpm_min_load_ua;
  102. int step_rate;
  103. bool enable_ocp_broadcast;
  104. bool chip_enabled;
  105. int mode;
  106. int uv;
  107. enum pmic_subtype pmic_subtype;
  108. };
  109. static const struct regulator_data pm8008_reg_data[PM8008_MAX_LDO] = {
  110. /* name parent min_uv max_uv hpm_load headroom_uv */
  111. {"l1", "vdd_l1_l2", 528000, 1504000, 30000, 225000},
  112. {"l2", "vdd_l1_l2", 528000, 1504000, 30000, 225000},
  113. {"l3", "vdd_l3_l4", 1504000, 3400000, 10000, 200000},
  114. {"l4", "vdd_l3_l4", 1504000, 3400000, 10000, 200000},
  115. {"l5", "vdd_l5", 1504000, 3400000, 10000, 300000},
  116. {"l6", "vdd_l6", 1504000, 3400000, 10000, 300000},
  117. {"l7", "vdd_l7", 1504000, 3400000, 10000, 300000},
  118. };
  119. static const struct reg_init_data pm8010_p300_reg_init_data[] = {
  120. {0x55, 0x8A},
  121. {0x77, 0x03},
  122. };
  123. static const struct reg_init_data pm8010_p600_reg_init_data[] = {
  124. {0x76, 0x07},
  125. {0x77, 0x03},
  126. };
  127. /*
  128. * PM8010 LDOs 3, 4, and 6 can physically output a minimum of 1808 mV. However,
  129. * 1504 mV is specified here to match PM8008 and to avoid the parent supply of
  130. * these regulators being stuck at an unnecessarily high voltage as a result of
  131. * the framework maintaining a minimum vote of 1808 mV + headroom at all times
  132. * (even when the LDOs are OFF). This would waste power. The LDO hardware
  133. * automatically rounds up programmed voltages to supported set points.
  134. */
  135. static const struct regulator_data pm8010_reg_data[PM8008_MAX_LDO] = {
  136. /* name parent min_uv max_uv hpm_load headroom_uv */
  137. {"l1", "vdd_l1_l2", 528000, 1544000, 30000, 100000},
  138. {"l2", "vdd_l1_l2", 528000, 1544000, 30000, 100000},
  139. {"l3", "vdd_l3_l4", 1504000, 3312000, 10000, 300000,
  140. pm8010_p300_reg_init_data, ARRAY_SIZE(pm8010_p300_reg_init_data)},
  141. {"l4", "vdd_l3_l4", 1504000, 3312000, 10000, 300000,
  142. pm8010_p300_reg_init_data, ARRAY_SIZE(pm8010_p300_reg_init_data)},
  143. {"l5", "vdd_l5", 1504000, 3544000, 10000, 300000,
  144. pm8010_p600_reg_init_data, ARRAY_SIZE(pm8010_p600_reg_init_data)},
  145. {"l6", "vdd_l6", 1504000, 3312000, 10000, 300000,
  146. pm8010_p300_reg_init_data, ARRAY_SIZE(pm8010_p300_reg_init_data)},
  147. {"l7", "vdd_l7", 1504000, 3544000, 10000, 300000,
  148. pm8010_p600_reg_init_data, ARRAY_SIZE(pm8010_p600_reg_init_data)},
  149. };
  150. /* common functions */
  151. static int pm8008_read(struct regmap *regmap, u16 reg, u8 *val, int count)
  152. {
  153. int rc;
  154. rc = regmap_bulk_read(regmap, reg, val, count);
  155. if (rc < 0)
  156. pr_err("failed to read 0x%04x\n", reg);
  157. return rc;
  158. }
  159. static int pm8008_write(struct regmap *regmap, u16 reg, const u8 *val,
  160. int count)
  161. {
  162. int rc;
  163. pr_debug("Writing 0x%02x to 0x%04x\n", val, reg);
  164. rc = regmap_bulk_write(regmap, reg, val, count);
  165. if (rc < 0)
  166. pr_err("failed to write 0x%04x\n", reg);
  167. return rc;
  168. }
  169. static int pm8008_masked_write(struct regmap *regmap, u16 reg, u8 mask,
  170. u8 val)
  171. {
  172. int rc;
  173. pr_debug("Writing 0x%02x to 0x%04x with mask 0x%02x\n", val, reg, mask);
  174. rc = regmap_update_bits(regmap, reg, mask, val);
  175. if (rc < 0)
  176. pr_err("failed to write 0x%02x to 0x%04x with mask 0x%02x\n",
  177. val, reg, mask);
  178. return rc;
  179. }
  180. static int pm8008_chip_aggregate(struct pm8008_chip *chip)
  181. {
  182. bool enable;
  183. int rc;
  184. lockdep_assert_held_once(&chip->lock);
  185. enable = chip->framework_enabled || chip->internal_enable_count;
  186. if (enable == chip->aggr_enabled)
  187. return 0;
  188. rc = pm8008_masked_write(chip->regmap, MISC_CHIP_ENABLE_REG,
  189. CHIP_ENABLE_BIT, enable ? CHIP_ENABLE_BIT : 0);
  190. if (rc < 0) {
  191. pm8008_err(chip, "failed to %s chip rc=%d\n",
  192. enable ? "enable" : "disable", rc);
  193. return rc;
  194. }
  195. chip->aggr_enabled = enable;
  196. pm8008_debug(chip, "chip %s\n", enable ? "enabled" : "disabled");
  197. return 0;
  198. }
  199. static int pm8008_chip_internal_enable(struct pm8008_regulator *pm8008_reg)
  200. {
  201. struct pm8008_chip *chip = pm8008_reg->chip;
  202. int rc;
  203. if (pm8008_reg->chip_enabled)
  204. return 0;
  205. mutex_lock(&pm8008_reg->chip->lock);
  206. chip->internal_enable_count++;
  207. rc = pm8008_chip_aggregate(chip);
  208. if (rc < 0) {
  209. chip->internal_enable_count--;
  210. goto done;
  211. }
  212. pm8008_reg->chip_enabled = true;
  213. done:
  214. mutex_unlock(&pm8008_reg->chip->lock);
  215. return rc;
  216. }
  217. static int pm8008_chip_internal_disable(struct pm8008_regulator *pm8008_reg)
  218. {
  219. struct pm8008_chip *chip = pm8008_reg->chip;
  220. int rc;
  221. if (!pm8008_reg->chip_enabled)
  222. return 0;
  223. mutex_lock(&pm8008_reg->chip->lock);
  224. if (chip->internal_enable_count == 0) {
  225. pm8008_err(chip, "unbalanced disable\n");
  226. rc = -EINVAL;
  227. goto done;
  228. }
  229. chip->internal_enable_count--;
  230. rc = pm8008_chip_aggregate(chip);
  231. if (rc < 0) {
  232. chip->internal_enable_count++;
  233. goto done;
  234. }
  235. pm8008_reg->chip_enabled = false;
  236. done:
  237. mutex_unlock(&pm8008_reg->chip->lock);
  238. return rc;
  239. }
  240. /* PM8008 LDO Regulator callbacks */
  241. static int pm8008_regulator_get_voltage(struct regulator_dev *rdev)
  242. {
  243. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  244. u8 vset_raw[2];
  245. int rc;
  246. if (pm8008_reg->chip->suspended)
  247. return pm8008_reg->uv;
  248. rc = pm8008_read(pm8008_reg->regmap,
  249. LDO_VSET_LB_REG(pm8008_reg->base),
  250. vset_raw, 2);
  251. if (rc < 0) {
  252. pm8008_err(pm8008_reg,
  253. "failed to read regulator voltage rc=%d\n", rc);
  254. return rc;
  255. }
  256. pm8008_debug(pm8008_reg, "VSET read [%x][%x]\n",
  257. vset_raw[1], vset_raw[0]);
  258. return (vset_raw[1] << 8 | vset_raw[0]) * 1000;
  259. }
  260. static int _pm8008_regulator_is_enabled(struct pm8008_regulator *pm8008_reg)
  261. {
  262. int rc;
  263. u8 reg;
  264. rc = pm8008_read(pm8008_reg->regmap,
  265. LDO_ENABLE_REG(pm8008_reg->base), &reg, 1);
  266. if (rc < 0) {
  267. pm8008_err(pm8008_reg, "failed to read enable reg rc=%d\n", rc);
  268. return rc;
  269. }
  270. return !!(reg & ENABLE_BIT);
  271. }
  272. static int pm8008_regulator_is_enabled(struct regulator_dev *rdev)
  273. {
  274. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  275. if (pm8008_reg->chip->suspended)
  276. return pm8008_reg->chip_enabled;
  277. return _pm8008_regulator_is_enabled(pm8008_reg);
  278. }
  279. static int pm8008_regulator_enable(struct regulator_dev *rdev)
  280. {
  281. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  282. int rc, rc2, current_uv, delay_us, delay_ms, retry_count = 10;
  283. u8 reg;
  284. if (pm8008_reg->chip->suspended) {
  285. if (pm8008_reg->chip_enabled)
  286. return 0;
  287. return -EPERM;
  288. }
  289. current_uv = pm8008_regulator_get_voltage(rdev);
  290. if (current_uv < 0) {
  291. pm8008_err(pm8008_reg, "failed to get current voltage rc=%d\n",
  292. current_uv);
  293. return current_uv;
  294. }
  295. rc = pm8008_chip_internal_enable(pm8008_reg);
  296. if (rc < 0) {
  297. pm8008_err(pm8008_reg, "failed to enable chip rc=%d\n", rc);
  298. return rc;
  299. }
  300. rc = pm8008_masked_write(pm8008_reg->regmap,
  301. LDO_ENABLE_REG(pm8008_reg->base),
  302. ENABLE_BIT, ENABLE_BIT);
  303. if (rc < 0) {
  304. pm8008_err(pm8008_reg,
  305. "failed to enable regulator rc=%d\n", rc);
  306. goto remove_en;
  307. }
  308. /*
  309. * Wait for the VREG_READY status bit to be set using a timeout delay
  310. * calculated from the current commanded voltage.
  311. */
  312. delay_us = STARTUP_DELAY_USEC
  313. + DIV_ROUND_UP(current_uv, pm8008_reg->step_rate);
  314. delay_ms = DIV_ROUND_UP(delay_us, 1000);
  315. /* Retry 10 times for VREG_READY before bailing out */
  316. while (retry_count--) {
  317. if (delay_ms > 20)
  318. msleep(delay_ms);
  319. else
  320. usleep_range(delay_us, delay_us + 100);
  321. rc = pm8008_read(pm8008_reg->regmap,
  322. LDO_STATUS1_REG(pm8008_reg->base), &reg, 1);
  323. if (rc < 0) {
  324. pm8008_err(pm8008_reg,
  325. "failed to read regulator status rc=%d\n", rc);
  326. goto disable_ldo;
  327. }
  328. if (reg & VREG_READY_BIT) {
  329. pm8008_debug(pm8008_reg, "regulator enabled\n");
  330. return 0;
  331. }
  332. }
  333. pm8008_err(pm8008_reg, "failed to enable regulator, VREG_READY not set\n");
  334. rc = -ETIME;
  335. disable_ldo:
  336. pm8008_masked_write(pm8008_reg->regmap,
  337. LDO_ENABLE_REG(pm8008_reg->base), ENABLE_BIT, 0);
  338. remove_en:
  339. rc2 = pm8008_chip_internal_disable(pm8008_reg);
  340. if (rc2 < 0)
  341. pm8008_err(pm8008_reg, "failed to disable chip rc=%d\n",
  342. rc2);
  343. return rc;
  344. }
  345. static int pm8008_regulator_disable(struct regulator_dev *rdev)
  346. {
  347. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  348. int rc;
  349. if (pm8008_reg->chip->suspended) {
  350. if (!pm8008_reg->chip_enabled)
  351. return 0;
  352. return -EPERM;
  353. }
  354. rc = pm8008_masked_write(pm8008_reg->regmap,
  355. LDO_ENABLE_REG(pm8008_reg->base),
  356. ENABLE_BIT, 0);
  357. if (rc < 0) {
  358. pm8008_err(pm8008_reg,
  359. "failed to disable regulator rc=%d\n", rc);
  360. return rc;
  361. }
  362. /* remove vote from chip enable regulator */
  363. rc = pm8008_chip_internal_disable(pm8008_reg);
  364. if (rc < 0) {
  365. pm8008_err(pm8008_reg, "failed to disable chip rc=%d\n",
  366. rc);
  367. return rc;
  368. }
  369. pm8008_debug(pm8008_reg, "regulator disabled\n");
  370. return 0;
  371. }
  372. static int pm8008_write_voltage(struct pm8008_regulator *pm8008_reg, int min_uv,
  373. int max_uv)
  374. {
  375. int rc = 0, mv;
  376. u8 vset_raw[2];
  377. mv = DIV_ROUND_UP(min_uv, 1000);
  378. if (mv * 1000 > max_uv) {
  379. pm8008_err(pm8008_reg,
  380. "requested voltage above maximum limit\n");
  381. return -EINVAL;
  382. }
  383. /*
  384. * Each LSB of regulator is 1mV and the voltage setpoint
  385. * should be multiple of 8mV(step).
  386. */
  387. mv = DIV_ROUND_UP(DIV_ROUND_UP(mv, VSET_STEP_MV) * VSET_STEP_MV,
  388. VSET_STEP_SIZE_MV);
  389. vset_raw[0] = mv & 0xff;
  390. vset_raw[1] = (mv & 0xff00) >> 8;
  391. rc = pm8008_write(pm8008_reg->regmap, LDO_VSET_LB_REG(pm8008_reg->base),
  392. vset_raw, 2);
  393. if (rc < 0) {
  394. pm8008_err(pm8008_reg, "failed to write voltage rc=%d\n", rc);
  395. return rc;
  396. }
  397. pm8008_reg->uv = mv * 1000;
  398. pm8008_debug(pm8008_reg, "VSET=[%x][%x]\n", vset_raw[1], vset_raw[0]);
  399. return 0;
  400. }
  401. static int pm8008_regulator_set_voltage_time(struct regulator_dev *rdev,
  402. int old_uV, int new_uv)
  403. {
  404. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  405. return DIV_ROUND_UP(abs(new_uv - old_uV), pm8008_reg->step_rate);
  406. }
  407. static int pm8008_regulator_set_voltage(struct regulator_dev *rdev,
  408. int min_uv, int max_uv, unsigned int *selector)
  409. {
  410. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  411. int rc;
  412. if (pm8008_reg->chip->suspended) {
  413. if (min_uv <= pm8008_reg->uv && pm8008_reg->uv <= max_uv)
  414. return 0;
  415. return -EPERM;
  416. }
  417. rc = pm8008_write_voltage(pm8008_reg, min_uv, max_uv);
  418. if (rc < 0)
  419. return rc;
  420. *selector = DIV_ROUND_UP(min_uv - pm8008_reg->rdesc.min_uV,
  421. VSET_STEP_UV);
  422. pm8008_debug(pm8008_reg, "voltage set to %d\n", min_uv);
  423. return 0;
  424. }
  425. static int pm8008_regulator_set_mode(struct regulator_dev *rdev,
  426. unsigned int mode)
  427. {
  428. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  429. int rc;
  430. u8 val = LDO_MODE_LPM;
  431. if (pm8008_reg->chip->suspended) {
  432. if (mode == pm8008_reg->mode)
  433. return 0;
  434. return -EPERM;
  435. }
  436. if (mode == REGULATOR_MODE_NORMAL)
  437. val = LDO_MODE_NPM;
  438. else if (mode == REGULATOR_MODE_IDLE)
  439. val = LDO_MODE_LPM;
  440. rc = pm8008_masked_write(pm8008_reg->regmap,
  441. LDO_MODE_CTL1_REG(pm8008_reg->base),
  442. MODE_PRIMARY_MASK, val);
  443. if (!rc) {
  444. pm8008_debug(pm8008_reg, "mode set to %d\n", val);
  445. pm8008_reg->mode = mode;
  446. }
  447. return rc;
  448. }
  449. static unsigned int pm8008_regulator_get_mode(struct regulator_dev *rdev)
  450. {
  451. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  452. int rc;
  453. u8 reg;
  454. if (pm8008_reg->chip->suspended)
  455. return pm8008_reg->mode;
  456. rc = pm8008_read(pm8008_reg->regmap,
  457. LDO_STATUS1_REG(pm8008_reg->base), &reg, 1);
  458. if (rc < 0) {
  459. pm8008_err(pm8008_reg, "failed to get mode rc=%d\n", rc);
  460. return rc;
  461. }
  462. return ((reg & MODE_STATE_MASK) == MODE_STATE_NPM)
  463. ? REGULATOR_MODE_NORMAL : REGULATOR_MODE_IDLE;
  464. }
  465. static int pm8008_regulator_set_load(struct regulator_dev *rdev, int load_uA)
  466. {
  467. struct pm8008_regulator *pm8008_reg = rdev_get_drvdata(rdev);
  468. int mode;
  469. if (load_uA >= pm8008_reg->hpm_min_load_ua)
  470. mode = REGULATOR_MODE_NORMAL;
  471. else
  472. mode = REGULATOR_MODE_IDLE;
  473. return pm8008_regulator_set_mode(rdev, mode);
  474. }
  475. static const struct regulator_ops pm8008_regulator_ops = {
  476. .enable = pm8008_regulator_enable,
  477. .disable = pm8008_regulator_disable,
  478. .is_enabled = pm8008_regulator_is_enabled,
  479. .set_voltage = pm8008_regulator_set_voltage,
  480. .get_voltage = pm8008_regulator_get_voltage,
  481. .list_voltage = regulator_list_voltage_linear,
  482. .set_mode = pm8008_regulator_set_mode,
  483. .get_mode = pm8008_regulator_get_mode,
  484. .set_load = pm8008_regulator_set_load,
  485. .set_voltage_time = pm8008_regulator_set_voltage_time,
  486. };
  487. static int pm8008_ldo_cb(struct notifier_block *nb, ulong event, void *data)
  488. {
  489. struct pm8008_regulator *pm8008_reg = container_of(nb,
  490. struct pm8008_regulator, nb);
  491. u8 val;
  492. int rc;
  493. if (event != REGULATOR_EVENT_OVER_CURRENT)
  494. return NOTIFY_OK;
  495. rc = pm8008_read(pm8008_reg->regmap,
  496. LDO_STATUS1_REG(pm8008_reg->base), &val, 1);
  497. if (rc < 0) {
  498. pm8008_err(pm8008_reg,
  499. "failed to read regulator status rc=%d\n", rc);
  500. goto error;
  501. }
  502. if (!(val & VREG_OCP_BIT))
  503. return NOTIFY_OK;
  504. pr_err("OCP triggered on %s\n", pm8008_reg->rdesc.name);
  505. /*
  506. * Toggle the OCP_STATUS_CLR bit to re-arm the OCP status for
  507. * the next OCP event
  508. */
  509. rc = pm8008_masked_write(pm8008_reg->regmap,
  510. LDO_OCP_CTL1_REG(pm8008_reg->base),
  511. VREG_OCP_STATUS_CLR, VREG_OCP_STATUS_CLR);
  512. if (rc < 0) {
  513. pm8008_err(pm8008_reg, "failed to write OCP_STATUS_CLR rc=%d\n",
  514. rc);
  515. goto error;
  516. }
  517. rc = pm8008_masked_write(pm8008_reg->regmap,
  518. LDO_OCP_CTL1_REG(pm8008_reg->base),
  519. VREG_OCP_STATUS_CLR, 0);
  520. if (rc < 0) {
  521. pm8008_err(pm8008_reg, "failed to write OCP_STATUS_CLR rc=%d\n",
  522. rc);
  523. goto error;
  524. }
  525. /* Notify the consumers about the OCP event */
  526. regulator_notifier_call_chain(pm8008_reg->rdev,
  527. REGULATOR_EVENT_OVER_CURRENT, NULL);
  528. error:
  529. return NOTIFY_OK;
  530. }
  531. static int pm8008_regulator_register_init(struct pm8008_regulator *pm8008_reg,
  532. const struct regulator_data *reg_data)
  533. {
  534. int i, rc;
  535. if (!reg_data->reg_init)
  536. return 0;
  537. for (i = 0; i < reg_data->reg_init_size; i++) {
  538. rc = pm8008_write(pm8008_reg->regmap,
  539. pm8008_reg->base + reg_data->reg_init[i].offset,
  540. &reg_data->reg_init[i].data, 1);
  541. if (rc < 0)
  542. return rc;
  543. }
  544. return 0;
  545. }
  546. static int pm8008_register_ldo(struct pm8008_regulator *pm8008_reg,
  547. const char *name)
  548. {
  549. struct regulator_config reg_config = {};
  550. struct regulator_init_data *init_data;
  551. struct device *dev = pm8008_reg->dev;
  552. struct device_node *reg_node = pm8008_reg->of_node;
  553. const struct regulator_data *reg_data;
  554. int rc, i, init_voltage, is_enabled;
  555. u32 base = 0;
  556. u8 reg;
  557. reg_data = pm8008_reg->pmic_subtype == PM8008_SUBTYPE ? pm8008_reg_data
  558. : pm8010_reg_data;
  559. /* get regulator data */
  560. for (i = 0; i < PM8008_MAX_LDO; i++)
  561. if (strnstr(name, reg_data[i].name, strlen(name)))
  562. break;
  563. if (i == PM8008_MAX_LDO) {
  564. pr_err("Invalid regulator name %s\n", name);
  565. return -EINVAL;
  566. }
  567. rc = of_property_read_u32(reg_node, "reg", &base);
  568. if (rc < 0) {
  569. pr_err("%s: failed to get regulator base rc=%d\n", name, rc);
  570. return rc;
  571. }
  572. pm8008_reg->base = base;
  573. rc = pm8008_regulator_register_init(pm8008_reg, &reg_data[i]);
  574. if (rc)
  575. return rc;
  576. pm8008_reg->hpm_min_load_ua = reg_data[i].hpm_min_load_ua;
  577. of_property_read_u32(reg_node, "qcom,hpm-min-load",
  578. &pm8008_reg->hpm_min_load_ua);
  579. init_voltage = -EINVAL;
  580. of_property_read_u32(reg_node, "qcom,init-voltage", &init_voltage);
  581. if (of_property_read_bool(reg_node, "qcom,strong-pd")) {
  582. rc = pm8008_masked_write(pm8008_reg->regmap,
  583. LDO_PD_CTL_REG(pm8008_reg->base),
  584. STRONG_PD_EN_BIT, STRONG_PD_EN_BIT);
  585. if (rc < 0) {
  586. pr_err("%s: failed to configure pull down rc=%d\n",
  587. name, rc);
  588. return rc;
  589. }
  590. }
  591. if (pm8008_reg->enable_ocp_broadcast) {
  592. rc = pm8008_masked_write(pm8008_reg->regmap,
  593. LDO_OCP_CTL1_REG(pm8008_reg->base),
  594. LDO_OCP_BROADCAST_EN_BIT,
  595. LDO_OCP_BROADCAST_EN_BIT);
  596. if (rc < 0) {
  597. pr_err("%s: failed to configure ocp broadcast rc=%d\n",
  598. name, rc);
  599. return rc;
  600. }
  601. }
  602. /* get slew rate */
  603. if (pm8008_reg->pmic_subtype == PM8008_SUBTYPE) {
  604. rc = pm8008_read(pm8008_reg->regmap,
  605. LDO_STEPPER_CTL_REG(pm8008_reg->base), &reg, 1);
  606. if (rc < 0) {
  607. pr_err("%s: failed to read step rate configuration rc=%d\n",
  608. name, rc);
  609. return rc;
  610. }
  611. pm8008_reg->step_rate = 38400 >> (reg & STEP_RATE_MASK);
  612. } else {
  613. pm8008_reg->step_rate = PM8010_STEP_RATE;
  614. }
  615. init_data = of_get_regulator_init_data(dev, reg_node,
  616. &pm8008_reg->rdesc);
  617. if (init_data == NULL) {
  618. pr_err("%s: failed to get regulator data\n", name);
  619. return -ENODATA;
  620. }
  621. if (!init_data->constraints.name) {
  622. pr_err("%s: regulator name missing\n", name);
  623. return -EINVAL;
  624. }
  625. /* configure the initial voltage for the regulator */
  626. if (init_voltage > 0) {
  627. rc = pm8008_write_voltage(pm8008_reg, init_voltage,
  628. init_data->constraints.max_uV);
  629. if (rc < 0)
  630. pr_err("%s: failed to set initial voltage rc=%d\n",
  631. name, rc);
  632. }
  633. init_data->constraints.input_uV = init_data->constraints.max_uV;
  634. init_data->constraints.valid_ops_mask |= REGULATOR_CHANGE_STATUS
  635. | REGULATOR_CHANGE_VOLTAGE
  636. | REGULATOR_CHANGE_MODE
  637. | REGULATOR_CHANGE_DRMS;
  638. reg_config.dev = dev;
  639. reg_config.init_data = init_data;
  640. reg_config.driver_data = pm8008_reg;
  641. reg_config.of_node = reg_node;
  642. pm8008_reg->rdesc.type = REGULATOR_VOLTAGE;
  643. pm8008_reg->rdesc.ops = &pm8008_regulator_ops;
  644. pm8008_reg->rdesc.name = init_data->constraints.name;
  645. pm8008_reg->rdesc.supply_name = reg_data[i].supply_name;
  646. pm8008_reg->rdesc.uV_step = VSET_STEP_UV;
  647. pm8008_reg->rdesc.min_uV = reg_data[i].min_uv;
  648. pm8008_reg->rdesc.n_voltages
  649. = ((reg_data[i].max_uv - reg_data[i].min_uv)
  650. / pm8008_reg->rdesc.uV_step) + 1;
  651. pm8008_reg->rdesc.min_dropout_uV = reg_data[i].min_dropout_uv;
  652. of_property_read_u32(reg_node, "qcom,min-dropout-voltage",
  653. &pm8008_reg->rdesc.min_dropout_uV);
  654. is_enabled = _pm8008_regulator_is_enabled(pm8008_reg);
  655. if (is_enabled < 0) {
  656. return is_enabled;
  657. } else if (is_enabled) {
  658. rc = pm8008_chip_internal_enable(pm8008_reg);
  659. if (rc)
  660. return rc;
  661. }
  662. pm8008_reg->rdev = devm_regulator_register(dev, &pm8008_reg->rdesc,
  663. &reg_config);
  664. if (IS_ERR(pm8008_reg->rdev)) {
  665. rc = PTR_ERR(pm8008_reg->rdev);
  666. pr_err("%s: failed to register regulator rc=%d\n",
  667. pm8008_reg->rdesc.name, rc);
  668. return rc;
  669. }
  670. pm8008_reg->uv = pm8008_regulator_get_voltage(pm8008_reg->rdev);
  671. pm8008_reg->mode = pm8008_regulator_get_mode(pm8008_reg->rdev);
  672. if (pm8008_reg->enable_ocp_broadcast) {
  673. pm8008_reg->nb.notifier_call = pm8008_ldo_cb;
  674. rc = devm_regulator_register_notifier(pm8008_reg->en_supply,
  675. &pm8008_reg->nb);
  676. if (rc < 0) {
  677. pr_err("Failed to register a regulator notifier rc=%d\n",
  678. rc);
  679. return rc;
  680. }
  681. }
  682. rc = devm_regulator_debug_register(dev, pm8008_reg->rdev);
  683. if (rc)
  684. pr_err("failed to register debug regulator rc=%d\n", rc);
  685. pr_debug("%s regulator registered\n", name);
  686. return 0;
  687. }
  688. static const struct of_device_id pm8008_regulator_match_table[] = {
  689. {
  690. .compatible = "qcom,pm8008-regulator",
  691. .data = (void *)(uintptr_t)PM8008_SUBTYPE,
  692. },
  693. {
  694. .compatible = "qcom,pm8010-regulator",
  695. .data = (void *)(uintptr_t)PM8010_SUBTYPE,
  696. },
  697. { },
  698. };
  699. /* PMIC probe and helper function */
  700. static int pm8008_parse_regulator(struct regmap *regmap, struct device *dev)
  701. {
  702. int rc = 0;
  703. const char *name;
  704. struct device_node *child;
  705. struct pm8008_regulator *pm8008_reg;
  706. struct regulator *en_supply;
  707. struct pm8008_chip *chip;
  708. const struct of_device_id *match;
  709. enum pmic_subtype pmic_subtype;
  710. bool ocp;
  711. match = of_match_node(pm8008_regulator_match_table, dev->of_node);
  712. if (match) {
  713. pmic_subtype = (uintptr_t)match->data;
  714. } else {
  715. dev_err(dev, "could not find compatible string match\n");
  716. return -ENODEV;
  717. }
  718. ocp = of_property_read_bool(dev->of_node, "qcom,enable-ocp-broadcast");
  719. en_supply = devm_regulator_get(dev, "pm8008_en");
  720. if (IS_ERR(en_supply)) {
  721. rc = PTR_ERR(en_supply);
  722. if (rc != -EPROBE_DEFER)
  723. dev_err(dev, "failed to get pm8008_en supply\n");
  724. return rc;
  725. }
  726. chip = rdev_get_drvdata(en_supply->rdev);
  727. if (!chip) {
  728. dev_err(dev, "failed to get pm8008_en supply data\n");
  729. return -ENODATA;
  730. }
  731. /* parse each subnode and register regulator for regulator child */
  732. for_each_available_child_of_node(dev->of_node, child) {
  733. pm8008_reg = devm_kzalloc(dev, sizeof(*pm8008_reg), GFP_KERNEL);
  734. if (!pm8008_reg)
  735. return -ENOMEM;
  736. pm8008_reg->regmap = regmap;
  737. pm8008_reg->of_node = child;
  738. pm8008_reg->dev = dev;
  739. pm8008_reg->enable_ocp_broadcast = ocp;
  740. pm8008_reg->en_supply = en_supply;
  741. pm8008_reg->chip = chip;
  742. pm8008_reg->pmic_subtype = pmic_subtype;
  743. rc = of_property_read_string(child, "regulator-name", &name);
  744. if (rc)
  745. continue;
  746. rc = pm8008_register_ldo(pm8008_reg, name);
  747. if (rc < 0) {
  748. pr_err("failed to register regulator %s rc=%d\n",
  749. name, rc);
  750. return rc;
  751. }
  752. }
  753. return 0;
  754. }
  755. static int pm8008_regulator_probe(struct platform_device *pdev)
  756. {
  757. int rc = 0;
  758. struct regmap *regmap;
  759. regmap = dev_get_regmap(pdev->dev.parent, NULL);
  760. if (!regmap) {
  761. pr_err("parent regmap is missing\n");
  762. return -EINVAL;
  763. }
  764. rc = pm8008_parse_regulator(regmap, &pdev->dev);
  765. if (rc < 0) {
  766. pr_err("failed to parse device tree rc=%d\n", rc);
  767. return rc;
  768. }
  769. return 0;
  770. }
  771. /* PM8008 chip enable regulator callbacks */
  772. static int pm8008_chip_enable(struct regulator_dev *rdev)
  773. {
  774. struct pm8008_chip *chip = rdev_get_drvdata(rdev);
  775. int rc;
  776. if (chip->suspended) {
  777. if (chip->framework_enabled)
  778. return 0;
  779. return -EPERM;
  780. }
  781. mutex_lock(&chip->lock);
  782. chip->framework_enabled = true;
  783. rc = pm8008_chip_aggregate(chip);
  784. if (rc < 0)
  785. chip->framework_enabled = false;
  786. mutex_unlock(&chip->lock);
  787. return rc;
  788. }
  789. static int pm8008_chip_disable(struct regulator_dev *rdev)
  790. {
  791. struct pm8008_chip *chip = rdev_get_drvdata(rdev);
  792. int rc;
  793. if (chip->suspended) {
  794. if (!chip->framework_enabled)
  795. return 0;
  796. return -EPERM;
  797. }
  798. mutex_lock(&chip->lock);
  799. chip->framework_enabled = false;
  800. rc = pm8008_chip_aggregate(chip);
  801. if (rc < 0)
  802. chip->framework_enabled = true;
  803. mutex_unlock(&chip->lock);
  804. return rc;
  805. }
  806. static int pm8008_chip_is_enabled(struct regulator_dev *rdev)
  807. {
  808. struct pm8008_chip *chip = rdev_get_drvdata(rdev);
  809. return chip->framework_enabled;
  810. }
  811. static const struct regulator_ops pm8008_chip_ops = {
  812. .enable = pm8008_chip_enable,
  813. .disable = pm8008_chip_disable,
  814. .is_enabled = pm8008_chip_is_enabled,
  815. };
  816. static int _pm8008_chip_is_enabled(struct pm8008_chip *chip)
  817. {
  818. int rc;
  819. u8 reg;
  820. rc = pm8008_read(chip->regmap, MISC_CHIP_ENABLE_REG, &reg, 1);
  821. if (rc < 0) {
  822. pm8008_err(chip, "failed to get chip state rc=%d\n", rc);
  823. return rc;
  824. }
  825. return !!(reg & CHIP_ENABLE_BIT);
  826. }
  827. static int pm8008_chip_init_regulator(struct pm8008_chip *chip)
  828. {
  829. struct regulator_config cfg = {};
  830. int rc = 0;
  831. cfg.dev = chip->dev;
  832. cfg.driver_data = chip;
  833. chip->rdesc.type = REGULATOR_VOLTAGE;
  834. chip->rdesc.ops = &pm8008_chip_ops;
  835. chip->rdesc.of_match = "qcom,pm8008-chip-en";
  836. chip->rdesc.name = "qcom,pm8008-chip-en";
  837. /*
  838. * Cache the physical hardware state in framework_enabled and
  839. * aggr_enabled so that the regulator is automatically disabled if no
  840. * framework or internal enable requests are made.
  841. */
  842. rc = _pm8008_chip_is_enabled(chip);
  843. if (rc < 0)
  844. return rc;
  845. chip->framework_enabled = rc;
  846. chip->aggr_enabled = chip->framework_enabled;
  847. chip->rdev = devm_regulator_register(chip->dev, &chip->rdesc, &cfg);
  848. if (IS_ERR(chip->rdev)) {
  849. rc = PTR_ERR(chip->rdev);
  850. chip->rdev = NULL;
  851. return rc;
  852. }
  853. rc = devm_regulator_debug_register(chip->dev, chip->rdev);
  854. if (rc)
  855. pr_err("failed to register debug regulator rc=%d\n", rc);
  856. return 0;
  857. }
  858. static irqreturn_t pm8008_ocp_irq(int irq, void *_chip)
  859. {
  860. struct pm8008_chip *chip = _chip;
  861. regulator_notifier_call_chain(chip->rdev, REGULATOR_EVENT_OVER_CURRENT,
  862. NULL);
  863. return IRQ_HANDLED;
  864. }
  865. static int pm8008_chip_probe(struct platform_device *pdev)
  866. {
  867. int rc = 0;
  868. struct pm8008_chip *chip;
  869. chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
  870. if (!chip)
  871. return -ENOMEM;
  872. chip->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  873. if (!chip->regmap) {
  874. pr_err("parent regmap is missing\n");
  875. return -EINVAL;
  876. }
  877. chip->dev = &pdev->dev;
  878. mutex_init(&chip->lock);
  879. /* Register chip enable regulator */
  880. rc = pm8008_chip_init_regulator(chip);
  881. if (rc < 0) {
  882. pr_err("Failed to register chip enable regulator rc=%d\n", rc);
  883. return rc;
  884. }
  885. chip->ocp_irq = of_irq_get_byname(chip->dev->of_node, "ocp");
  886. if (chip->ocp_irq < 0) {
  887. pr_debug("Failed to get pm8008-ocp-irq\n");
  888. } else {
  889. rc = devm_request_threaded_irq(chip->dev, chip->ocp_irq, NULL,
  890. pm8008_ocp_irq, IRQF_ONESHOT,
  891. "ocp", chip);
  892. if (rc < 0) {
  893. pr_err("Failed to request 'pm8008-ocp-irq' rc=%d\n",
  894. rc);
  895. return rc;
  896. }
  897. /* Ignore PMIC shutdown for LDO OCP event */
  898. rc = pm8008_masked_write(chip->regmap, MISC_SHUTDOWN_CTRL_REG,
  899. IGNORE_LDO_OCP_SHUTDOWN, IGNORE_LDO_OCP_SHUTDOWN);
  900. if (rc < 0) {
  901. pr_err("Failed to write MISC_SHUTDOWN register rc=%d\n",
  902. rc);
  903. return rc;
  904. }
  905. }
  906. platform_set_drvdata(pdev, chip);
  907. pr_debug("PM8008 chip registered\n");
  908. return 0;
  909. }
  910. static int pm8008_chip_remove(struct platform_device *pdev)
  911. {
  912. struct pm8008_chip *chip = platform_get_drvdata(pdev);
  913. int rc;
  914. rc = pm8008_masked_write(chip->regmap, MISC_CHIP_ENABLE_REG,
  915. CHIP_ENABLE_BIT, 0);
  916. if (rc < 0)
  917. pr_err("failed to disable chip rc=%d\n", rc);
  918. return 0;
  919. }
  920. #ifdef CONFIG_PM_SLEEP
  921. static int pm8008_chip_suspend(struct device *dev)
  922. {
  923. struct pm8008_chip *chip = dev_get_drvdata(dev);
  924. chip->suspended = true;
  925. return 0;
  926. }
  927. static int pm8008_chip_resume(struct device *dev)
  928. {
  929. struct pm8008_chip *chip = dev_get_drvdata(dev);
  930. chip->suspended = false;
  931. return 0;
  932. }
  933. #endif
  934. static struct platform_driver pm8008_regulator_driver = {
  935. .driver = {
  936. .name = "qcom,pm8008-regulator",
  937. .of_match_table = pm8008_regulator_match_table,
  938. },
  939. .probe = pm8008_regulator_probe,
  940. };
  941. static const struct of_device_id pm8008_chip_match_table[] = {
  942. {
  943. .compatible = "qcom,pm8008-chip",
  944. },
  945. { },
  946. };
  947. static const struct dev_pm_ops pm8008_chip_pm_ops = {
  948. SET_SYSTEM_SLEEP_PM_OPS(pm8008_chip_suspend, pm8008_chip_resume)
  949. };
  950. static struct platform_driver pm8008_chip_driver = {
  951. .driver = {
  952. .name = "qcom,pm8008-chip",
  953. .pm = &pm8008_chip_pm_ops,
  954. .of_match_table = pm8008_chip_match_table,
  955. },
  956. .probe = pm8008_chip_probe,
  957. .remove = pm8008_chip_remove,
  958. };
  959. static int __init pm8008_regulator_init(void)
  960. {
  961. int rc;
  962. rc = platform_driver_register(&pm8008_chip_driver);
  963. if (rc)
  964. return rc;
  965. return platform_driver_register(&pm8008_regulator_driver);
  966. }
  967. module_init(pm8008_regulator_init);
  968. static void __exit pm8008_regulator_exit(void)
  969. {
  970. platform_driver_unregister(&pm8008_regulator_driver);
  971. platform_driver_unregister(&pm8008_chip_driver);
  972. }
  973. module_exit(pm8008_regulator_exit);
  974. MODULE_DESCRIPTION("QPNP PM8008 PMIC Regulator Driver");
  975. MODULE_LICENSE("GPL");