pinctrl-sun6i-a31.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /*
  2. * Allwinner A31 SoCs pinctrl driver.
  3. *
  4. * Copyright (C) 2014 Maxime Ripard
  5. *
  6. * Maxime Ripard <[email protected]>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/of.h>
  15. #include <linux/of_device.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include "pinctrl-sunxi.h"
  18. static const struct sunxi_desc_pin sun6i_a31_pins[] = {
  19. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
  20. SUNXI_FUNCTION(0x0, "gpio_in"),
  21. SUNXI_FUNCTION(0x1, "gpio_out"),
  22. SUNXI_FUNCTION(0x2, "gmac"), /* TXD0 */
  23. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  24. PINCTRL_SUN6I_A31), /* D0 */
  25. SUNXI_FUNCTION(0x4, "uart1"), /* DTR */
  26. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PA_EINT0 */
  27. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
  28. SUNXI_FUNCTION(0x0, "gpio_in"),
  29. SUNXI_FUNCTION(0x1, "gpio_out"),
  30. SUNXI_FUNCTION(0x2, "gmac"), /* TXD1 */
  31. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  32. PINCTRL_SUN6I_A31), /* D1 */
  33. SUNXI_FUNCTION(0x4, "uart1"), /* DSR */
  34. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), /* PA_EINT1 */
  35. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
  36. SUNXI_FUNCTION(0x0, "gpio_in"),
  37. SUNXI_FUNCTION(0x1, "gpio_out"),
  38. SUNXI_FUNCTION(0x2, "gmac"), /* TXD2 */
  39. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  40. PINCTRL_SUN6I_A31), /* D2 */
  41. SUNXI_FUNCTION(0x4, "uart1"), /* DCD */
  42. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)), /* PA_EINT2 */
  43. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
  44. SUNXI_FUNCTION(0x0, "gpio_in"),
  45. SUNXI_FUNCTION(0x1, "gpio_out"),
  46. SUNXI_FUNCTION(0x2, "gmac"), /* TXD3 */
  47. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  48. PINCTRL_SUN6I_A31), /* D3 */
  49. SUNXI_FUNCTION(0x4, "uart1"), /* RING */
  50. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)), /* PA_EINT3 */
  51. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
  52. SUNXI_FUNCTION(0x0, "gpio_in"),
  53. SUNXI_FUNCTION(0x1, "gpio_out"),
  54. SUNXI_FUNCTION(0x2, "gmac"), /* TXD4 */
  55. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  56. PINCTRL_SUN6I_A31), /* D4 */
  57. SUNXI_FUNCTION(0x4, "uart1"), /* TX */
  58. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)), /* PA_EINT4 */
  59. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
  60. SUNXI_FUNCTION(0x0, "gpio_in"),
  61. SUNXI_FUNCTION(0x1, "gpio_out"),
  62. SUNXI_FUNCTION(0x2, "gmac"), /* TXD5 */
  63. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  64. PINCTRL_SUN6I_A31), /* D5 */
  65. SUNXI_FUNCTION(0x4, "uart1"), /* RX */
  66. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)), /* PA_EINT5 */
  67. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
  68. SUNXI_FUNCTION(0x0, "gpio_in"),
  69. SUNXI_FUNCTION(0x1, "gpio_out"),
  70. SUNXI_FUNCTION(0x2, "gmac"), /* TXD6 */
  71. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  72. PINCTRL_SUN6I_A31), /* D6 */
  73. SUNXI_FUNCTION(0x4, "uart1"), /* RTS */
  74. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)), /* PA_EINT6 */
  75. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
  76. SUNXI_FUNCTION(0x0, "gpio_in"),
  77. SUNXI_FUNCTION(0x1, "gpio_out"),
  78. SUNXI_FUNCTION(0x2, "gmac"), /* TXD7 */
  79. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  80. PINCTRL_SUN6I_A31), /* D7 */
  81. SUNXI_FUNCTION(0x4, "uart1"), /* CTS */
  82. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)), /* PA_EINT7 */
  83. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
  84. SUNXI_FUNCTION(0x0, "gpio_in"),
  85. SUNXI_FUNCTION(0x1, "gpio_out"),
  86. SUNXI_FUNCTION(0x2, "gmac"), /* TXCLK */
  87. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  88. PINCTRL_SUN6I_A31), /* D8 */
  89. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)), /* PA_EINT8 */
  90. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
  91. SUNXI_FUNCTION(0x0, "gpio_in"),
  92. SUNXI_FUNCTION(0x1, "gpio_out"),
  93. SUNXI_FUNCTION(0x2, "gmac"), /* TXEN */
  94. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  95. PINCTRL_SUN6I_A31), /* D9 */
  96. SUNXI_FUNCTION(0x4, "mmc3"), /* CMD */
  97. SUNXI_FUNCTION(0x5, "mmc2"), /* CMD */
  98. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)), /* PA_EINT9 */
  99. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 10),
  100. SUNXI_FUNCTION(0x0, "gpio_in"),
  101. SUNXI_FUNCTION(0x1, "gpio_out"),
  102. SUNXI_FUNCTION(0x2, "gmac"), /* GTXCLK */
  103. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  104. PINCTRL_SUN6I_A31), /* D10 */
  105. SUNXI_FUNCTION(0x4, "mmc3"), /* CLK */
  106. SUNXI_FUNCTION(0x5, "mmc2"), /* CLK */
  107. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)), /* PA_EINT10 */
  108. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 11),
  109. SUNXI_FUNCTION(0x0, "gpio_in"),
  110. SUNXI_FUNCTION(0x1, "gpio_out"),
  111. SUNXI_FUNCTION(0x2, "gmac"), /* RXD0 */
  112. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  113. PINCTRL_SUN6I_A31), /* D11 */
  114. SUNXI_FUNCTION(0x4, "mmc3"), /* D0 */
  115. SUNXI_FUNCTION(0x5, "mmc2"), /* D0 */
  116. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)), /* PA_EINT11 */
  117. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 12),
  118. SUNXI_FUNCTION(0x0, "gpio_in"),
  119. SUNXI_FUNCTION(0x1, "gpio_out"),
  120. SUNXI_FUNCTION(0x2, "gmac"), /* RXD1 */
  121. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  122. PINCTRL_SUN6I_A31), /* D12 */
  123. SUNXI_FUNCTION(0x4, "mmc3"), /* D1 */
  124. SUNXI_FUNCTION(0x5, "mmc2"), /* D1 */
  125. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)), /* PA_EINT12 */
  126. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 13),
  127. SUNXI_FUNCTION(0x0, "gpio_in"),
  128. SUNXI_FUNCTION(0x1, "gpio_out"),
  129. SUNXI_FUNCTION(0x2, "gmac"), /* RXD2 */
  130. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  131. PINCTRL_SUN6I_A31), /* D13 */
  132. SUNXI_FUNCTION(0x4, "mmc3"), /* D2 */
  133. SUNXI_FUNCTION(0x5, "mmc2"), /* D2 */
  134. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)), /* PA_EINT13 */
  135. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 14),
  136. SUNXI_FUNCTION(0x0, "gpio_in"),
  137. SUNXI_FUNCTION(0x1, "gpio_out"),
  138. SUNXI_FUNCTION(0x2, "gmac"), /* RXD3 */
  139. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  140. PINCTRL_SUN6I_A31), /* D14 */
  141. SUNXI_FUNCTION(0x4, "mmc3"), /* D3 */
  142. SUNXI_FUNCTION(0x5, "mmc2"), /* D3 */
  143. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)), /* PA_EINT14 */
  144. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 15),
  145. SUNXI_FUNCTION(0x0, "gpio_in"),
  146. SUNXI_FUNCTION(0x1, "gpio_out"),
  147. SUNXI_FUNCTION(0x2, "gmac"), /* RXD4 */
  148. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  149. PINCTRL_SUN6I_A31), /* D15 */
  150. SUNXI_FUNCTION(0x4, "clk_out_a"),
  151. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)), /* PA_EINT15 */
  152. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 16),
  153. SUNXI_FUNCTION(0x0, "gpio_in"),
  154. SUNXI_FUNCTION(0x1, "gpio_out"),
  155. SUNXI_FUNCTION(0x2, "gmac"), /* RXD5 */
  156. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  157. PINCTRL_SUN6I_A31), /* D16 */
  158. SUNXI_FUNCTION(0x4, "dmic"), /* CLK */
  159. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)), /* PA_EINT16 */
  160. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 17),
  161. SUNXI_FUNCTION(0x0, "gpio_in"),
  162. SUNXI_FUNCTION(0x1, "gpio_out"),
  163. SUNXI_FUNCTION(0x2, "gmac"), /* RXD6 */
  164. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  165. PINCTRL_SUN6I_A31), /* D17 */
  166. SUNXI_FUNCTION(0x4, "dmic"), /* DIN */
  167. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)), /* PA_EINT17 */
  168. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 18),
  169. SUNXI_FUNCTION(0x0, "gpio_in"),
  170. SUNXI_FUNCTION(0x1, "gpio_out"),
  171. SUNXI_FUNCTION(0x2, "gmac"), /* RXD7 */
  172. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  173. PINCTRL_SUN6I_A31), /* D18 */
  174. SUNXI_FUNCTION(0x4, "clk_out_b"),
  175. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)), /* PA_EINT18 */
  176. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 19),
  177. SUNXI_FUNCTION(0x0, "gpio_in"),
  178. SUNXI_FUNCTION(0x1, "gpio_out"),
  179. SUNXI_FUNCTION(0x2, "gmac"), /* RXDV */
  180. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  181. PINCTRL_SUN6I_A31), /* D19 */
  182. SUNXI_FUNCTION(0x4, "pwm3"), /* Positive */
  183. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)), /* PA_EINT19 */
  184. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 20),
  185. SUNXI_FUNCTION(0x0, "gpio_in"),
  186. SUNXI_FUNCTION(0x1, "gpio_out"),
  187. SUNXI_FUNCTION(0x2, "gmac"), /* RXCLK */
  188. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  189. PINCTRL_SUN6I_A31), /* D20 */
  190. SUNXI_FUNCTION(0x4, "pwm3"), /* Negative */
  191. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)), /* PA_EINT20 */
  192. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 21),
  193. SUNXI_FUNCTION(0x0, "gpio_in"),
  194. SUNXI_FUNCTION(0x1, "gpio_out"),
  195. SUNXI_FUNCTION(0x2, "gmac"), /* TXERR */
  196. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  197. PINCTRL_SUN6I_A31), /* D21 */
  198. SUNXI_FUNCTION(0x4, "spi3"), /* CS0 */
  199. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 21)), /* PA_EINT21 */
  200. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 22),
  201. SUNXI_FUNCTION(0x0, "gpio_in"),
  202. SUNXI_FUNCTION(0x1, "gpio_out"),
  203. SUNXI_FUNCTION(0x2, "gmac"), /* RXERR */
  204. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  205. PINCTRL_SUN6I_A31), /* D22 */
  206. SUNXI_FUNCTION(0x4, "spi3"), /* CLK */
  207. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 22)), /* PA_EINT22 */
  208. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 23),
  209. SUNXI_FUNCTION(0x0, "gpio_in"),
  210. SUNXI_FUNCTION(0x1, "gpio_out"),
  211. SUNXI_FUNCTION(0x2, "gmac"), /* COL */
  212. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  213. PINCTRL_SUN6I_A31), /* D23 */
  214. SUNXI_FUNCTION(0x4, "spi3"), /* MOSI */
  215. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 23)), /* PA_EINT23 */
  216. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 24),
  217. SUNXI_FUNCTION(0x0, "gpio_in"),
  218. SUNXI_FUNCTION(0x1, "gpio_out"),
  219. SUNXI_FUNCTION(0x2, "gmac"), /* CRS */
  220. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  221. PINCTRL_SUN6I_A31), /* CLK */
  222. SUNXI_FUNCTION(0x4, "spi3"), /* MISO */
  223. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 24)), /* PA_EINT24 */
  224. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 25),
  225. SUNXI_FUNCTION(0x0, "gpio_in"),
  226. SUNXI_FUNCTION(0x1, "gpio_out"),
  227. SUNXI_FUNCTION(0x2, "gmac"), /* CLKIN */
  228. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  229. PINCTRL_SUN6I_A31), /* DE */
  230. SUNXI_FUNCTION(0x4, "spi3"), /* CS1 */
  231. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 25)), /* PA_EINT25 */
  232. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 26),
  233. SUNXI_FUNCTION(0x0, "gpio_in"),
  234. SUNXI_FUNCTION(0x1, "gpio_out"),
  235. SUNXI_FUNCTION(0x2, "gmac"), /* MDC */
  236. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  237. PINCTRL_SUN6I_A31), /* HSYNC */
  238. SUNXI_FUNCTION(0x4, "clk_out_c"),
  239. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 26)), /* PA_EINT26 */
  240. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 27),
  241. SUNXI_FUNCTION(0x0, "gpio_in"),
  242. SUNXI_FUNCTION(0x1, "gpio_out"),
  243. SUNXI_FUNCTION(0x2, "gmac"), /* MDIO */
  244. SUNXI_FUNCTION_VARIANT(0x3, "lcd1",
  245. PINCTRL_SUN6I_A31), /* VSYNC */
  246. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 27)), /* PA_EINT27 */
  247. /* Hole */
  248. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
  249. SUNXI_FUNCTION(0x0, "gpio_in"),
  250. SUNXI_FUNCTION(0x1, "gpio_out"),
  251. SUNXI_FUNCTION(0x2, "i2s0"), /* MCLK */
  252. SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
  253. SUNXI_FUNCTION_VARIANT(0x4, "csi",
  254. PINCTRL_SUN6I_A31), /* MCLK1 */
  255. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)), /* PB_EINT0 */
  256. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
  257. SUNXI_FUNCTION(0x0, "gpio_in"),
  258. SUNXI_FUNCTION(0x1, "gpio_out"),
  259. SUNXI_FUNCTION(0x2, "i2s0"), /* BCLK */
  260. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)), /* PB_EINT1 */
  261. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
  262. SUNXI_FUNCTION(0x0, "gpio_in"),
  263. SUNXI_FUNCTION(0x1, "gpio_out"),
  264. SUNXI_FUNCTION(0x2, "i2s0"), /* LRCK */
  265. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)), /* PB_EINT2 */
  266. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
  267. SUNXI_FUNCTION(0x0, "gpio_in"),
  268. SUNXI_FUNCTION(0x1, "gpio_out"),
  269. SUNXI_FUNCTION(0x2, "i2s0"), /* DO0 */
  270. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)), /* PB_EINT3 */
  271. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 4),
  272. SUNXI_FUNCTION(0x0, "gpio_in"),
  273. SUNXI_FUNCTION(0x1, "gpio_out"),
  274. SUNXI_FUNCTION(0x2, "i2s0"), /* DO1 */
  275. SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
  276. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)), /* PB_EINT4 */
  277. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 5),
  278. SUNXI_FUNCTION(0x0, "gpio_in"),
  279. SUNXI_FUNCTION(0x1, "gpio_out"),
  280. SUNXI_FUNCTION(0x2, "i2s0"), /* DO2 */
  281. SUNXI_FUNCTION(0x3, "uart3"), /* TX */
  282. SUNXI_FUNCTION(0x4, "i2c3"), /* SCK */
  283. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)), /* PB_EINT5 */
  284. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 6),
  285. SUNXI_FUNCTION(0x0, "gpio_in"),
  286. SUNXI_FUNCTION(0x1, "gpio_out"),
  287. SUNXI_FUNCTION(0x2, "i2s0"), /* DO3 */
  288. SUNXI_FUNCTION(0x3, "uart3"), /* RX */
  289. SUNXI_FUNCTION(0x4, "i2c3"), /* SDA */
  290. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)), /* PB_EINT6 */
  291. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 7),
  292. SUNXI_FUNCTION(0x0, "gpio_in"),
  293. SUNXI_FUNCTION(0x1, "gpio_out"),
  294. SUNXI_FUNCTION(0x3, "i2s0"), /* DI */
  295. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 7)), /* PB_EINT7 */
  296. /* Hole */
  297. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
  298. SUNXI_FUNCTION(0x0, "gpio_in"),
  299. SUNXI_FUNCTION(0x1, "gpio_out"),
  300. SUNXI_FUNCTION(0x2, "nand0"), /* WE */
  301. SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
  302. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
  303. SUNXI_FUNCTION(0x0, "gpio_in"),
  304. SUNXI_FUNCTION(0x1, "gpio_out"),
  305. SUNXI_FUNCTION(0x2, "nand0"), /* ALE */
  306. SUNXI_FUNCTION(0x3, "spi0")), /* MISO */
  307. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
  308. SUNXI_FUNCTION(0x0, "gpio_in"),
  309. SUNXI_FUNCTION(0x1, "gpio_out"),
  310. SUNXI_FUNCTION(0x2, "nand0"), /* CLE */
  311. SUNXI_FUNCTION(0x3, "spi0")), /* CLK */
  312. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
  313. SUNXI_FUNCTION(0x0, "gpio_in"),
  314. SUNXI_FUNCTION(0x1, "gpio_out"),
  315. SUNXI_FUNCTION(0x2, "nand0")), /* CE1 */
  316. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
  317. SUNXI_FUNCTION(0x0, "gpio_in"),
  318. SUNXI_FUNCTION(0x1, "gpio_out"),
  319. SUNXI_FUNCTION(0x2, "nand0")), /* CE0 */
  320. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
  321. SUNXI_FUNCTION(0x0, "gpio_in"),
  322. SUNXI_FUNCTION(0x1, "gpio_out"),
  323. SUNXI_FUNCTION(0x2, "nand0")), /* RE */
  324. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
  325. SUNXI_FUNCTION(0x0, "gpio_in"),
  326. SUNXI_FUNCTION(0x1, "gpio_out"),
  327. SUNXI_FUNCTION(0x2, "nand0"), /* RB0 */
  328. SUNXI_FUNCTION(0x3, "mmc2"), /* CMD */
  329. SUNXI_FUNCTION(0x4, "mmc3")), /* CMD */
  330. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
  331. SUNXI_FUNCTION(0x0, "gpio_in"),
  332. SUNXI_FUNCTION(0x1, "gpio_out"),
  333. SUNXI_FUNCTION(0x2, "nand0"), /* RB1 */
  334. SUNXI_FUNCTION(0x3, "mmc2"), /* CLK */
  335. SUNXI_FUNCTION(0x4, "mmc3")), /* CLK */
  336. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
  337. SUNXI_FUNCTION(0x0, "gpio_in"),
  338. SUNXI_FUNCTION(0x1, "gpio_out"),
  339. SUNXI_FUNCTION(0x2, "nand0"), /* DQ0 */
  340. SUNXI_FUNCTION(0x3, "mmc2"), /* D0 */
  341. SUNXI_FUNCTION(0x4, "mmc3")), /* D0 */
  342. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
  343. SUNXI_FUNCTION(0x0, "gpio_in"),
  344. SUNXI_FUNCTION(0x1, "gpio_out"),
  345. SUNXI_FUNCTION(0x2, "nand0"), /* DQ1 */
  346. SUNXI_FUNCTION(0x3, "mmc2"), /* D1 */
  347. SUNXI_FUNCTION(0x4, "mmc3")), /* D1 */
  348. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
  349. SUNXI_FUNCTION(0x0, "gpio_in"),
  350. SUNXI_FUNCTION(0x1, "gpio_out"),
  351. SUNXI_FUNCTION(0x2, "nand0"), /* DQ2 */
  352. SUNXI_FUNCTION(0x3, "mmc2"), /* D2 */
  353. SUNXI_FUNCTION(0x4, "mmc3")), /* D2 */
  354. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
  355. SUNXI_FUNCTION(0x0, "gpio_in"),
  356. SUNXI_FUNCTION(0x1, "gpio_out"),
  357. SUNXI_FUNCTION(0x2, "nand0"), /* DQ3 */
  358. SUNXI_FUNCTION(0x3, "mmc2"), /* D3 */
  359. SUNXI_FUNCTION(0x4, "mmc3")), /* D3 */
  360. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
  361. SUNXI_FUNCTION(0x0, "gpio_in"),
  362. SUNXI_FUNCTION(0x1, "gpio_out"),
  363. SUNXI_FUNCTION(0x2, "nand0"), /* DQ4 */
  364. SUNXI_FUNCTION(0x3, "mmc2"), /* D4 */
  365. SUNXI_FUNCTION(0x4, "mmc3")), /* D4 */
  366. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
  367. SUNXI_FUNCTION(0x0, "gpio_in"),
  368. SUNXI_FUNCTION(0x1, "gpio_out"),
  369. SUNXI_FUNCTION(0x2, "nand0"), /* DQ5 */
  370. SUNXI_FUNCTION(0x3, "mmc2"), /* D5 */
  371. SUNXI_FUNCTION(0x4, "mmc3")), /* D5 */
  372. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
  373. SUNXI_FUNCTION(0x0, "gpio_in"),
  374. SUNXI_FUNCTION(0x1, "gpio_out"),
  375. SUNXI_FUNCTION(0x2, "nand0"), /* DQ6 */
  376. SUNXI_FUNCTION(0x3, "mmc2"), /* D6 */
  377. SUNXI_FUNCTION(0x4, "mmc3")), /* D6 */
  378. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
  379. SUNXI_FUNCTION(0x0, "gpio_in"),
  380. SUNXI_FUNCTION(0x1, "gpio_out"),
  381. SUNXI_FUNCTION(0x2, "nand0"), /* DQ7 */
  382. SUNXI_FUNCTION(0x3, "mmc2"), /* D7 */
  383. SUNXI_FUNCTION(0x4, "mmc3")), /* D7 */
  384. /* Hole in pin numbering for A31s */
  385. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 16), PINCTRL_SUN6I_A31,
  386. SUNXI_FUNCTION(0x0, "gpio_in"),
  387. SUNXI_FUNCTION(0x1, "gpio_out"),
  388. SUNXI_FUNCTION(0x2, "nand0"), /* DQ8 */
  389. SUNXI_FUNCTION(0x3, "nand1")), /* DQ0 */
  390. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 17), PINCTRL_SUN6I_A31,
  391. SUNXI_FUNCTION(0x0, "gpio_in"),
  392. SUNXI_FUNCTION(0x1, "gpio_out"),
  393. SUNXI_FUNCTION(0x2, "nand0"), /* DQ9 */
  394. SUNXI_FUNCTION(0x3, "nand1")), /* DQ1 */
  395. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 18), PINCTRL_SUN6I_A31,
  396. SUNXI_FUNCTION(0x0, "gpio_in"),
  397. SUNXI_FUNCTION(0x1, "gpio_out"),
  398. SUNXI_FUNCTION(0x2, "nand0"), /* DQ10 */
  399. SUNXI_FUNCTION(0x3, "nand1")), /* DQ2 */
  400. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 19), PINCTRL_SUN6I_A31,
  401. SUNXI_FUNCTION(0x0, "gpio_in"),
  402. SUNXI_FUNCTION(0x1, "gpio_out"),
  403. SUNXI_FUNCTION(0x2, "nand0"), /* DQ11 */
  404. SUNXI_FUNCTION(0x3, "nand1")), /* DQ3 */
  405. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 20), PINCTRL_SUN6I_A31,
  406. SUNXI_FUNCTION(0x0, "gpio_in"),
  407. SUNXI_FUNCTION(0x1, "gpio_out"),
  408. SUNXI_FUNCTION(0x2, "nand0"), /* DQ12 */
  409. SUNXI_FUNCTION(0x3, "nand1")), /* DQ4 */
  410. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 21), PINCTRL_SUN6I_A31,
  411. SUNXI_FUNCTION(0x0, "gpio_in"),
  412. SUNXI_FUNCTION(0x1, "gpio_out"),
  413. SUNXI_FUNCTION(0x2, "nand0"), /* DQ13 */
  414. SUNXI_FUNCTION(0x3, "nand1")), /* DQ5 */
  415. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 22), PINCTRL_SUN6I_A31,
  416. SUNXI_FUNCTION(0x0, "gpio_in"),
  417. SUNXI_FUNCTION(0x1, "gpio_out"),
  418. SUNXI_FUNCTION(0x2, "nand0"), /* DQ14 */
  419. SUNXI_FUNCTION(0x3, "nand1")), /* DQ6 */
  420. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(C, 23), PINCTRL_SUN6I_A31,
  421. SUNXI_FUNCTION(0x0, "gpio_in"),
  422. SUNXI_FUNCTION(0x1, "gpio_out"),
  423. SUNXI_FUNCTION(0x2, "nand0"), /* DQ15 */
  424. SUNXI_FUNCTION(0x3, "nand1")), /* DQ7 */
  425. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 24),
  426. SUNXI_FUNCTION(0x0, "gpio_in"),
  427. SUNXI_FUNCTION(0x1, "gpio_out"),
  428. SUNXI_FUNCTION(0x2, "nand0"), /* DQS */
  429. SUNXI_FUNCTION(0x3, "mmc2"), /* RST */
  430. SUNXI_FUNCTION(0x4, "mmc3")), /* RST */
  431. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 25),
  432. SUNXI_FUNCTION(0x0, "gpio_in"),
  433. SUNXI_FUNCTION(0x1, "gpio_out"),
  434. SUNXI_FUNCTION(0x2, "nand0")), /* CE2 */
  435. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 26),
  436. SUNXI_FUNCTION(0x0, "gpio_in"),
  437. SUNXI_FUNCTION(0x1, "gpio_out"),
  438. SUNXI_FUNCTION(0x2, "nand0")), /* CE3 */
  439. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 27),
  440. SUNXI_FUNCTION(0x0, "gpio_in"),
  441. SUNXI_FUNCTION(0x1, "gpio_out"),
  442. SUNXI_FUNCTION(0x3, "spi0")), /* CS0 */
  443. /* Hole */
  444. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
  445. SUNXI_FUNCTION(0x0, "gpio_in"),
  446. SUNXI_FUNCTION(0x1, "gpio_out"),
  447. SUNXI_FUNCTION(0x2, "lcd0"), /* D0 */
  448. SUNXI_FUNCTION(0x3, "lvds0")), /* VP0 */
  449. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
  450. SUNXI_FUNCTION(0x0, "gpio_in"),
  451. SUNXI_FUNCTION(0x1, "gpio_out"),
  452. SUNXI_FUNCTION(0x2, "lcd0"), /* D1 */
  453. SUNXI_FUNCTION(0x3, "lvds0")), /* VN0 */
  454. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
  455. SUNXI_FUNCTION(0x0, "gpio_in"),
  456. SUNXI_FUNCTION(0x1, "gpio_out"),
  457. SUNXI_FUNCTION(0x2, "lcd0"), /* D2 */
  458. SUNXI_FUNCTION(0x3, "lvds0")), /* VP1 */
  459. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
  460. SUNXI_FUNCTION(0x0, "gpio_in"),
  461. SUNXI_FUNCTION(0x1, "gpio_out"),
  462. SUNXI_FUNCTION(0x2, "lcd0"), /* D3 */
  463. SUNXI_FUNCTION(0x3, "lvds0")), /* VN1 */
  464. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
  465. SUNXI_FUNCTION(0x0, "gpio_in"),
  466. SUNXI_FUNCTION(0x1, "gpio_out"),
  467. SUNXI_FUNCTION(0x2, "lcd0"), /* D4 */
  468. SUNXI_FUNCTION(0x3, "lvds0")), /* VP2 */
  469. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
  470. SUNXI_FUNCTION(0x0, "gpio_in"),
  471. SUNXI_FUNCTION(0x1, "gpio_out"),
  472. SUNXI_FUNCTION(0x2, "lcd0"), /* D5 */
  473. SUNXI_FUNCTION(0x3, "lvds0")), /* VN2 */
  474. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
  475. SUNXI_FUNCTION(0x0, "gpio_in"),
  476. SUNXI_FUNCTION(0x1, "gpio_out"),
  477. SUNXI_FUNCTION(0x2, "lcd0"), /* D6 */
  478. SUNXI_FUNCTION(0x3, "lvds0")), /* VPC */
  479. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
  480. SUNXI_FUNCTION(0x0, "gpio_in"),
  481. SUNXI_FUNCTION(0x1, "gpio_out"),
  482. SUNXI_FUNCTION(0x2, "lcd0"), /* D7 */
  483. SUNXI_FUNCTION(0x3, "lvds0")), /* VNC */
  484. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
  485. SUNXI_FUNCTION(0x0, "gpio_in"),
  486. SUNXI_FUNCTION(0x1, "gpio_out"),
  487. SUNXI_FUNCTION(0x2, "lcd0"), /* D8 */
  488. SUNXI_FUNCTION(0x3, "lvds0")), /* VP3 */
  489. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
  490. SUNXI_FUNCTION(0x0, "gpio_in"),
  491. SUNXI_FUNCTION(0x1, "gpio_out"),
  492. SUNXI_FUNCTION(0x2, "lcd0"), /* D9 */
  493. SUNXI_FUNCTION(0x3, "lvds0")), /* VN3 */
  494. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
  495. SUNXI_FUNCTION(0x0, "gpio_in"),
  496. SUNXI_FUNCTION(0x1, "gpio_out"),
  497. SUNXI_FUNCTION(0x2, "lcd0"), /* D10 */
  498. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  499. PINCTRL_SUN6I_A31)), /* VP0 */
  500. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
  501. SUNXI_FUNCTION(0x0, "gpio_in"),
  502. SUNXI_FUNCTION(0x1, "gpio_out"),
  503. SUNXI_FUNCTION(0x2, "lcd0"), /* D11 */
  504. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  505. PINCTRL_SUN6I_A31)), /* VN0 */
  506. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
  507. SUNXI_FUNCTION(0x0, "gpio_in"),
  508. SUNXI_FUNCTION(0x1, "gpio_out"),
  509. SUNXI_FUNCTION(0x2, "lcd0"), /* D12 */
  510. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  511. PINCTRL_SUN6I_A31)), /* VP1 */
  512. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
  513. SUNXI_FUNCTION(0x0, "gpio_in"),
  514. SUNXI_FUNCTION(0x1, "gpio_out"),
  515. SUNXI_FUNCTION(0x2, "lcd0"), /* D13 */
  516. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  517. PINCTRL_SUN6I_A31)), /* VN1 */
  518. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
  519. SUNXI_FUNCTION(0x0, "gpio_in"),
  520. SUNXI_FUNCTION(0x1, "gpio_out"),
  521. SUNXI_FUNCTION(0x2, "lcd0"), /* D14 */
  522. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  523. PINCTRL_SUN6I_A31)), /* VP2 */
  524. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
  525. SUNXI_FUNCTION(0x0, "gpio_in"),
  526. SUNXI_FUNCTION(0x1, "gpio_out"),
  527. SUNXI_FUNCTION(0x2, "lcd0"), /* D15 */
  528. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  529. PINCTRL_SUN6I_A31)), /* VN2 */
  530. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
  531. SUNXI_FUNCTION(0x0, "gpio_in"),
  532. SUNXI_FUNCTION(0x1, "gpio_out"),
  533. SUNXI_FUNCTION(0x2, "lcd0"), /* D16 */
  534. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  535. PINCTRL_SUN6I_A31)), /* VPC */
  536. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
  537. SUNXI_FUNCTION(0x0, "gpio_in"),
  538. SUNXI_FUNCTION(0x1, "gpio_out"),
  539. SUNXI_FUNCTION(0x2, "lcd0"), /* D17 */
  540. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  541. PINCTRL_SUN6I_A31)), /* VNC */
  542. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
  543. SUNXI_FUNCTION(0x0, "gpio_in"),
  544. SUNXI_FUNCTION(0x1, "gpio_out"),
  545. SUNXI_FUNCTION(0x2, "lcd0"), /* D18 */
  546. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  547. PINCTRL_SUN6I_A31)), /* VP3 */
  548. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
  549. SUNXI_FUNCTION(0x0, "gpio_in"),
  550. SUNXI_FUNCTION(0x1, "gpio_out"),
  551. SUNXI_FUNCTION(0x2, "lcd0"), /* D19 */
  552. SUNXI_FUNCTION_VARIANT(0x3, "lvds1",
  553. PINCTRL_SUN6I_A31)), /* VN3 */
  554. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
  555. SUNXI_FUNCTION(0x0, "gpio_in"),
  556. SUNXI_FUNCTION(0x1, "gpio_out"),
  557. SUNXI_FUNCTION(0x2, "lcd0")), /* D20 */
  558. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
  559. SUNXI_FUNCTION(0x0, "gpio_in"),
  560. SUNXI_FUNCTION(0x1, "gpio_out"),
  561. SUNXI_FUNCTION(0x2, "lcd0")), /* D21 */
  562. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 22),
  563. SUNXI_FUNCTION(0x0, "gpio_in"),
  564. SUNXI_FUNCTION(0x1, "gpio_out"),
  565. SUNXI_FUNCTION(0x2, "lcd0")), /* D22 */
  566. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 23),
  567. SUNXI_FUNCTION(0x0, "gpio_in"),
  568. SUNXI_FUNCTION(0x1, "gpio_out"),
  569. SUNXI_FUNCTION(0x2, "lcd0")), /* D23 */
  570. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 24),
  571. SUNXI_FUNCTION(0x0, "gpio_in"),
  572. SUNXI_FUNCTION(0x1, "gpio_out"),
  573. SUNXI_FUNCTION(0x2, "lcd0")), /* CLK */
  574. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 25),
  575. SUNXI_FUNCTION(0x0, "gpio_in"),
  576. SUNXI_FUNCTION(0x1, "gpio_out"),
  577. SUNXI_FUNCTION(0x2, "lcd0")), /* DE */
  578. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 26),
  579. SUNXI_FUNCTION(0x0, "gpio_in"),
  580. SUNXI_FUNCTION(0x1, "gpio_out"),
  581. SUNXI_FUNCTION(0x2, "lcd0")), /* HSYNC */
  582. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 27),
  583. SUNXI_FUNCTION(0x0, "gpio_in"),
  584. SUNXI_FUNCTION(0x1, "gpio_out"),
  585. SUNXI_FUNCTION(0x2, "lcd0")), /* VSYNC */
  586. /* Hole */
  587. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
  588. SUNXI_FUNCTION(0x0, "gpio_in"),
  589. SUNXI_FUNCTION(0x1, "gpio_out"),
  590. SUNXI_FUNCTION(0x2, "csi"), /* PCLK */
  591. SUNXI_FUNCTION(0x3, "ts"), /* CLK */
  592. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 0)), /* PE_EINT0 */
  593. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
  594. SUNXI_FUNCTION(0x0, "gpio_in"),
  595. SUNXI_FUNCTION(0x1, "gpio_out"),
  596. SUNXI_FUNCTION(0x2, "csi"), /* MCLK */
  597. SUNXI_FUNCTION(0x3, "ts"), /* ERR */
  598. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 1)), /* PE_EINT1 */
  599. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
  600. SUNXI_FUNCTION(0x0, "gpio_in"),
  601. SUNXI_FUNCTION(0x1, "gpio_out"),
  602. SUNXI_FUNCTION(0x2, "csi"), /* HSYNC */
  603. SUNXI_FUNCTION(0x3, "ts"), /* SYNC */
  604. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 2)), /* PE_EINT2 */
  605. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
  606. SUNXI_FUNCTION(0x0, "gpio_in"),
  607. SUNXI_FUNCTION(0x1, "gpio_out"),
  608. SUNXI_FUNCTION(0x2, "csi"), /* VSYNC */
  609. SUNXI_FUNCTION(0x3, "ts"), /* DVLD */
  610. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 3)), /* PE_EINT3 */
  611. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
  612. SUNXI_FUNCTION(0x0, "gpio_in"),
  613. SUNXI_FUNCTION(0x1, "gpio_out"),
  614. SUNXI_FUNCTION(0x2, "csi"), /* D0 */
  615. SUNXI_FUNCTION(0x3, "uart5"), /* TX */
  616. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 4)), /* PE_EINT4 */
  617. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
  618. SUNXI_FUNCTION(0x0, "gpio_in"),
  619. SUNXI_FUNCTION(0x1, "gpio_out"),
  620. SUNXI_FUNCTION(0x2, "csi"), /* D1 */
  621. SUNXI_FUNCTION(0x3, "uart5"), /* RX */
  622. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 5)), /* PE_EINT5 */
  623. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
  624. SUNXI_FUNCTION(0x0, "gpio_in"),
  625. SUNXI_FUNCTION(0x1, "gpio_out"),
  626. SUNXI_FUNCTION(0x2, "csi"), /* D2 */
  627. SUNXI_FUNCTION(0x3, "uart5"), /* RTS */
  628. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 6)), /* PE_EINT6 */
  629. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
  630. SUNXI_FUNCTION(0x0, "gpio_in"),
  631. SUNXI_FUNCTION(0x1, "gpio_out"),
  632. SUNXI_FUNCTION(0x2, "csi"), /* D3 */
  633. SUNXI_FUNCTION(0x3, "uart5"), /* CTS */
  634. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 7)), /* PE_EINT7 */
  635. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
  636. SUNXI_FUNCTION(0x0, "gpio_in"),
  637. SUNXI_FUNCTION(0x1, "gpio_out"),
  638. SUNXI_FUNCTION(0x2, "csi"), /* D4 */
  639. SUNXI_FUNCTION(0x3, "ts"), /* D0 */
  640. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 8)), /* PE_EINT8 */
  641. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
  642. SUNXI_FUNCTION(0x0, "gpio_in"),
  643. SUNXI_FUNCTION(0x1, "gpio_out"),
  644. SUNXI_FUNCTION(0x2, "csi"), /* D5 */
  645. SUNXI_FUNCTION(0x3, "ts"), /* D1 */
  646. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 9)), /* PE_EINT9 */
  647. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 10),
  648. SUNXI_FUNCTION(0x0, "gpio_in"),
  649. SUNXI_FUNCTION(0x1, "gpio_out"),
  650. SUNXI_FUNCTION(0x2, "csi"), /* D6 */
  651. SUNXI_FUNCTION(0x3, "ts"), /* D2 */
  652. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 10)), /* PE_EINT10 */
  653. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 11),
  654. SUNXI_FUNCTION(0x0, "gpio_in"),
  655. SUNXI_FUNCTION(0x1, "gpio_out"),
  656. SUNXI_FUNCTION(0x2, "csi"), /* D7 */
  657. SUNXI_FUNCTION(0x3, "ts"), /* D3 */
  658. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 11)), /* PE_EINT11 */
  659. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 12),
  660. SUNXI_FUNCTION(0x0, "gpio_in"),
  661. SUNXI_FUNCTION(0x1, "gpio_out"),
  662. SUNXI_FUNCTION(0x2, "csi"), /* D8 */
  663. SUNXI_FUNCTION(0x3, "ts"), /* D4 */
  664. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 12)), /* PE_EINT12 */
  665. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 13),
  666. SUNXI_FUNCTION(0x0, "gpio_in"),
  667. SUNXI_FUNCTION(0x1, "gpio_out"),
  668. SUNXI_FUNCTION(0x2, "csi"), /* D9 */
  669. SUNXI_FUNCTION(0x3, "ts"), /* D5 */
  670. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 13)), /* PE_EINT13 */
  671. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 14),
  672. SUNXI_FUNCTION(0x0, "gpio_in"),
  673. SUNXI_FUNCTION(0x1, "gpio_out"),
  674. SUNXI_FUNCTION(0x2, "csi"), /* D10 */
  675. SUNXI_FUNCTION(0x3, "ts"), /* D6 */
  676. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 14)), /* PE_EINT14 */
  677. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 15),
  678. SUNXI_FUNCTION(0x0, "gpio_in"),
  679. SUNXI_FUNCTION(0x1, "gpio_out"),
  680. SUNXI_FUNCTION(0x2, "csi"), /* D11 */
  681. SUNXI_FUNCTION(0x3, "ts"), /* D7 */
  682. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 15)), /* PE_EINT15 */
  683. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(E, 16), PINCTRL_SUN6I_A31,
  684. SUNXI_FUNCTION(0x0, "gpio_in"),
  685. SUNXI_FUNCTION(0x1, "gpio_out"),
  686. SUNXI_FUNCTION(0x2, "csi"), /* MIPI CSI MCLK */
  687. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 16)), /* PE_EINT16 */
  688. /* Hole */
  689. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
  690. SUNXI_FUNCTION(0x0, "gpio_in"),
  691. SUNXI_FUNCTION(0x1, "gpio_out"),
  692. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  693. SUNXI_FUNCTION(0x4, "jtag")), /* MS1 */
  694. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
  695. SUNXI_FUNCTION(0x0, "gpio_in"),
  696. SUNXI_FUNCTION(0x1, "gpio_out"),
  697. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  698. SUNXI_FUNCTION(0x4, "jtag")), /* DI1 */
  699. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
  700. SUNXI_FUNCTION(0x0, "gpio_in"),
  701. SUNXI_FUNCTION(0x1, "gpio_out"),
  702. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  703. SUNXI_FUNCTION(0x4, "uart0")), /* TX */
  704. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
  705. SUNXI_FUNCTION(0x0, "gpio_in"),
  706. SUNXI_FUNCTION(0x1, "gpio_out"),
  707. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  708. SUNXI_FUNCTION(0x4, "jtag")), /* DO1 */
  709. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
  710. SUNXI_FUNCTION(0x0, "gpio_in"),
  711. SUNXI_FUNCTION(0x1, "gpio_out"),
  712. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  713. SUNXI_FUNCTION(0x4, "uart0")), /* RX */
  714. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
  715. SUNXI_FUNCTION(0x0, "gpio_in"),
  716. SUNXI_FUNCTION(0x1, "gpio_out"),
  717. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  718. SUNXI_FUNCTION(0x4, "jtag")), /* CK1 */
  719. /* Hole */
  720. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
  721. SUNXI_FUNCTION(0x0, "gpio_in"),
  722. SUNXI_FUNCTION(0x1, "gpio_out"),
  723. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  724. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 0)), /* PG_EINT0 */
  725. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
  726. SUNXI_FUNCTION(0x0, "gpio_in"),
  727. SUNXI_FUNCTION(0x1, "gpio_out"),
  728. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  729. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 1)), /* PG_EINT1 */
  730. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
  731. SUNXI_FUNCTION(0x0, "gpio_in"),
  732. SUNXI_FUNCTION(0x1, "gpio_out"),
  733. SUNXI_FUNCTION(0x2, "mmc1"), /* D0 */
  734. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 2)), /* PG_EINT2 */
  735. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
  736. SUNXI_FUNCTION(0x0, "gpio_in"),
  737. SUNXI_FUNCTION(0x1, "gpio_out"),
  738. SUNXI_FUNCTION(0x2, "mmc1"), /* D1 */
  739. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 3)), /* PG_EINT3 */
  740. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
  741. SUNXI_FUNCTION(0x0, "gpio_in"),
  742. SUNXI_FUNCTION(0x1, "gpio_out"),
  743. SUNXI_FUNCTION(0x2, "mmc1"), /* D2 */
  744. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 4)), /* PG_EINT4 */
  745. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
  746. SUNXI_FUNCTION(0x0, "gpio_in"),
  747. SUNXI_FUNCTION(0x1, "gpio_out"),
  748. SUNXI_FUNCTION(0x2, "mmc1"), /* D3 */
  749. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 5)), /* PG_EINT5 */
  750. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
  751. SUNXI_FUNCTION(0x0, "gpio_in"),
  752. SUNXI_FUNCTION(0x1, "gpio_out"),
  753. SUNXI_FUNCTION(0x2, "uart2"), /* TX */
  754. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 6)), /* PG_EINT6 */
  755. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
  756. SUNXI_FUNCTION(0x0, "gpio_in"),
  757. SUNXI_FUNCTION(0x1, "gpio_out"),
  758. SUNXI_FUNCTION(0x2, "uart2"), /* RX */
  759. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 7)), /* PG_EINT7 */
  760. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
  761. SUNXI_FUNCTION(0x0, "gpio_in"),
  762. SUNXI_FUNCTION(0x1, "gpio_out"),
  763. SUNXI_FUNCTION(0x2, "uart2"), /* RTS */
  764. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 8)), /* PG_EINT8 */
  765. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
  766. SUNXI_FUNCTION(0x0, "gpio_in"),
  767. SUNXI_FUNCTION(0x1, "gpio_out"),
  768. SUNXI_FUNCTION(0x2, "uart2"), /* CTS */
  769. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 9)), /* PG_EINT9 */
  770. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
  771. SUNXI_FUNCTION(0x0, "gpio_in"),
  772. SUNXI_FUNCTION(0x1, "gpio_out"),
  773. SUNXI_FUNCTION(0x2, "i2c3"), /* SCK */
  774. SUNXI_FUNCTION_VARIANT(0x3, "usb",
  775. PINCTRL_SUN6I_A31), /* DP3 */
  776. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 10)), /* PG_EINT10 */
  777. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
  778. SUNXI_FUNCTION(0x0, "gpio_in"),
  779. SUNXI_FUNCTION(0x1, "gpio_out"),
  780. SUNXI_FUNCTION(0x2, "i2c3"), /* SDA */
  781. SUNXI_FUNCTION_VARIANT(0x3, "usb",
  782. PINCTRL_SUN6I_A31), /* DM3 */
  783. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 11)), /* PG_EINT11 */
  784. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
  785. SUNXI_FUNCTION(0x0, "gpio_in"),
  786. SUNXI_FUNCTION(0x1, "gpio_out"),
  787. SUNXI_FUNCTION(0x2, "spi1"), /* CS1 */
  788. SUNXI_FUNCTION(0x3, "i2s1"), /* MCLK */
  789. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 12)), /* PG_EINT12 */
  790. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
  791. SUNXI_FUNCTION(0x0, "gpio_in"),
  792. SUNXI_FUNCTION(0x1, "gpio_out"),
  793. SUNXI_FUNCTION(0x2, "spi1"), /* CS0 */
  794. SUNXI_FUNCTION(0x3, "i2s1"), /* BCLK */
  795. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 13)), /* PG_EINT13 */
  796. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 14),
  797. SUNXI_FUNCTION(0x0, "gpio_in"),
  798. SUNXI_FUNCTION(0x1, "gpio_out"),
  799. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  800. SUNXI_FUNCTION(0x3, "i2s1"), /* LRCK */
  801. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 14)), /* PG_EINT14 */
  802. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 15),
  803. SUNXI_FUNCTION(0x0, "gpio_in"),
  804. SUNXI_FUNCTION(0x1, "gpio_out"),
  805. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  806. SUNXI_FUNCTION(0x3, "i2s1"), /* DIN */
  807. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 15)), /* PG_EINT15 */
  808. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 16),
  809. SUNXI_FUNCTION(0x0, "gpio_in"),
  810. SUNXI_FUNCTION(0x1, "gpio_out"),
  811. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  812. SUNXI_FUNCTION(0x3, "i2s1"), /* DOUT */
  813. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 16)), /* PG_EINT16 */
  814. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 17),
  815. SUNXI_FUNCTION(0x0, "gpio_in"),
  816. SUNXI_FUNCTION(0x1, "gpio_out"),
  817. SUNXI_FUNCTION(0x2, "uart4"), /* TX */
  818. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 17)), /* PG_EINT17 */
  819. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 18),
  820. SUNXI_FUNCTION(0x0, "gpio_in"),
  821. SUNXI_FUNCTION(0x1, "gpio_out"),
  822. SUNXI_FUNCTION(0x2, "uart4"), /* RX */
  823. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 18)), /* PG_EINT18 */
  824. /* Hole; H starts at pin 9 for A31s */
  825. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 0), PINCTRL_SUN6I_A31,
  826. SUNXI_FUNCTION(0x0, "gpio_in"),
  827. SUNXI_FUNCTION(0x1, "gpio_out"),
  828. SUNXI_FUNCTION(0x2, "nand1")), /* WE */
  829. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 1), PINCTRL_SUN6I_A31,
  830. SUNXI_FUNCTION(0x0, "gpio_in"),
  831. SUNXI_FUNCTION(0x1, "gpio_out"),
  832. SUNXI_FUNCTION(0x2, "nand1")), /* ALE */
  833. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 2), PINCTRL_SUN6I_A31,
  834. SUNXI_FUNCTION(0x0, "gpio_in"),
  835. SUNXI_FUNCTION(0x1, "gpio_out"),
  836. SUNXI_FUNCTION(0x2, "nand1")), /* CLE */
  837. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 3), PINCTRL_SUN6I_A31,
  838. SUNXI_FUNCTION(0x0, "gpio_in"),
  839. SUNXI_FUNCTION(0x1, "gpio_out"),
  840. SUNXI_FUNCTION(0x2, "nand1")), /* CE1 */
  841. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 4), PINCTRL_SUN6I_A31,
  842. SUNXI_FUNCTION(0x0, "gpio_in"),
  843. SUNXI_FUNCTION(0x1, "gpio_out"),
  844. SUNXI_FUNCTION(0x2, "nand1")), /* CE0 */
  845. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 5), PINCTRL_SUN6I_A31,
  846. SUNXI_FUNCTION(0x0, "gpio_in"),
  847. SUNXI_FUNCTION(0x1, "gpio_out"),
  848. SUNXI_FUNCTION(0x2, "nand1")), /* RE */
  849. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 6), PINCTRL_SUN6I_A31,
  850. SUNXI_FUNCTION(0x0, "gpio_in"),
  851. SUNXI_FUNCTION(0x1, "gpio_out"),
  852. SUNXI_FUNCTION(0x2, "nand1")), /* RB0 */
  853. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 7), PINCTRL_SUN6I_A31,
  854. SUNXI_FUNCTION(0x0, "gpio_in"),
  855. SUNXI_FUNCTION(0x1, "gpio_out"),
  856. SUNXI_FUNCTION(0x2, "nand1")), /* RB1 */
  857. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 8), PINCTRL_SUN6I_A31,
  858. SUNXI_FUNCTION(0x0, "gpio_in"),
  859. SUNXI_FUNCTION(0x1, "gpio_out"),
  860. SUNXI_FUNCTION(0x2, "nand1")), /* DQS */
  861. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 9),
  862. SUNXI_FUNCTION(0x0, "gpio_in"),
  863. SUNXI_FUNCTION(0x1, "gpio_out"),
  864. SUNXI_FUNCTION(0x2, "spi2"), /* CS0 */
  865. SUNXI_FUNCTION(0x3, "jtag"), /* MS0 */
  866. SUNXI_FUNCTION(0x4, "pwm1")), /* Positive */
  867. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 10),
  868. SUNXI_FUNCTION(0x0, "gpio_in"),
  869. SUNXI_FUNCTION(0x1, "gpio_out"),
  870. SUNXI_FUNCTION(0x2, "spi2"), /* CLK */
  871. SUNXI_FUNCTION(0x3, "jtag"), /* CK0 */
  872. SUNXI_FUNCTION(0x4, "pwm1")), /* Negative */
  873. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 11),
  874. SUNXI_FUNCTION(0x0, "gpio_in"),
  875. SUNXI_FUNCTION(0x1, "gpio_out"),
  876. SUNXI_FUNCTION(0x2, "spi2"), /* MOSI */
  877. SUNXI_FUNCTION(0x3, "jtag"), /* DO0 */
  878. SUNXI_FUNCTION(0x4, "pwm2")), /* Positive */
  879. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 12),
  880. SUNXI_FUNCTION(0x0, "gpio_in"),
  881. SUNXI_FUNCTION(0x1, "gpio_out"),
  882. SUNXI_FUNCTION(0x2, "spi2"), /* MISO */
  883. SUNXI_FUNCTION(0x3, "jtag"), /* DI0 */
  884. SUNXI_FUNCTION(0x4, "pwm2")), /* Negative */
  885. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 13),
  886. SUNXI_FUNCTION(0x0, "gpio_in"),
  887. SUNXI_FUNCTION(0x1, "gpio_out"),
  888. SUNXI_FUNCTION(0x2, "pwm0")),
  889. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 14),
  890. SUNXI_FUNCTION(0x0, "gpio_in"),
  891. SUNXI_FUNCTION(0x1, "gpio_out"),
  892. SUNXI_FUNCTION(0x2, "i2c0")), /* SCK */
  893. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 15),
  894. SUNXI_FUNCTION(0x0, "gpio_in"),
  895. SUNXI_FUNCTION(0x1, "gpio_out"),
  896. SUNXI_FUNCTION(0x2, "i2c0")), /* SDA */
  897. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 16),
  898. SUNXI_FUNCTION(0x0, "gpio_in"),
  899. SUNXI_FUNCTION(0x1, "gpio_out"),
  900. SUNXI_FUNCTION(0x2, "i2c1")), /* SCK */
  901. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 17),
  902. SUNXI_FUNCTION(0x0, "gpio_in"),
  903. SUNXI_FUNCTION(0x1, "gpio_out"),
  904. SUNXI_FUNCTION(0x2, "i2c1")), /* SDA */
  905. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 18),
  906. SUNXI_FUNCTION(0x0, "gpio_in"),
  907. SUNXI_FUNCTION(0x1, "gpio_out"),
  908. SUNXI_FUNCTION(0x2, "i2c2")), /* SCK */
  909. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 19),
  910. SUNXI_FUNCTION(0x0, "gpio_in"),
  911. SUNXI_FUNCTION(0x1, "gpio_out"),
  912. SUNXI_FUNCTION(0x2, "i2c2")), /* SDA */
  913. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 20),
  914. SUNXI_FUNCTION(0x0, "gpio_in"),
  915. SUNXI_FUNCTION(0x1, "gpio_out"),
  916. SUNXI_FUNCTION(0x2, "uart0")), /* TX */
  917. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 21),
  918. SUNXI_FUNCTION(0x0, "gpio_in"),
  919. SUNXI_FUNCTION(0x1, "gpio_out"),
  920. SUNXI_FUNCTION(0x2, "uart0")), /* RX */
  921. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 22),
  922. SUNXI_FUNCTION(0x0, "gpio_in"),
  923. SUNXI_FUNCTION(0x1, "gpio_out")),
  924. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 23),
  925. SUNXI_FUNCTION(0x0, "gpio_in"),
  926. SUNXI_FUNCTION(0x1, "gpio_out")),
  927. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 24),
  928. SUNXI_FUNCTION(0x0, "gpio_in"),
  929. SUNXI_FUNCTION(0x1, "gpio_out")),
  930. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 25),
  931. SUNXI_FUNCTION(0x0, "gpio_in"),
  932. SUNXI_FUNCTION(0x1, "gpio_out")),
  933. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 26),
  934. SUNXI_FUNCTION(0x0, "gpio_in"),
  935. SUNXI_FUNCTION(0x1, "gpio_out")),
  936. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 27),
  937. SUNXI_FUNCTION(0x0, "gpio_in"),
  938. SUNXI_FUNCTION(0x1, "gpio_out"),
  939. /*
  940. * The SPDIF block is not referenced at all in the A31 user
  941. * manual. However it is described in the code leaked and the
  942. * configuration files supplied by vendors.
  943. */
  944. SUNXI_FUNCTION(0x3, "spdif")), /* SPDIF IN */
  945. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 28),
  946. SUNXI_FUNCTION(0x0, "gpio_in"),
  947. SUNXI_FUNCTION(0x1, "gpio_out"),
  948. /* Undocumented mux function - see above */
  949. SUNXI_FUNCTION(0x3, "spdif")), /* SPDIF OUT */
  950. /* 2 extra pins for A31 */
  951. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 29), PINCTRL_SUN6I_A31,
  952. SUNXI_FUNCTION(0x0, "gpio_in"),
  953. SUNXI_FUNCTION(0x1, "gpio_out"),
  954. SUNXI_FUNCTION(0x2, "nand1")), /* CE2 */
  955. SUNXI_PIN_VARIANT(SUNXI_PINCTRL_PIN(H, 30), PINCTRL_SUN6I_A31,
  956. SUNXI_FUNCTION(0x0, "gpio_in"),
  957. SUNXI_FUNCTION(0x1, "gpio_out"),
  958. SUNXI_FUNCTION(0x2, "nand1")), /* CE3 */
  959. };
  960. static const struct sunxi_pinctrl_desc sun6i_a31_pinctrl_data = {
  961. .pins = sun6i_a31_pins,
  962. .npins = ARRAY_SIZE(sun6i_a31_pins),
  963. .irq_banks = 4,
  964. .disable_strict_mode = true,
  965. };
  966. static int sun6i_a31_pinctrl_probe(struct platform_device *pdev)
  967. {
  968. unsigned long variant =
  969. (unsigned long)of_device_get_match_data(&pdev->dev);
  970. return sunxi_pinctrl_init_with_variant(pdev,
  971. &sun6i_a31_pinctrl_data,
  972. variant);
  973. }
  974. static const struct of_device_id sun6i_a31_pinctrl_match[] = {
  975. {
  976. .compatible = "allwinner,sun6i-a31-pinctrl",
  977. .data = (void *)PINCTRL_SUN6I_A31
  978. },
  979. {
  980. .compatible = "allwinner,sun6i-a31s-pinctrl",
  981. .data = (void *)PINCTRL_SUN6I_A31S
  982. },
  983. {}
  984. };
  985. static struct platform_driver sun6i_a31_pinctrl_driver = {
  986. .probe = sun6i_a31_pinctrl_probe,
  987. .driver = {
  988. .name = "sun6i-a31-pinctrl",
  989. .of_match_table = sun6i_a31_pinctrl_match,
  990. },
  991. };
  992. builtin_platform_driver(sun6i_a31_pinctrl_driver);