pinctrl-sun50i-h6.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Allwinner H6 SoC pinctrl driver.
  4. *
  5. * Copyright (C) 2017 Icenowy Zheng <[email protected]>
  6. */
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/pinctrl/pinctrl.h>
  12. #include "pinctrl-sunxi.h"
  13. static const struct sunxi_desc_pin h6_pins[] = {
  14. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
  15. SUNXI_FUNCTION(0x2, "emac")), /* ERXD1 */
  16. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
  17. SUNXI_FUNCTION(0x2, "emac")), /* ERXD0 */
  18. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
  19. SUNXI_FUNCTION(0x2, "emac")), /* ECRS_DV */
  20. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
  21. SUNXI_FUNCTION(0x2, "emac")), /* ERXERR */
  22. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
  23. SUNXI_FUNCTION(0x2, "emac")), /* ETXD1 */
  24. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
  25. SUNXI_FUNCTION(0x2, "emac")), /* ETXD0 */
  26. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
  27. SUNXI_FUNCTION(0x2, "emac")), /* ETXCK */
  28. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
  29. SUNXI_FUNCTION(0x2, "emac")), /* ETXEN */
  30. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
  31. SUNXI_FUNCTION(0x2, "emac")), /* EMDC */
  32. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
  33. SUNXI_FUNCTION(0x2, "emac")), /* EMDIO */
  34. /* Hole */
  35. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
  36. SUNXI_FUNCTION(0x2, "ccir"), /* CLK */
  37. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)),
  38. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
  39. SUNXI_FUNCTION(0x2, "ccir"), /* DE */
  40. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)),
  41. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
  42. SUNXI_FUNCTION(0x2, "ccir"), /* HSYNC */
  43. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)),
  44. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
  45. SUNXI_FUNCTION(0x2, "ccir"), /* VSYNC */
  46. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)),
  47. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 4),
  48. SUNXI_FUNCTION(0x2, "ccir"), /* DO0 */
  49. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)),
  50. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 5),
  51. SUNXI_FUNCTION(0x2, "ccir"), /* DO1 */
  52. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)),
  53. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 6),
  54. SUNXI_FUNCTION(0x2, "ccir"), /* DO2 */
  55. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)),
  56. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 7),
  57. SUNXI_FUNCTION(0x2, "ccir"), /* DO3 */
  58. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)),
  59. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 8),
  60. SUNXI_FUNCTION(0x2, "ccir"), /* DO4 */
  61. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)),
  62. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 9),
  63. SUNXI_FUNCTION(0x2, "ccir"), /* DO5 */
  64. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)),
  65. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 10),
  66. SUNXI_FUNCTION(0x2, "ccir"), /* DO6 */
  67. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)),
  68. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 11),
  69. SUNXI_FUNCTION(0x2, "ccir"), /* DO7 */
  70. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)),
  71. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 12),
  72. SUNXI_FUNCTION(0x2, "i2s3"), /* SYNC */
  73. SUNXI_FUNCTION(0x4, "h_i2s3"), /* SYNC */
  74. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)),
  75. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 13),
  76. SUNXI_FUNCTION(0x2, "i2s3"), /* CLK */
  77. SUNXI_FUNCTION(0x4, "h_i2s3"), /* CLK */
  78. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)),
  79. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 14),
  80. SUNXI_FUNCTION(0x2, "i2s3"), /* DOUT */
  81. SUNXI_FUNCTION(0x4, "h_i2s3"), /* DOUT */
  82. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)),
  83. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 15),
  84. SUNXI_FUNCTION(0x2, "i2s3"), /* DIN */
  85. SUNXI_FUNCTION(0x4, "h_i2s3"), /* DIN */
  86. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)),
  87. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 16),
  88. SUNXI_FUNCTION(0x2, "i2s3"), /* MCLK */
  89. SUNXI_FUNCTION(0x4, "h_i2s3"), /* MCLK */
  90. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)),
  91. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 17),
  92. SUNXI_FUNCTION(0x2, "i2c3"), /* SCK */
  93. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)),
  94. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 18),
  95. SUNXI_FUNCTION(0x2, "i2c3"), /* SDA */
  96. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)),
  97. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 19),
  98. SUNXI_FUNCTION(0x2, "pwm1"),
  99. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)),
  100. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 20),
  101. SUNXI_FUNCTION(0x0, "gpio_in"),
  102. SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)),
  103. /* Hole */
  104. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
  105. SUNXI_FUNCTION(0x0, "gpio_in"),
  106. SUNXI_FUNCTION(0x1, "gpio_out"),
  107. SUNXI_FUNCTION(0x2, "nand0"), /* WE */
  108. SUNXI_FUNCTION(0x4, "spi0")), /* CLK */
  109. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
  110. SUNXI_FUNCTION(0x0, "gpio_in"),
  111. SUNXI_FUNCTION(0x1, "gpio_out"),
  112. SUNXI_FUNCTION(0x2, "nand0"), /* ALE */
  113. SUNXI_FUNCTION(0x3, "mmc2")), /* DS */
  114. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
  115. SUNXI_FUNCTION(0x0, "gpio_in"),
  116. SUNXI_FUNCTION(0x1, "gpio_out"),
  117. SUNXI_FUNCTION(0x2, "nand0"), /* CLE */
  118. SUNXI_FUNCTION(0x4, "spi0")), /* MOSI */
  119. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
  120. SUNXI_FUNCTION(0x0, "gpio_in"),
  121. SUNXI_FUNCTION(0x1, "gpio_out"),
  122. SUNXI_FUNCTION(0x2, "nand0"), /* CE0 */
  123. SUNXI_FUNCTION(0x4, "spi0")), /* MISO */
  124. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
  125. SUNXI_FUNCTION(0x0, "gpio_in"),
  126. SUNXI_FUNCTION(0x1, "gpio_out"),
  127. SUNXI_FUNCTION(0x2, "nand0"), /* RE */
  128. SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
  129. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
  130. SUNXI_FUNCTION(0x0, "gpio_in"),
  131. SUNXI_FUNCTION(0x1, "gpio_out"),
  132. SUNXI_FUNCTION(0x2, "nand0"), /* RB0 */
  133. SUNXI_FUNCTION(0x3, "mmc2"), /* CMD */
  134. SUNXI_FUNCTION(0x4, "spi0")), /* CS */
  135. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
  136. SUNXI_FUNCTION(0x0, "gpio_in"),
  137. SUNXI_FUNCTION(0x1, "gpio_out"),
  138. SUNXI_FUNCTION(0x2, "nand0"), /* DQ0 */
  139. SUNXI_FUNCTION(0x3, "mmc2"), /* D0 */
  140. SUNXI_FUNCTION(0x4, "spi0")), /* HOLD */
  141. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
  142. SUNXI_FUNCTION(0x0, "gpio_in"),
  143. SUNXI_FUNCTION(0x1, "gpio_out"),
  144. SUNXI_FUNCTION(0x2, "nand0"), /* DQ1 */
  145. SUNXI_FUNCTION(0x3, "mmc2"), /* D1 */
  146. SUNXI_FUNCTION(0x4, "spi0")), /* WP */
  147. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
  148. SUNXI_FUNCTION(0x0, "gpio_in"),
  149. SUNXI_FUNCTION(0x1, "gpio_out"),
  150. SUNXI_FUNCTION(0x2, "nand0"), /* DQ2 */
  151. SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
  152. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
  153. SUNXI_FUNCTION(0x0, "gpio_in"),
  154. SUNXI_FUNCTION(0x1, "gpio_out"),
  155. SUNXI_FUNCTION(0x2, "nand0"), /* DQ3 */
  156. SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
  157. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
  158. SUNXI_FUNCTION(0x0, "gpio_in"),
  159. SUNXI_FUNCTION(0x1, "gpio_out"),
  160. SUNXI_FUNCTION(0x2, "nand0"), /* DQ4 */
  161. SUNXI_FUNCTION(0x3, "mmc2")), /* D4 */
  162. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
  163. SUNXI_FUNCTION(0x0, "gpio_in"),
  164. SUNXI_FUNCTION(0x1, "gpio_out"),
  165. SUNXI_FUNCTION(0x2, "nand0"), /* DQ5 */
  166. SUNXI_FUNCTION(0x3, "mmc2")), /* D5 */
  167. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
  168. SUNXI_FUNCTION(0x0, "gpio_in"),
  169. SUNXI_FUNCTION(0x1, "gpio_out"),
  170. SUNXI_FUNCTION(0x2, "nand0"), /* DQ6 */
  171. SUNXI_FUNCTION(0x3, "mmc2")), /* D6 */
  172. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
  173. SUNXI_FUNCTION(0x0, "gpio_in"),
  174. SUNXI_FUNCTION(0x1, "gpio_out"),
  175. SUNXI_FUNCTION(0x2, "nand0"), /* DQ7 */
  176. SUNXI_FUNCTION(0x3, "mmc2")), /* D7 */
  177. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
  178. SUNXI_FUNCTION(0x0, "gpio_in"),
  179. SUNXI_FUNCTION(0x1, "gpio_out"),
  180. SUNXI_FUNCTION(0x2, "nand0"), /* DQS */
  181. SUNXI_FUNCTION(0x3, "mmc2")), /* RST */
  182. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
  183. SUNXI_FUNCTION(0x0, "gpio_in"),
  184. SUNXI_FUNCTION(0x1, "gpio_out"),
  185. SUNXI_FUNCTION(0x2, "nand0")), /* CE1 */
  186. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
  187. SUNXI_FUNCTION(0x0, "gpio_in"),
  188. SUNXI_FUNCTION(0x1, "gpio_out"),
  189. SUNXI_FUNCTION(0x2, "nand0")), /* RB1 */
  190. /* Hole */
  191. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
  192. SUNXI_FUNCTION(0x0, "gpio_in"),
  193. SUNXI_FUNCTION(0x1, "gpio_out"),
  194. SUNXI_FUNCTION(0x2, "lcd0"), /* D2 */
  195. SUNXI_FUNCTION(0x3, "ts0"), /* CLK */
  196. SUNXI_FUNCTION(0x4, "csi"), /* PCLK */
  197. SUNXI_FUNCTION(0x5, "emac")), /* ERXD3 */
  198. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
  199. SUNXI_FUNCTION(0x0, "gpio_in"),
  200. SUNXI_FUNCTION(0x1, "gpio_out"),
  201. SUNXI_FUNCTION(0x2, "lcd0"), /* D3 */
  202. SUNXI_FUNCTION(0x3, "ts0"), /* ERR */
  203. SUNXI_FUNCTION(0x4, "csi"), /* MCLK */
  204. SUNXI_FUNCTION(0x5, "emac")), /* ERXD2 */
  205. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
  206. SUNXI_FUNCTION(0x0, "gpio_in"),
  207. SUNXI_FUNCTION(0x1, "gpio_out"),
  208. SUNXI_FUNCTION(0x2, "lcd0"), /* D4 */
  209. SUNXI_FUNCTION(0x3, "ts0"), /* SYNC */
  210. SUNXI_FUNCTION(0x4, "csi"), /* HSYNC */
  211. SUNXI_FUNCTION(0x5, "emac")), /* ERXD1 */
  212. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
  213. SUNXI_FUNCTION(0x0, "gpio_in"),
  214. SUNXI_FUNCTION(0x1, "gpio_out"),
  215. SUNXI_FUNCTION(0x2, "lcd0"), /* D5 */
  216. SUNXI_FUNCTION(0x3, "ts0"), /* DVLD */
  217. SUNXI_FUNCTION(0x4, "csi"), /* VSYNC */
  218. SUNXI_FUNCTION(0x5, "emac")), /* ERXD0 */
  219. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
  220. SUNXI_FUNCTION(0x0, "gpio_in"),
  221. SUNXI_FUNCTION(0x1, "gpio_out"),
  222. SUNXI_FUNCTION(0x2, "lcd0"), /* D6 */
  223. SUNXI_FUNCTION(0x3, "ts0"), /* D0 */
  224. SUNXI_FUNCTION(0x4, "csi"), /* D0 */
  225. SUNXI_FUNCTION(0x5, "emac")), /* ERXCK */
  226. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
  227. SUNXI_FUNCTION(0x0, "gpio_in"),
  228. SUNXI_FUNCTION(0x1, "gpio_out"),
  229. SUNXI_FUNCTION(0x2, "lcd0"), /* D7 */
  230. SUNXI_FUNCTION(0x3, "ts0"), /* D1 */
  231. SUNXI_FUNCTION(0x4, "csi"), /* D1 */
  232. SUNXI_FUNCTION(0x5, "emac")), /* ERXCTL */
  233. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
  234. SUNXI_FUNCTION(0x0, "gpio_in"),
  235. SUNXI_FUNCTION(0x1, "gpio_out"),
  236. SUNXI_FUNCTION(0x2, "lcd0"), /* D10 */
  237. SUNXI_FUNCTION(0x3, "ts0"), /* D2 */
  238. SUNXI_FUNCTION(0x4, "csi"), /* D2 */
  239. SUNXI_FUNCTION(0x5, "emac")), /* ENULL */
  240. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
  241. SUNXI_FUNCTION(0x0, "gpio_in"),
  242. SUNXI_FUNCTION(0x1, "gpio_out"),
  243. SUNXI_FUNCTION(0x2, "lcd0"), /* D11 */
  244. SUNXI_FUNCTION(0x3, "ts0"), /* D3 */
  245. SUNXI_FUNCTION(0x4, "csi"), /* D3 */
  246. SUNXI_FUNCTION(0x5, "emac")), /* ETXD3 */
  247. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
  248. SUNXI_FUNCTION(0x0, "gpio_in"),
  249. SUNXI_FUNCTION(0x1, "gpio_out"),
  250. SUNXI_FUNCTION(0x2, "lcd0"), /* D12 */
  251. SUNXI_FUNCTION(0x3, "ts0"), /* D4 */
  252. SUNXI_FUNCTION(0x4, "csi"), /* D4 */
  253. SUNXI_FUNCTION(0x5, "emac")), /* ETXD2 */
  254. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
  255. SUNXI_FUNCTION(0x0, "gpio_in"),
  256. SUNXI_FUNCTION(0x1, "gpio_out"),
  257. SUNXI_FUNCTION(0x2, "lcd0"), /* D13 */
  258. SUNXI_FUNCTION(0x3, "ts0"), /* D5 */
  259. SUNXI_FUNCTION(0x4, "csi"), /* D5 */
  260. SUNXI_FUNCTION(0x5, "emac")), /* ETXD1 */
  261. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
  262. SUNXI_FUNCTION(0x0, "gpio_in"),
  263. SUNXI_FUNCTION(0x1, "gpio_out"),
  264. SUNXI_FUNCTION(0x2, "lcd0"), /* D14 */
  265. SUNXI_FUNCTION(0x3, "ts0"), /* D6 */
  266. SUNXI_FUNCTION(0x4, "csi"), /* D6 */
  267. SUNXI_FUNCTION(0x5, "emac")), /* ETXD0 */
  268. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
  269. SUNXI_FUNCTION(0x0, "gpio_in"),
  270. SUNXI_FUNCTION(0x1, "gpio_out"),
  271. SUNXI_FUNCTION(0x2, "lcd0"), /* D15 */
  272. SUNXI_FUNCTION(0x3, "ts0"), /* D7 */
  273. SUNXI_FUNCTION(0x4, "csi"), /* D7 */
  274. SUNXI_FUNCTION(0x5, "emac")), /* ETXCK */
  275. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
  276. SUNXI_FUNCTION(0x0, "gpio_in"),
  277. SUNXI_FUNCTION(0x1, "gpio_out"),
  278. SUNXI_FUNCTION(0x2, "lcd0"), /* D18 */
  279. SUNXI_FUNCTION(0x3, "ts1"), /* CLK */
  280. SUNXI_FUNCTION(0x4, "csi"), /* SCK */
  281. SUNXI_FUNCTION(0x5, "emac")), /* ETXCTL */
  282. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
  283. SUNXI_FUNCTION(0x0, "gpio_in"),
  284. SUNXI_FUNCTION(0x1, "gpio_out"),
  285. SUNXI_FUNCTION(0x2, "lcd0"), /* D19 */
  286. SUNXI_FUNCTION(0x3, "ts1"), /* ERR */
  287. SUNXI_FUNCTION(0x4, "csi"), /* SDA */
  288. SUNXI_FUNCTION(0x5, "emac")), /* ECLKIN */
  289. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
  290. SUNXI_FUNCTION(0x0, "gpio_in"),
  291. SUNXI_FUNCTION(0x1, "gpio_out"),
  292. SUNXI_FUNCTION(0x2, "lcd0"), /* D20 */
  293. SUNXI_FUNCTION(0x3, "ts1"), /* SYNC */
  294. SUNXI_FUNCTION(0x4, "dmic"), /* CLK */
  295. SUNXI_FUNCTION(0x5, "csi")), /* D8 */
  296. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
  297. SUNXI_FUNCTION(0x0, "gpio_in"),
  298. SUNXI_FUNCTION(0x1, "gpio_out"),
  299. SUNXI_FUNCTION(0x2, "lcd0"), /* D21 */
  300. SUNXI_FUNCTION(0x3, "ts1"), /* DVLD */
  301. SUNXI_FUNCTION(0x4, "dmic"), /* DATA0 */
  302. SUNXI_FUNCTION(0x5, "csi")), /* D9 */
  303. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
  304. SUNXI_FUNCTION(0x0, "gpio_in"),
  305. SUNXI_FUNCTION(0x1, "gpio_out"),
  306. SUNXI_FUNCTION(0x2, "lcd0"), /* D22 */
  307. SUNXI_FUNCTION(0x3, "ts1"), /* D0 */
  308. SUNXI_FUNCTION(0x4, "dmic")), /* DATA1 */
  309. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
  310. SUNXI_FUNCTION(0x0, "gpio_in"),
  311. SUNXI_FUNCTION(0x1, "gpio_out"),
  312. SUNXI_FUNCTION(0x2, "lcd0"), /* D23 */
  313. SUNXI_FUNCTION(0x3, "ts2"), /* CLK */
  314. SUNXI_FUNCTION(0x4, "dmic")), /* DATA2 */
  315. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
  316. SUNXI_FUNCTION(0x0, "gpio_in"),
  317. SUNXI_FUNCTION(0x1, "gpio_out"),
  318. SUNXI_FUNCTION(0x2, "lcd0"), /* CLK */
  319. SUNXI_FUNCTION(0x3, "ts2"), /* ERR */
  320. SUNXI_FUNCTION(0x4, "dmic")), /* DATA3 */
  321. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
  322. SUNXI_FUNCTION(0x0, "gpio_in"),
  323. SUNXI_FUNCTION(0x1, "gpio_out"),
  324. SUNXI_FUNCTION(0x2, "lcd0"), /* DE */
  325. SUNXI_FUNCTION(0x3, "ts2"), /* SYNC */
  326. SUNXI_FUNCTION(0x4, "uart2"), /* TX */
  327. SUNXI_FUNCTION(0x5, "emac")), /* EMDC */
  328. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
  329. SUNXI_FUNCTION(0x0, "gpio_in"),
  330. SUNXI_FUNCTION(0x1, "gpio_out"),
  331. SUNXI_FUNCTION(0x2, "lcd0"), /* HSYNC */
  332. SUNXI_FUNCTION(0x3, "ts2"), /* DVLD */
  333. SUNXI_FUNCTION(0x4, "uart2"), /* RX */
  334. SUNXI_FUNCTION(0x5, "emac")), /* EMDIO */
  335. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
  336. SUNXI_FUNCTION(0x0, "gpio_in"),
  337. SUNXI_FUNCTION(0x1, "gpio_out"),
  338. SUNXI_FUNCTION(0x2, "lcd0"), /* VSYNC */
  339. SUNXI_FUNCTION(0x3, "ts2"), /* D0 */
  340. SUNXI_FUNCTION(0x4, "uart2")), /* RTS */
  341. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 22),
  342. SUNXI_FUNCTION(0x0, "gpio_in"),
  343. SUNXI_FUNCTION(0x1, "gpio_out"),
  344. SUNXI_FUNCTION(0x2, "pwm"), /* PWM0 */
  345. SUNXI_FUNCTION(0x3, "ts3"), /* CLK */
  346. SUNXI_FUNCTION(0x4, "uart2")), /* CTS */
  347. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 23),
  348. SUNXI_FUNCTION(0x0, "gpio_in"),
  349. SUNXI_FUNCTION(0x1, "gpio_out"),
  350. SUNXI_FUNCTION(0x2, "i2c2"), /* SCK */
  351. SUNXI_FUNCTION(0x3, "ts3"), /* ERR */
  352. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  353. SUNXI_FUNCTION(0x5, "jtag")), /* MS */
  354. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 24),
  355. SUNXI_FUNCTION(0x0, "gpio_in"),
  356. SUNXI_FUNCTION(0x1, "gpio_out"),
  357. SUNXI_FUNCTION(0x2, "i2c2"), /* SDA */
  358. SUNXI_FUNCTION(0x3, "ts3"), /* SYNC */
  359. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  360. SUNXI_FUNCTION(0x5, "jtag")), /* CK */
  361. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 25),
  362. SUNXI_FUNCTION(0x0, "gpio_in"),
  363. SUNXI_FUNCTION(0x1, "gpio_out"),
  364. SUNXI_FUNCTION(0x2, "i2c0"), /* SCK */
  365. SUNXI_FUNCTION(0x3, "ts3"), /* DVLD */
  366. SUNXI_FUNCTION(0x4, "uart3"), /* RTS */
  367. SUNXI_FUNCTION(0x5, "jtag")), /* DO */
  368. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 26),
  369. SUNXI_FUNCTION(0x0, "gpio_in"),
  370. SUNXI_FUNCTION(0x1, "gpio_out"),
  371. SUNXI_FUNCTION(0x2, "i2c0"), /* SDA */
  372. SUNXI_FUNCTION(0x3, "ts3"), /* D0 */
  373. SUNXI_FUNCTION(0x4, "uart3"), /* CTS */
  374. SUNXI_FUNCTION(0x5, "jtag")), /* DI */
  375. /* Hole */
  376. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
  377. SUNXI_FUNCTION(0x0, "gpio_in"),
  378. SUNXI_FUNCTION(0x1, "gpio_out"),
  379. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  380. SUNXI_FUNCTION(0x3, "jtag"), /* MS */
  381. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)), /* PF_EINT0 */
  382. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
  383. SUNXI_FUNCTION(0x0, "gpio_in"),
  384. SUNXI_FUNCTION(0x1, "gpio_out"),
  385. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  386. SUNXI_FUNCTION(0x3, "jtag"), /* DI */
  387. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)), /* PF_EINT1 */
  388. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
  389. SUNXI_FUNCTION(0x0, "gpio_in"),
  390. SUNXI_FUNCTION(0x1, "gpio_out"),
  391. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  392. SUNXI_FUNCTION(0x3, "uart0"), /* TX */
  393. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)), /* PF_EINT2 */
  394. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
  395. SUNXI_FUNCTION(0x0, "gpio_in"),
  396. SUNXI_FUNCTION(0x1, "gpio_out"),
  397. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  398. SUNXI_FUNCTION(0x3, "jtag"), /* DO */
  399. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)), /* PF_EINT3 */
  400. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
  401. SUNXI_FUNCTION(0x0, "gpio_in"),
  402. SUNXI_FUNCTION(0x1, "gpio_out"),
  403. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  404. SUNXI_FUNCTION(0x3, "uart0"), /* RX */
  405. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)), /* PF_EINT4 */
  406. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
  407. SUNXI_FUNCTION(0x0, "gpio_in"),
  408. SUNXI_FUNCTION(0x1, "gpio_out"),
  409. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  410. SUNXI_FUNCTION(0x3, "jtag"), /* CK */
  411. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)), /* PF_EINT5 */
  412. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
  413. SUNXI_FUNCTION(0x0, "gpio_in"),
  414. SUNXI_FUNCTION(0x1, "gpio_out"),
  415. SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)), /* PF_EINT6 */
  416. /* Hole */
  417. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
  418. SUNXI_FUNCTION(0x0, "gpio_in"),
  419. SUNXI_FUNCTION(0x1, "gpio_out"),
  420. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  421. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 0)), /* PG_EINT0 */
  422. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
  423. SUNXI_FUNCTION(0x0, "gpio_in"),
  424. SUNXI_FUNCTION(0x1, "gpio_out"),
  425. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  426. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 1)), /* PG_EINT1 */
  427. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
  428. SUNXI_FUNCTION(0x0, "gpio_in"),
  429. SUNXI_FUNCTION(0x1, "gpio_out"),
  430. SUNXI_FUNCTION(0x2, "mmc1"), /* D0 */
  431. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 2)), /* PG_EINT2 */
  432. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
  433. SUNXI_FUNCTION(0x0, "gpio_in"),
  434. SUNXI_FUNCTION(0x1, "gpio_out"),
  435. SUNXI_FUNCTION(0x2, "mmc1"), /* D1 */
  436. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 3)), /* PG_EINT3 */
  437. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
  438. SUNXI_FUNCTION(0x0, "gpio_in"),
  439. SUNXI_FUNCTION(0x1, "gpio_out"),
  440. SUNXI_FUNCTION(0x2, "mmc1"), /* D2 */
  441. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 4)), /* PG_EINT4 */
  442. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
  443. SUNXI_FUNCTION(0x0, "gpio_in"),
  444. SUNXI_FUNCTION(0x1, "gpio_out"),
  445. SUNXI_FUNCTION(0x2, "mmc1"), /* D3 */
  446. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 5)), /* PG_EINT5 */
  447. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
  448. SUNXI_FUNCTION(0x0, "gpio_in"),
  449. SUNXI_FUNCTION(0x1, "gpio_out"),
  450. SUNXI_FUNCTION(0x2, "uart1"), /* TX */
  451. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 6)), /* PG_EINT6 */
  452. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
  453. SUNXI_FUNCTION(0x0, "gpio_in"),
  454. SUNXI_FUNCTION(0x1, "gpio_out"),
  455. SUNXI_FUNCTION(0x2, "uart1"), /* RX */
  456. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 7)), /* PG_EINT7 */
  457. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
  458. SUNXI_FUNCTION(0x0, "gpio_in"),
  459. SUNXI_FUNCTION(0x1, "gpio_out"),
  460. SUNXI_FUNCTION(0x2, "uart1"), /* RTS */
  461. SUNXI_FUNCTION(0x4, "sim0"), /* VPPEN */
  462. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 8)), /* PG_EINT8 */
  463. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
  464. SUNXI_FUNCTION(0x0, "gpio_in"),
  465. SUNXI_FUNCTION(0x1, "gpio_out"),
  466. SUNXI_FUNCTION(0x2, "uart1"), /* CTS */
  467. SUNXI_FUNCTION(0x4, "sim0"), /* VPPPP */
  468. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 9)), /* PG_EINT9 */
  469. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
  470. SUNXI_FUNCTION(0x0, "gpio_in"),
  471. SUNXI_FUNCTION(0x1, "gpio_out"),
  472. SUNXI_FUNCTION(0x2, "i2s2"), /* SYNC */
  473. SUNXI_FUNCTION(0x3, "h_i2s2"), /* SYNC */
  474. SUNXI_FUNCTION(0x4, "sim0"), /* PWREN */
  475. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 10)), /* PG_EINT10 */
  476. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
  477. SUNXI_FUNCTION(0x0, "gpio_in"),
  478. SUNXI_FUNCTION(0x1, "gpio_out"),
  479. SUNXI_FUNCTION(0x2, "i2s2"), /* CLK */
  480. SUNXI_FUNCTION(0x3, "h_i2s2"), /* CLK */
  481. SUNXI_FUNCTION(0x4, "sim0"), /* CLK */
  482. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 11)), /* PG_EINT11 */
  483. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
  484. SUNXI_FUNCTION(0x0, "gpio_in"),
  485. SUNXI_FUNCTION(0x1, "gpio_out"),
  486. SUNXI_FUNCTION(0x2, "i2s2"), /* DOUT */
  487. SUNXI_FUNCTION(0x3, "h_i2s2"), /* DOUT */
  488. SUNXI_FUNCTION(0x4, "sim0"), /* DATA */
  489. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 12)), /* PG_EINT12 */
  490. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
  491. SUNXI_FUNCTION(0x0, "gpio_in"),
  492. SUNXI_FUNCTION(0x1, "gpio_out"),
  493. SUNXI_FUNCTION(0x2, "i2s2"), /* DIN */
  494. SUNXI_FUNCTION(0x3, "h_i2s2"), /* DIN */
  495. SUNXI_FUNCTION(0x4, "sim0"), /* RST */
  496. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 13)), /* PG_EINT13 */
  497. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 14),
  498. SUNXI_FUNCTION(0x0, "gpio_in"),
  499. SUNXI_FUNCTION(0x1, "gpio_out"),
  500. SUNXI_FUNCTION(0x2, "i2s2"), /* MCLK */
  501. SUNXI_FUNCTION(0x3, "h_i2s2"), /* MCLK */
  502. SUNXI_FUNCTION(0x4, "sim0"), /* DET */
  503. SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 14)), /* PG_EINT14 */
  504. /* Hole */
  505. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 0),
  506. SUNXI_FUNCTION(0x0, "gpio_in"),
  507. SUNXI_FUNCTION(0x1, "gpio_out"),
  508. SUNXI_FUNCTION(0x2, "uart0"), /* TX */
  509. SUNXI_FUNCTION(0x3, "i2s0"), /* SYNC */
  510. SUNXI_FUNCTION(0x4, "h_i2s0"), /* SYNC */
  511. SUNXI_FUNCTION(0x5, "sim1"), /* VPPEN */
  512. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 0)), /* PH_EINT0 */
  513. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 1),
  514. SUNXI_FUNCTION(0x0, "gpio_in"),
  515. SUNXI_FUNCTION(0x1, "gpio_out"),
  516. SUNXI_FUNCTION(0x2, "uart0"), /* RX */
  517. SUNXI_FUNCTION(0x3, "i2s0"), /* CLK */
  518. SUNXI_FUNCTION(0x4, "h_i2s0"), /* CLK */
  519. SUNXI_FUNCTION(0x5, "sim1"), /* VPPPP */
  520. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 1)), /* PH_EINT1 */
  521. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 2),
  522. SUNXI_FUNCTION(0x0, "gpio_in"),
  523. SUNXI_FUNCTION(0x1, "gpio_out"),
  524. SUNXI_FUNCTION(0x2, "ir_tx"),
  525. SUNXI_FUNCTION(0x3, "i2s0"), /* DOUT */
  526. SUNXI_FUNCTION(0x4, "h_i2s0"), /* DOUT */
  527. SUNXI_FUNCTION(0x5, "sim1"), /* PWREN */
  528. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 2)), /* PH_EINT2 */
  529. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 3),
  530. SUNXI_FUNCTION(0x0, "gpio_in"),
  531. SUNXI_FUNCTION(0x1, "gpio_out"),
  532. SUNXI_FUNCTION(0x2, "spi1"), /* CS */
  533. SUNXI_FUNCTION(0x3, "i2s0"), /* DIN */
  534. SUNXI_FUNCTION(0x4, "h_i2s0"), /* DIN */
  535. SUNXI_FUNCTION(0x5, "sim1"), /* CLK */
  536. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 3)), /* PH_EINT3 */
  537. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 4),
  538. SUNXI_FUNCTION(0x0, "gpio_in"),
  539. SUNXI_FUNCTION(0x1, "gpio_out"),
  540. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  541. SUNXI_FUNCTION(0x3, "i2s0"), /* MCLK */
  542. SUNXI_FUNCTION(0x4, "h_i2s0"), /* MCLK */
  543. SUNXI_FUNCTION(0x5, "sim1"), /* DATA */
  544. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 4)), /* PH_EINT4 */
  545. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 5),
  546. SUNXI_FUNCTION(0x0, "gpio_in"),
  547. SUNXI_FUNCTION(0x1, "gpio_out"),
  548. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  549. SUNXI_FUNCTION(0x3, "spdif"), /* MCLK */
  550. SUNXI_FUNCTION(0x4, "i2c1"), /* SCK */
  551. SUNXI_FUNCTION(0x5, "sim1"), /* RST */
  552. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 5)), /* PH_EINT5 */
  553. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 6),
  554. SUNXI_FUNCTION(0x0, "gpio_in"),
  555. SUNXI_FUNCTION(0x1, "gpio_out"),
  556. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  557. SUNXI_FUNCTION(0x3, "spdif"), /* IN */
  558. SUNXI_FUNCTION(0x4, "i2c1"), /* SDA */
  559. SUNXI_FUNCTION(0x5, "sim1"), /* DET */
  560. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 6)), /* PH_EINT6 */
  561. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 7),
  562. SUNXI_FUNCTION(0x0, "gpio_in"),
  563. SUNXI_FUNCTION(0x1, "gpio_out"),
  564. SUNXI_FUNCTION(0x3, "spdif"), /* OUT */
  565. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 7)), /* PH_EINT7 */
  566. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 8),
  567. SUNXI_FUNCTION(0x0, "gpio_in"),
  568. SUNXI_FUNCTION(0x1, "gpio_out"),
  569. SUNXI_FUNCTION(0x2, "hdmi"), /* HSCL */
  570. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 8)), /* PH_EINT8 */
  571. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 9),
  572. SUNXI_FUNCTION(0x0, "gpio_in"),
  573. SUNXI_FUNCTION(0x1, "gpio_out"),
  574. SUNXI_FUNCTION(0x2, "hdmi"), /* HSDA */
  575. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 9)), /* PH_EINT9 */
  576. SUNXI_PIN(SUNXI_PINCTRL_PIN(H, 10),
  577. SUNXI_FUNCTION(0x0, "gpio_in"),
  578. SUNXI_FUNCTION(0x1, "gpio_out"),
  579. SUNXI_FUNCTION(0x2, "hdmi"), /* HCEC */
  580. SUNXI_FUNCTION_IRQ_BANK(0x6, 3, 10)), /* PH_EINT10 */
  581. };
  582. static const unsigned int h6_irq_bank_map[] = { 1, 5, 6, 7 };
  583. static const struct sunxi_pinctrl_desc h6_pinctrl_data = {
  584. .pins = h6_pins,
  585. .npins = ARRAY_SIZE(h6_pins),
  586. .irq_banks = 4,
  587. .irq_bank_map = h6_irq_bank_map,
  588. .irq_read_needs_mux = true,
  589. .io_bias_cfg_variant = BIAS_VOLTAGE_PIO_POW_MODE_SEL,
  590. };
  591. static int h6_pinctrl_probe(struct platform_device *pdev)
  592. {
  593. return sunxi_pinctrl_init(pdev,
  594. &h6_pinctrl_data);
  595. }
  596. static const struct of_device_id h6_pinctrl_match[] = {
  597. { .compatible = "allwinner,sun50i-h6-pinctrl", },
  598. {}
  599. };
  600. static struct platform_driver h6_pinctrl_driver = {
  601. .probe = h6_pinctrl_probe,
  602. .driver = {
  603. .name = "sun50i-h6-pinctrl",
  604. .of_match_table = h6_pinctrl_match,
  605. },
  606. };
  607. builtin_platform_driver(h6_pinctrl_driver);