pinctrl-exynos.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Exynos specific definitions for Samsung pinctrl and gpiolib driver.
  4. *
  5. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  6. * http://www.samsung.com
  7. * Copyright (c) 2012 Linaro Ltd
  8. * http://www.linaro.org
  9. *
  10. * This file contains the Exynos specific definitions for the Samsung
  11. * pinctrl/gpiolib interface drivers.
  12. *
  13. * Author: Thomas Abraham <[email protected]>
  14. */
  15. #ifndef __PINCTRL_SAMSUNG_EXYNOS_H
  16. #define __PINCTRL_SAMSUNG_EXYNOS_H
  17. /* Values for the pin CON register */
  18. #define EXYNOS_PIN_CON_FUNC_EINT 0xf
  19. /* External GPIO and wakeup interrupt related definitions */
  20. #define EXYNOS_GPIO_ECON_OFFSET 0x700
  21. #define EXYNOS_GPIO_EFLTCON_OFFSET 0x800
  22. #define EXYNOS_GPIO_EMASK_OFFSET 0x900
  23. #define EXYNOS_GPIO_EPEND_OFFSET 0xA00
  24. #define EXYNOS_WKUP_ECON_OFFSET 0xE00
  25. #define EXYNOS_WKUP_EMASK_OFFSET 0xF00
  26. #define EXYNOS_WKUP_EPEND_OFFSET 0xF40
  27. #define EXYNOS7_WKUP_ECON_OFFSET 0x700
  28. #define EXYNOS7_WKUP_EMASK_OFFSET 0x900
  29. #define EXYNOS7_WKUP_EPEND_OFFSET 0xA00
  30. #define EXYNOS_SVC_OFFSET 0xB08
  31. /* helpers to access interrupt service register */
  32. #define EXYNOS_SVC_GROUP_SHIFT 3
  33. #define EXYNOS_SVC_GROUP_MASK 0x1f
  34. #define EXYNOS_SVC_NUM_MASK 7
  35. #define EXYNOS_SVC_GROUP(x) ((x >> EXYNOS_SVC_GROUP_SHIFT) & \
  36. EXYNOS_SVC_GROUP_MASK)
  37. /* Exynos specific external interrupt trigger types */
  38. #define EXYNOS_EINT_LEVEL_LOW 0
  39. #define EXYNOS_EINT_LEVEL_HIGH 1
  40. #define EXYNOS_EINT_EDGE_FALLING 2
  41. #define EXYNOS_EINT_EDGE_RISING 3
  42. #define EXYNOS_EINT_EDGE_BOTH 4
  43. #define EXYNOS_EINT_CON_MASK 0xF
  44. #define EXYNOS_EINT_CON_LEN 4
  45. #define EXYNOS_EINT_MAX_PER_BANK 8
  46. #define EXYNOS_EINT_NR_WKUP_EINT
  47. #define EXYNOS_PIN_BANK_EINTN(pins, reg, id) \
  48. { \
  49. .type = &bank_type_off, \
  50. .pctl_offset = reg, \
  51. .nr_pins = pins, \
  52. .eint_type = EINT_TYPE_NONE, \
  53. .name = id \
  54. }
  55. #define EXYNOS_PIN_BANK_EINTG(pins, reg, id, offs) \
  56. { \
  57. .type = &bank_type_off, \
  58. .pctl_offset = reg, \
  59. .nr_pins = pins, \
  60. .eint_type = EINT_TYPE_GPIO, \
  61. .eint_offset = offs, \
  62. .name = id \
  63. }
  64. #define EXYNOS_PIN_BANK_EINTW(pins, reg, id, offs) \
  65. { \
  66. .type = &bank_type_alive, \
  67. .pctl_offset = reg, \
  68. .nr_pins = pins, \
  69. .eint_type = EINT_TYPE_WKUP, \
  70. .eint_offset = offs, \
  71. .name = id \
  72. }
  73. #define EXYNOS5433_PIN_BANK_EINTG(pins, reg, id, offs) \
  74. { \
  75. .type = &exynos5433_bank_type_off, \
  76. .pctl_offset = reg, \
  77. .nr_pins = pins, \
  78. .eint_type = EINT_TYPE_GPIO, \
  79. .eint_offset = offs, \
  80. .name = id \
  81. }
  82. #define EXYNOS5433_PIN_BANK_EINTW(pins, reg, id, offs) \
  83. { \
  84. .type = &exynos5433_bank_type_alive, \
  85. .pctl_offset = reg, \
  86. .nr_pins = pins, \
  87. .eint_type = EINT_TYPE_WKUP, \
  88. .eint_offset = offs, \
  89. .name = id \
  90. }
  91. #define EXYNOS5433_PIN_BANK_EINTW_EXT(pins, reg, id, offs, pctl_idx) \
  92. { \
  93. .type = &exynos5433_bank_type_off, \
  94. .pctl_offset = reg, \
  95. .nr_pins = pins, \
  96. .eint_type = EINT_TYPE_WKUP, \
  97. .eint_offset = offs, \
  98. .name = id, \
  99. .pctl_res_idx = pctl_idx, \
  100. } \
  101. #define EXYNOS850_PIN_BANK_EINTN(pins, reg, id) \
  102. { \
  103. .type = &exynos850_bank_type_alive, \
  104. .pctl_offset = reg, \
  105. .nr_pins = pins, \
  106. .eint_type = EINT_TYPE_NONE, \
  107. .name = id \
  108. }
  109. #define EXYNOS850_PIN_BANK_EINTG(pins, reg, id, offs) \
  110. { \
  111. .type = &exynos850_bank_type_off, \
  112. .pctl_offset = reg, \
  113. .nr_pins = pins, \
  114. .eint_type = EINT_TYPE_GPIO, \
  115. .eint_offset = offs, \
  116. .name = id \
  117. }
  118. #define EXYNOS850_PIN_BANK_EINTW(pins, reg, id, offs) \
  119. { \
  120. .type = &exynos850_bank_type_alive, \
  121. .pctl_offset = reg, \
  122. .nr_pins = pins, \
  123. .eint_type = EINT_TYPE_WKUP, \
  124. .eint_offset = offs, \
  125. .name = id \
  126. }
  127. /**
  128. * struct exynos_weint_data: irq specific data for all the wakeup interrupts
  129. * generated by the external wakeup interrupt controller.
  130. * @irq: interrupt number within the domain.
  131. * @bank: bank responsible for this interrupt
  132. */
  133. struct exynos_weint_data {
  134. unsigned int irq;
  135. struct samsung_pin_bank *bank;
  136. };
  137. /**
  138. * struct exynos_muxed_weint_data: irq specific data for muxed wakeup interrupts
  139. * generated by the external wakeup interrupt controller.
  140. * @nr_banks: count of banks being part of the mux
  141. * @banks: array of banks being part of the mux
  142. */
  143. struct exynos_muxed_weint_data {
  144. unsigned int nr_banks;
  145. struct samsung_pin_bank *banks[];
  146. };
  147. int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d);
  148. int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d);
  149. void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata);
  150. void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata);
  151. struct samsung_retention_ctrl *
  152. exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata,
  153. const struct samsung_retention_data *data);
  154. #endif /* __PINCTRL_SAMSUNG_EXYNOS_H */