pinctrl-exynos.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
  4. //
  5. // Copyright (c) 2012 Samsung Electronics Co., Ltd.
  6. // http://www.samsung.com
  7. // Copyright (c) 2012 Linaro Ltd
  8. // http://www.linaro.org
  9. //
  10. // Author: Thomas Abraham <[email protected]>
  11. //
  12. // This file contains the Samsung Exynos specific information required by the
  13. // the Samsung pinctrl/gpiolib driver. It also includes the implementation of
  14. // external gpio and wakeup interrupt support.
  15. #include <linux/device.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/irqdomain.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/chained_irq.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/slab.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/regmap.h>
  25. #include <linux/err.h>
  26. #include <linux/soc/samsung/exynos-pmu.h>
  27. #include <linux/soc/samsung/exynos-regs-pmu.h>
  28. #include "pinctrl-samsung.h"
  29. #include "pinctrl-exynos.h"
  30. struct exynos_irq_chip {
  31. struct irq_chip chip;
  32. u32 eint_con;
  33. u32 eint_mask;
  34. u32 eint_pend;
  35. u32 *eint_wake_mask_value;
  36. u32 eint_wake_mask_reg;
  37. void (*set_eint_wakeup_mask)(struct samsung_pinctrl_drv_data *drvdata,
  38. struct exynos_irq_chip *irq_chip);
  39. };
  40. static inline struct exynos_irq_chip *to_exynos_irq_chip(struct irq_chip *chip)
  41. {
  42. return container_of(chip, struct exynos_irq_chip, chip);
  43. }
  44. static void exynos_irq_mask(struct irq_data *irqd)
  45. {
  46. struct irq_chip *chip = irq_data_get_irq_chip(irqd);
  47. struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
  48. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  49. unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
  50. unsigned int mask;
  51. unsigned long flags;
  52. raw_spin_lock_irqsave(&bank->slock, flags);
  53. mask = readl(bank->eint_base + reg_mask);
  54. mask |= 1 << irqd->hwirq;
  55. writel(mask, bank->eint_base + reg_mask);
  56. raw_spin_unlock_irqrestore(&bank->slock, flags);
  57. }
  58. static void exynos_irq_ack(struct irq_data *irqd)
  59. {
  60. struct irq_chip *chip = irq_data_get_irq_chip(irqd);
  61. struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
  62. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  63. unsigned long reg_pend = our_chip->eint_pend + bank->eint_offset;
  64. writel(1 << irqd->hwirq, bank->eint_base + reg_pend);
  65. }
  66. static void exynos_irq_unmask(struct irq_data *irqd)
  67. {
  68. struct irq_chip *chip = irq_data_get_irq_chip(irqd);
  69. struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
  70. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  71. unsigned long reg_mask = our_chip->eint_mask + bank->eint_offset;
  72. unsigned int mask;
  73. unsigned long flags;
  74. /*
  75. * Ack level interrupts right before unmask
  76. *
  77. * If we don't do this we'll get a double-interrupt. Level triggered
  78. * interrupts must not fire an interrupt if the level is not
  79. * _currently_ active, even if it was active while the interrupt was
  80. * masked.
  81. */
  82. if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
  83. exynos_irq_ack(irqd);
  84. raw_spin_lock_irqsave(&bank->slock, flags);
  85. mask = readl(bank->eint_base + reg_mask);
  86. mask &= ~(1 << irqd->hwirq);
  87. writel(mask, bank->eint_base + reg_mask);
  88. raw_spin_unlock_irqrestore(&bank->slock, flags);
  89. }
  90. static int exynos_irq_set_type(struct irq_data *irqd, unsigned int type)
  91. {
  92. struct irq_chip *chip = irq_data_get_irq_chip(irqd);
  93. struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
  94. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  95. unsigned int shift = EXYNOS_EINT_CON_LEN * irqd->hwirq;
  96. unsigned int con, trig_type;
  97. unsigned long reg_con = our_chip->eint_con + bank->eint_offset;
  98. switch (type) {
  99. case IRQ_TYPE_EDGE_RISING:
  100. trig_type = EXYNOS_EINT_EDGE_RISING;
  101. break;
  102. case IRQ_TYPE_EDGE_FALLING:
  103. trig_type = EXYNOS_EINT_EDGE_FALLING;
  104. break;
  105. case IRQ_TYPE_EDGE_BOTH:
  106. trig_type = EXYNOS_EINT_EDGE_BOTH;
  107. break;
  108. case IRQ_TYPE_LEVEL_HIGH:
  109. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  110. break;
  111. case IRQ_TYPE_LEVEL_LOW:
  112. trig_type = EXYNOS_EINT_LEVEL_LOW;
  113. break;
  114. default:
  115. pr_err("unsupported external interrupt type\n");
  116. return -EINVAL;
  117. }
  118. if (type & IRQ_TYPE_EDGE_BOTH)
  119. irq_set_handler_locked(irqd, handle_edge_irq);
  120. else
  121. irq_set_handler_locked(irqd, handle_level_irq);
  122. con = readl(bank->eint_base + reg_con);
  123. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  124. con |= trig_type << shift;
  125. writel(con, bank->eint_base + reg_con);
  126. return 0;
  127. }
  128. static int exynos_irq_request_resources(struct irq_data *irqd)
  129. {
  130. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  131. const struct samsung_pin_bank_type *bank_type = bank->type;
  132. unsigned long reg_con, flags;
  133. unsigned int shift, mask, con;
  134. int ret;
  135. ret = gpiochip_lock_as_irq(&bank->gpio_chip, irqd->hwirq);
  136. if (ret) {
  137. dev_err(bank->gpio_chip.parent,
  138. "unable to lock pin %s-%lu IRQ\n",
  139. bank->name, irqd->hwirq);
  140. return ret;
  141. }
  142. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  143. shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
  144. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  145. raw_spin_lock_irqsave(&bank->slock, flags);
  146. con = readl(bank->pctl_base + reg_con);
  147. con &= ~(mask << shift);
  148. con |= EXYNOS_PIN_CON_FUNC_EINT << shift;
  149. writel(con, bank->pctl_base + reg_con);
  150. raw_spin_unlock_irqrestore(&bank->slock, flags);
  151. return 0;
  152. }
  153. static void exynos_irq_release_resources(struct irq_data *irqd)
  154. {
  155. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  156. const struct samsung_pin_bank_type *bank_type = bank->type;
  157. unsigned long reg_con, flags;
  158. unsigned int shift, mask, con;
  159. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  160. shift = irqd->hwirq * bank_type->fld_width[PINCFG_TYPE_FUNC];
  161. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  162. raw_spin_lock_irqsave(&bank->slock, flags);
  163. con = readl(bank->pctl_base + reg_con);
  164. con &= ~(mask << shift);
  165. con |= PIN_CON_FUNC_INPUT << shift;
  166. writel(con, bank->pctl_base + reg_con);
  167. raw_spin_unlock_irqrestore(&bank->slock, flags);
  168. gpiochip_unlock_as_irq(&bank->gpio_chip, irqd->hwirq);
  169. }
  170. /*
  171. * irq_chip for gpio interrupts.
  172. */
  173. static const struct exynos_irq_chip exynos_gpio_irq_chip __initconst = {
  174. .chip = {
  175. .name = "exynos_gpio_irq_chip",
  176. .irq_unmask = exynos_irq_unmask,
  177. .irq_mask = exynos_irq_mask,
  178. .irq_ack = exynos_irq_ack,
  179. .irq_set_type = exynos_irq_set_type,
  180. .irq_request_resources = exynos_irq_request_resources,
  181. .irq_release_resources = exynos_irq_release_resources,
  182. },
  183. .eint_con = EXYNOS_GPIO_ECON_OFFSET,
  184. .eint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  185. .eint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  186. /* eint_wake_mask_value not used */
  187. };
  188. static int exynos_eint_irq_map(struct irq_domain *h, unsigned int virq,
  189. irq_hw_number_t hw)
  190. {
  191. struct samsung_pin_bank *b = h->host_data;
  192. irq_set_chip_data(virq, b);
  193. irq_set_chip_and_handler(virq, &b->irq_chip->chip,
  194. handle_level_irq);
  195. return 0;
  196. }
  197. /*
  198. * irq domain callbacks for external gpio and wakeup interrupt controllers.
  199. */
  200. static const struct irq_domain_ops exynos_eint_irqd_ops = {
  201. .map = exynos_eint_irq_map,
  202. .xlate = irq_domain_xlate_twocell,
  203. };
  204. static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
  205. {
  206. struct samsung_pinctrl_drv_data *d = data;
  207. struct samsung_pin_bank *bank = d->pin_banks;
  208. unsigned int svc, group, pin;
  209. int ret;
  210. svc = readl(bank->eint_base + EXYNOS_SVC_OFFSET);
  211. group = EXYNOS_SVC_GROUP(svc);
  212. pin = svc & EXYNOS_SVC_NUM_MASK;
  213. if (!group)
  214. return IRQ_HANDLED;
  215. bank += (group - 1);
  216. ret = generic_handle_domain_irq(bank->irq_domain, pin);
  217. if (ret)
  218. return IRQ_NONE;
  219. return IRQ_HANDLED;
  220. }
  221. struct exynos_eint_gpio_save {
  222. u32 eint_con;
  223. u32 eint_fltcon0;
  224. u32 eint_fltcon1;
  225. u32 eint_mask;
  226. };
  227. /*
  228. * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
  229. * @d: driver data of samsung pinctrl driver.
  230. */
  231. __init int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
  232. {
  233. struct samsung_pin_bank *bank;
  234. struct device *dev = d->dev;
  235. int ret;
  236. int i;
  237. if (!d->irq) {
  238. dev_err(dev, "irq number not available\n");
  239. return -EINVAL;
  240. }
  241. ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
  242. 0, dev_name(dev), d);
  243. if (ret) {
  244. dev_err(dev, "irq request failed\n");
  245. return -ENXIO;
  246. }
  247. bank = d->pin_banks;
  248. for (i = 0; i < d->nr_banks; ++i, ++bank) {
  249. if (bank->eint_type != EINT_TYPE_GPIO)
  250. continue;
  251. bank->irq_chip = devm_kmemdup(dev, &exynos_gpio_irq_chip,
  252. sizeof(*bank->irq_chip), GFP_KERNEL);
  253. if (!bank->irq_chip) {
  254. ret = -ENOMEM;
  255. goto err_domains;
  256. }
  257. bank->irq_chip->chip.name = bank->name;
  258. bank->irq_domain = irq_domain_create_linear(bank->fwnode,
  259. bank->nr_pins, &exynos_eint_irqd_ops, bank);
  260. if (!bank->irq_domain) {
  261. dev_err(dev, "gpio irq domain add failed\n");
  262. ret = -ENXIO;
  263. goto err_domains;
  264. }
  265. bank->soc_priv = devm_kzalloc(d->dev,
  266. sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
  267. if (!bank->soc_priv) {
  268. irq_domain_remove(bank->irq_domain);
  269. ret = -ENOMEM;
  270. goto err_domains;
  271. }
  272. }
  273. return 0;
  274. err_domains:
  275. for (--i, --bank; i >= 0; --i, --bank) {
  276. if (bank->eint_type != EINT_TYPE_GPIO)
  277. continue;
  278. irq_domain_remove(bank->irq_domain);
  279. }
  280. return ret;
  281. }
  282. static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
  283. {
  284. struct irq_chip *chip = irq_data_get_irq_chip(irqd);
  285. struct exynos_irq_chip *our_chip = to_exynos_irq_chip(chip);
  286. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  287. unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
  288. pr_info("wake %s for irq %u (%s-%lu)\n", on ? "enabled" : "disabled",
  289. irqd->irq, bank->name, irqd->hwirq);
  290. if (!on)
  291. *our_chip->eint_wake_mask_value |= bit;
  292. else
  293. *our_chip->eint_wake_mask_value &= ~bit;
  294. return 0;
  295. }
  296. static void
  297. exynos_pinctrl_set_eint_wakeup_mask(struct samsung_pinctrl_drv_data *drvdata,
  298. struct exynos_irq_chip *irq_chip)
  299. {
  300. struct regmap *pmu_regs;
  301. if (!drvdata->retention_ctrl || !drvdata->retention_ctrl->priv) {
  302. dev_warn(drvdata->dev,
  303. "No retention data configured bank with external wakeup interrupt. Wake-up mask will not be set.\n");
  304. return;
  305. }
  306. pmu_regs = drvdata->retention_ctrl->priv;
  307. dev_info(drvdata->dev,
  308. "Setting external wakeup interrupt mask: 0x%x\n",
  309. *irq_chip->eint_wake_mask_value);
  310. regmap_write(pmu_regs, irq_chip->eint_wake_mask_reg,
  311. *irq_chip->eint_wake_mask_value);
  312. }
  313. static void
  314. s5pv210_pinctrl_set_eint_wakeup_mask(struct samsung_pinctrl_drv_data *drvdata,
  315. struct exynos_irq_chip *irq_chip)
  316. {
  317. void __iomem *clk_base;
  318. if (!drvdata->retention_ctrl || !drvdata->retention_ctrl->priv) {
  319. dev_warn(drvdata->dev,
  320. "No retention data configured bank with external wakeup interrupt. Wake-up mask will not be set.\n");
  321. return;
  322. }
  323. clk_base = (void __iomem *) drvdata->retention_ctrl->priv;
  324. __raw_writel(*irq_chip->eint_wake_mask_value,
  325. clk_base + irq_chip->eint_wake_mask_reg);
  326. }
  327. static u32 eint_wake_mask_value = EXYNOS_EINT_WAKEUP_MASK_DISABLED;
  328. /*
  329. * irq_chip for wakeup interrupts
  330. */
  331. static const struct exynos_irq_chip s5pv210_wkup_irq_chip __initconst = {
  332. .chip = {
  333. .name = "s5pv210_wkup_irq_chip",
  334. .irq_unmask = exynos_irq_unmask,
  335. .irq_mask = exynos_irq_mask,
  336. .irq_ack = exynos_irq_ack,
  337. .irq_set_type = exynos_irq_set_type,
  338. .irq_set_wake = exynos_wkup_irq_set_wake,
  339. .irq_request_resources = exynos_irq_request_resources,
  340. .irq_release_resources = exynos_irq_release_resources,
  341. },
  342. .eint_con = EXYNOS_WKUP_ECON_OFFSET,
  343. .eint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  344. .eint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  345. .eint_wake_mask_value = &eint_wake_mask_value,
  346. /* Only differences with exynos4210_wkup_irq_chip: */
  347. .eint_wake_mask_reg = S5PV210_EINT_WAKEUP_MASK,
  348. .set_eint_wakeup_mask = s5pv210_pinctrl_set_eint_wakeup_mask,
  349. };
  350. static const struct exynos_irq_chip exynos4210_wkup_irq_chip __initconst = {
  351. .chip = {
  352. .name = "exynos4210_wkup_irq_chip",
  353. .irq_unmask = exynos_irq_unmask,
  354. .irq_mask = exynos_irq_mask,
  355. .irq_ack = exynos_irq_ack,
  356. .irq_set_type = exynos_irq_set_type,
  357. .irq_set_wake = exynos_wkup_irq_set_wake,
  358. .irq_request_resources = exynos_irq_request_resources,
  359. .irq_release_resources = exynos_irq_release_resources,
  360. },
  361. .eint_con = EXYNOS_WKUP_ECON_OFFSET,
  362. .eint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  363. .eint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  364. .eint_wake_mask_value = &eint_wake_mask_value,
  365. .eint_wake_mask_reg = EXYNOS_EINT_WAKEUP_MASK,
  366. .set_eint_wakeup_mask = exynos_pinctrl_set_eint_wakeup_mask,
  367. };
  368. static const struct exynos_irq_chip exynos7_wkup_irq_chip __initconst = {
  369. .chip = {
  370. .name = "exynos7_wkup_irq_chip",
  371. .irq_unmask = exynos_irq_unmask,
  372. .irq_mask = exynos_irq_mask,
  373. .irq_ack = exynos_irq_ack,
  374. .irq_set_type = exynos_irq_set_type,
  375. .irq_set_wake = exynos_wkup_irq_set_wake,
  376. .irq_request_resources = exynos_irq_request_resources,
  377. .irq_release_resources = exynos_irq_release_resources,
  378. },
  379. .eint_con = EXYNOS7_WKUP_ECON_OFFSET,
  380. .eint_mask = EXYNOS7_WKUP_EMASK_OFFSET,
  381. .eint_pend = EXYNOS7_WKUP_EPEND_OFFSET,
  382. .eint_wake_mask_value = &eint_wake_mask_value,
  383. .eint_wake_mask_reg = EXYNOS5433_EINT_WAKEUP_MASK,
  384. .set_eint_wakeup_mask = exynos_pinctrl_set_eint_wakeup_mask,
  385. };
  386. /* list of external wakeup controllers supported */
  387. static const struct of_device_id exynos_wkup_irq_ids[] = {
  388. { .compatible = "samsung,s5pv210-wakeup-eint",
  389. .data = &s5pv210_wkup_irq_chip },
  390. { .compatible = "samsung,exynos4210-wakeup-eint",
  391. .data = &exynos4210_wkup_irq_chip },
  392. { .compatible = "samsung,exynos7-wakeup-eint",
  393. .data = &exynos7_wkup_irq_chip },
  394. { .compatible = "samsung,exynos850-wakeup-eint",
  395. .data = &exynos7_wkup_irq_chip },
  396. { .compatible = "samsung,exynosautov9-wakeup-eint",
  397. .data = &exynos7_wkup_irq_chip },
  398. { }
  399. };
  400. /* interrupt handler for wakeup interrupts 0..15 */
  401. static void exynos_irq_eint0_15(struct irq_desc *desc)
  402. {
  403. struct exynos_weint_data *eintd = irq_desc_get_handler_data(desc);
  404. struct samsung_pin_bank *bank = eintd->bank;
  405. struct irq_chip *chip = irq_desc_get_chip(desc);
  406. chained_irq_enter(chip, desc);
  407. generic_handle_domain_irq(bank->irq_domain, eintd->irq);
  408. chained_irq_exit(chip, desc);
  409. }
  410. static inline void exynos_irq_demux_eint(unsigned int pend,
  411. struct irq_domain *domain)
  412. {
  413. unsigned int irq;
  414. while (pend) {
  415. irq = fls(pend) - 1;
  416. generic_handle_domain_irq(domain, irq);
  417. pend &= ~(1 << irq);
  418. }
  419. }
  420. /* interrupt handler for wakeup interrupt 16 */
  421. static void exynos_irq_demux_eint16_31(struct irq_desc *desc)
  422. {
  423. struct irq_chip *chip = irq_desc_get_chip(desc);
  424. struct exynos_muxed_weint_data *eintd = irq_desc_get_handler_data(desc);
  425. unsigned int pend;
  426. unsigned int mask;
  427. int i;
  428. chained_irq_enter(chip, desc);
  429. for (i = 0; i < eintd->nr_banks; ++i) {
  430. struct samsung_pin_bank *b = eintd->banks[i];
  431. pend = readl(b->eint_base + b->irq_chip->eint_pend
  432. + b->eint_offset);
  433. mask = readl(b->eint_base + b->irq_chip->eint_mask
  434. + b->eint_offset);
  435. exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
  436. }
  437. chained_irq_exit(chip, desc);
  438. }
  439. /*
  440. * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
  441. * @d: driver data of samsung pinctrl driver.
  442. */
  443. __init int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
  444. {
  445. struct device *dev = d->dev;
  446. struct device_node *wkup_np = NULL;
  447. struct device_node *np;
  448. struct samsung_pin_bank *bank;
  449. struct exynos_weint_data *weint_data;
  450. struct exynos_muxed_weint_data *muxed_data;
  451. const struct exynos_irq_chip *irq_chip;
  452. unsigned int muxed_banks = 0;
  453. unsigned int i;
  454. int idx, irq;
  455. for_each_child_of_node(dev->of_node, np) {
  456. const struct of_device_id *match;
  457. match = of_match_node(exynos_wkup_irq_ids, np);
  458. if (match) {
  459. irq_chip = match->data;
  460. wkup_np = np;
  461. break;
  462. }
  463. }
  464. if (!wkup_np)
  465. return -ENODEV;
  466. bank = d->pin_banks;
  467. for (i = 0; i < d->nr_banks; ++i, ++bank) {
  468. if (bank->eint_type != EINT_TYPE_WKUP)
  469. continue;
  470. bank->irq_chip = devm_kmemdup(dev, irq_chip, sizeof(*irq_chip),
  471. GFP_KERNEL);
  472. if (!bank->irq_chip) {
  473. of_node_put(wkup_np);
  474. return -ENOMEM;
  475. }
  476. bank->irq_chip->chip.name = bank->name;
  477. bank->irq_domain = irq_domain_create_linear(bank->fwnode,
  478. bank->nr_pins, &exynos_eint_irqd_ops, bank);
  479. if (!bank->irq_domain) {
  480. dev_err(dev, "wkup irq domain add failed\n");
  481. of_node_put(wkup_np);
  482. return -ENXIO;
  483. }
  484. if (!fwnode_property_present(bank->fwnode, "interrupts")) {
  485. bank->eint_type = EINT_TYPE_WKUP_MUX;
  486. ++muxed_banks;
  487. continue;
  488. }
  489. weint_data = devm_kcalloc(dev,
  490. bank->nr_pins, sizeof(*weint_data),
  491. GFP_KERNEL);
  492. if (!weint_data) {
  493. of_node_put(wkup_np);
  494. return -ENOMEM;
  495. }
  496. for (idx = 0; idx < bank->nr_pins; ++idx) {
  497. irq = irq_of_parse_and_map(to_of_node(bank->fwnode), idx);
  498. if (!irq) {
  499. dev_err(dev, "irq number for eint-%s-%d not found\n",
  500. bank->name, idx);
  501. continue;
  502. }
  503. weint_data[idx].irq = idx;
  504. weint_data[idx].bank = bank;
  505. irq_set_chained_handler_and_data(irq,
  506. exynos_irq_eint0_15,
  507. &weint_data[idx]);
  508. }
  509. }
  510. if (!muxed_banks) {
  511. of_node_put(wkup_np);
  512. return 0;
  513. }
  514. irq = irq_of_parse_and_map(wkup_np, 0);
  515. of_node_put(wkup_np);
  516. if (!irq) {
  517. dev_err(dev, "irq number for muxed EINTs not found\n");
  518. return 0;
  519. }
  520. muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
  521. + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
  522. if (!muxed_data)
  523. return -ENOMEM;
  524. irq_set_chained_handler_and_data(irq, exynos_irq_demux_eint16_31,
  525. muxed_data);
  526. bank = d->pin_banks;
  527. idx = 0;
  528. for (i = 0; i < d->nr_banks; ++i, ++bank) {
  529. if (bank->eint_type != EINT_TYPE_WKUP_MUX)
  530. continue;
  531. muxed_data->banks[idx++] = bank;
  532. }
  533. muxed_data->nr_banks = muxed_banks;
  534. return 0;
  535. }
  536. static void exynos_pinctrl_suspend_bank(
  537. struct samsung_pinctrl_drv_data *drvdata,
  538. struct samsung_pin_bank *bank)
  539. {
  540. struct exynos_eint_gpio_save *save = bank->soc_priv;
  541. void __iomem *regs = bank->eint_base;
  542. save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
  543. + bank->eint_offset);
  544. save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  545. + 2 * bank->eint_offset);
  546. save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  547. + 2 * bank->eint_offset + 4);
  548. save->eint_mask = readl(regs + bank->irq_chip->eint_mask
  549. + bank->eint_offset);
  550. pr_debug("%s: save con %#010x\n", bank->name, save->eint_con);
  551. pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
  552. pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
  553. pr_debug("%s: save mask %#010x\n", bank->name, save->eint_mask);
  554. }
  555. void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
  556. {
  557. struct samsung_pin_bank *bank = drvdata->pin_banks;
  558. struct exynos_irq_chip *irq_chip = NULL;
  559. int i;
  560. for (i = 0; i < drvdata->nr_banks; ++i, ++bank) {
  561. if (bank->eint_type == EINT_TYPE_GPIO)
  562. exynos_pinctrl_suspend_bank(drvdata, bank);
  563. else if (bank->eint_type == EINT_TYPE_WKUP) {
  564. if (!irq_chip) {
  565. irq_chip = bank->irq_chip;
  566. irq_chip->set_eint_wakeup_mask(drvdata,
  567. irq_chip);
  568. }
  569. }
  570. }
  571. }
  572. static void exynos_pinctrl_resume_bank(
  573. struct samsung_pinctrl_drv_data *drvdata,
  574. struct samsung_pin_bank *bank)
  575. {
  576. struct exynos_eint_gpio_save *save = bank->soc_priv;
  577. void __iomem *regs = bank->eint_base;
  578. pr_debug("%s: con %#010x => %#010x\n", bank->name,
  579. readl(regs + EXYNOS_GPIO_ECON_OFFSET
  580. + bank->eint_offset), save->eint_con);
  581. pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
  582. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  583. + 2 * bank->eint_offset), save->eint_fltcon0);
  584. pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
  585. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  586. + 2 * bank->eint_offset + 4), save->eint_fltcon1);
  587. pr_debug("%s: mask %#010x => %#010x\n", bank->name,
  588. readl(regs + bank->irq_chip->eint_mask
  589. + bank->eint_offset), save->eint_mask);
  590. writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
  591. + bank->eint_offset);
  592. writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  593. + 2 * bank->eint_offset);
  594. writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  595. + 2 * bank->eint_offset + 4);
  596. writel(save->eint_mask, regs + bank->irq_chip->eint_mask
  597. + bank->eint_offset);
  598. }
  599. void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
  600. {
  601. struct samsung_pin_bank *bank = drvdata->pin_banks;
  602. int i;
  603. for (i = 0; i < drvdata->nr_banks; ++i, ++bank)
  604. if (bank->eint_type == EINT_TYPE_GPIO)
  605. exynos_pinctrl_resume_bank(drvdata, bank);
  606. }
  607. static void exynos_retention_enable(struct samsung_pinctrl_drv_data *drvdata)
  608. {
  609. if (drvdata->retention_ctrl->refcnt)
  610. atomic_inc(drvdata->retention_ctrl->refcnt);
  611. }
  612. static void exynos_retention_disable(struct samsung_pinctrl_drv_data *drvdata)
  613. {
  614. struct samsung_retention_ctrl *ctrl = drvdata->retention_ctrl;
  615. struct regmap *pmu_regs = ctrl->priv;
  616. int i;
  617. if (ctrl->refcnt && !atomic_dec_and_test(ctrl->refcnt))
  618. return;
  619. for (i = 0; i < ctrl->nr_regs; i++)
  620. regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
  621. }
  622. struct samsung_retention_ctrl *
  623. exynos_retention_init(struct samsung_pinctrl_drv_data *drvdata,
  624. const struct samsung_retention_data *data)
  625. {
  626. struct samsung_retention_ctrl *ctrl;
  627. struct regmap *pmu_regs;
  628. int i;
  629. ctrl = devm_kzalloc(drvdata->dev, sizeof(*ctrl), GFP_KERNEL);
  630. if (!ctrl)
  631. return ERR_PTR(-ENOMEM);
  632. pmu_regs = exynos_get_pmu_regmap();
  633. if (IS_ERR(pmu_regs))
  634. return ERR_CAST(pmu_regs);
  635. ctrl->priv = pmu_regs;
  636. ctrl->regs = data->regs;
  637. ctrl->nr_regs = data->nr_regs;
  638. ctrl->value = data->value;
  639. ctrl->refcnt = data->refcnt;
  640. ctrl->enable = exynos_retention_enable;
  641. ctrl->disable = exynos_retention_disable;
  642. /* Ensure that retention is disabled on driver init */
  643. for (i = 0; i < ctrl->nr_regs; i++)
  644. regmap_write(pmu_regs, ctrl->regs[i], ctrl->value);
  645. return ctrl;
  646. }