pfc-r8a779a0.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A779A0 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2020 Renesas Electronics Corp.
  6. *
  7. * This file is based on the drivers/pinctrl/renesas/pfc-r8a7795.c
  8. */
  9. #include <linux/errno.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include "sh_pfc.h"
  13. #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
  14. #define CPU_ALL_GP(fn, sfx) \
  15. PORT_GP_CFG_15(0, fn, sfx, CFG_FLAGS), \
  16. PORT_GP_CFG_1(0, 15, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  17. PORT_GP_CFG_1(0, 16, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  18. PORT_GP_CFG_1(0, 17, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  19. PORT_GP_CFG_1(0, 18, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  20. PORT_GP_CFG_1(0, 19, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  21. PORT_GP_CFG_1(0, 20, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  22. PORT_GP_CFG_1(0, 21, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  23. PORT_GP_CFG_1(0, 22, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  24. PORT_GP_CFG_1(0, 23, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  25. PORT_GP_CFG_1(0, 24, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  26. PORT_GP_CFG_1(0, 25, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  27. PORT_GP_CFG_1(0, 26, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  28. PORT_GP_CFG_1(0, 27, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  29. PORT_GP_CFG_31(1, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  30. PORT_GP_CFG_2(2, fn, sfx, CFG_FLAGS), \
  31. PORT_GP_CFG_1(2, 2, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  32. PORT_GP_CFG_1(2, 3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  33. PORT_GP_CFG_1(2, 4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  34. PORT_GP_CFG_1(2, 5, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  35. PORT_GP_CFG_1(2, 6, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  36. PORT_GP_CFG_1(2, 7, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  37. PORT_GP_CFG_1(2, 8, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  38. PORT_GP_CFG_1(2, 9, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  39. PORT_GP_CFG_1(2, 10, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  40. PORT_GP_CFG_1(2, 11, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  41. PORT_GP_CFG_1(2, 12, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  42. PORT_GP_CFG_1(2, 13, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  43. PORT_GP_CFG_1(2, 14, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  44. PORT_GP_CFG_1(2, 15, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
  45. PORT_GP_CFG_1(2, 16, fn, sfx, CFG_FLAGS), \
  46. PORT_GP_CFG_1(2, 17, fn, sfx, CFG_FLAGS), \
  47. PORT_GP_CFG_1(2, 18, fn, sfx, CFG_FLAGS), \
  48. PORT_GP_CFG_1(2, 19, fn, sfx, CFG_FLAGS), \
  49. PORT_GP_CFG_1(2, 20, fn, sfx, CFG_FLAGS), \
  50. PORT_GP_CFG_1(2, 21, fn, sfx, CFG_FLAGS), \
  51. PORT_GP_CFG_1(2, 22, fn, sfx, CFG_FLAGS), \
  52. PORT_GP_CFG_1(2, 23, fn, sfx, CFG_FLAGS), \
  53. PORT_GP_CFG_1(2, 24, fn, sfx, CFG_FLAGS), \
  54. PORT_GP_CFG_17(3, fn, sfx, CFG_FLAGS), \
  55. PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_25_33),\
  56. PORT_GP_CFG_1(4, 18, fn, sfx, CFG_FLAGS), \
  57. PORT_GP_CFG_1(4, 19, fn, sfx, CFG_FLAGS), \
  58. PORT_GP_CFG_1(4, 20, fn, sfx, CFG_FLAGS), \
  59. PORT_GP_CFG_1(4, 21, fn, sfx, CFG_FLAGS), \
  60. PORT_GP_CFG_1(4, 22, fn, sfx, CFG_FLAGS), \
  61. PORT_GP_CFG_1(4, 23, fn, sfx, CFG_FLAGS), \
  62. PORT_GP_CFG_1(4, 24, fn, sfx, CFG_FLAGS), \
  63. PORT_GP_CFG_1(4, 25, fn, sfx, CFG_FLAGS), \
  64. PORT_GP_CFG_1(4, 26, fn, sfx, CFG_FLAGS), \
  65. PORT_GP_CFG_18(5, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_25_33),\
  66. PORT_GP_CFG_1(5, 18, fn, sfx, CFG_FLAGS), \
  67. PORT_GP_CFG_1(5, 19, fn, sfx, CFG_FLAGS), \
  68. PORT_GP_CFG_1(5, 20, fn, sfx, CFG_FLAGS), \
  69. PORT_GP_CFG_18(6, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_25_33),\
  70. PORT_GP_CFG_1(6, 18, fn, sfx, CFG_FLAGS), \
  71. PORT_GP_CFG_1(6, 19, fn, sfx, CFG_FLAGS), \
  72. PORT_GP_CFG_1(6, 20, fn, sfx, CFG_FLAGS), \
  73. PORT_GP_CFG_18(7, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_25_33),\
  74. PORT_GP_CFG_1(7, 18, fn, sfx, CFG_FLAGS), \
  75. PORT_GP_CFG_1(7, 19, fn, sfx, CFG_FLAGS), \
  76. PORT_GP_CFG_1(7, 20, fn, sfx, CFG_FLAGS), \
  77. PORT_GP_CFG_18(8, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_25_33),\
  78. PORT_GP_CFG_1(8, 18, fn, sfx, CFG_FLAGS), \
  79. PORT_GP_CFG_1(8, 19, fn, sfx, CFG_FLAGS), \
  80. PORT_GP_CFG_1(8, 20, fn, sfx, CFG_FLAGS), \
  81. PORT_GP_CFG_18(9, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_25_33),\
  82. PORT_GP_CFG_1(9, 18, fn, sfx, CFG_FLAGS), \
  83. PORT_GP_CFG_1(9, 19, fn, sfx, CFG_FLAGS), \
  84. PORT_GP_CFG_1(9, 20, fn, sfx, CFG_FLAGS)
  85. #define CPU_ALL_NOGP(fn) \
  86. PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
  87. PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
  88. PIN_NOGP_CFG(DCUTRST_N_LPDRST_N, "DCUTRST#_LPDRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
  89. PIN_NOGP_CFG(DCUTCK_LPDCLK, "DCUTCK_LPDCLK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
  90. PIN_NOGP_CFG(DCUTMS, "DCUTMS", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
  91. PIN_NOGP_CFG(DCUTDI_LPDI, "DCUTDI_LPDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
  92. /*
  93. * F_() : just information
  94. * FM() : macro for FN_xxx / xxx_MARK
  95. */
  96. /* GPSR0 */
  97. #define GPSR0_27 FM(MMC_D7)
  98. #define GPSR0_26 FM(MMC_D6)
  99. #define GPSR0_25 FM(MMC_D5)
  100. #define GPSR0_24 FM(MMC_D4)
  101. #define GPSR0_23 FM(MMC_SD_CLK)
  102. #define GPSR0_22 FM(MMC_SD_D3)
  103. #define GPSR0_21 FM(MMC_SD_D2)
  104. #define GPSR0_20 FM(MMC_SD_D1)
  105. #define GPSR0_19 FM(MMC_SD_D0)
  106. #define GPSR0_18 FM(MMC_SD_CMD)
  107. #define GPSR0_17 FM(MMC_DS)
  108. #define GPSR0_16 FM(SD_CD)
  109. #define GPSR0_15 FM(SD_WP)
  110. #define GPSR0_14 FM(RPC_INT_N)
  111. #define GPSR0_13 FM(RPC_WP_N)
  112. #define GPSR0_12 FM(RPC_RESET_N)
  113. #define GPSR0_11 FM(QSPI1_SSL)
  114. #define GPSR0_10 FM(QSPI1_IO3)
  115. #define GPSR0_9 FM(QSPI1_IO2)
  116. #define GPSR0_8 FM(QSPI1_MISO_IO1)
  117. #define GPSR0_7 FM(QSPI1_MOSI_IO0)
  118. #define GPSR0_6 FM(QSPI1_SPCLK)
  119. #define GPSR0_5 FM(QSPI0_SSL)
  120. #define GPSR0_4 FM(QSPI0_IO3)
  121. #define GPSR0_3 FM(QSPI0_IO2)
  122. #define GPSR0_2 FM(QSPI0_MISO_IO1)
  123. #define GPSR0_1 FM(QSPI0_MOSI_IO0)
  124. #define GPSR0_0 FM(QSPI0_SPCLK)
  125. /* GPSR1 */
  126. #define GPSR1_30 F_(GP1_30, IP3SR1_27_24)
  127. #define GPSR1_29 F_(GP1_29, IP3SR1_23_20)
  128. #define GPSR1_28 F_(GP1_28, IP3SR1_19_16)
  129. #define GPSR1_27 F_(IRQ3, IP3SR1_15_12)
  130. #define GPSR1_26 F_(IRQ2, IP3SR1_11_8)
  131. #define GPSR1_25 F_(IRQ1, IP3SR1_7_4)
  132. #define GPSR1_24 F_(IRQ0, IP3SR1_3_0)
  133. #define GPSR1_23 F_(MSIOF2_SS2, IP2SR1_31_28)
  134. #define GPSR1_22 F_(MSIOF2_SS1, IP2SR1_27_24)
  135. #define GPSR1_21 F_(MSIOF2_SYNC, IP2SR1_23_20)
  136. #define GPSR1_20 F_(MSIOF2_SCK, IP2SR1_19_16)
  137. #define GPSR1_19 F_(MSIOF2_TXD, IP2SR1_15_12)
  138. #define GPSR1_18 F_(MSIOF2_RXD, IP2SR1_11_8)
  139. #define GPSR1_17 F_(MSIOF1_SS2, IP2SR1_7_4)
  140. #define GPSR1_16 F_(MSIOF1_SS1, IP2SR1_3_0)
  141. #define GPSR1_15 F_(MSIOF1_SYNC, IP1SR1_31_28)
  142. #define GPSR1_14 F_(MSIOF1_SCK, IP1SR1_27_24)
  143. #define GPSR1_13 F_(MSIOF1_TXD, IP1SR1_23_20)
  144. #define GPSR1_12 F_(MSIOF1_RXD, IP1SR1_19_16)
  145. #define GPSR1_11 F_(MSIOF0_SS2, IP1SR1_15_12)
  146. #define GPSR1_10 F_(MSIOF0_SS1, IP1SR1_11_8)
  147. #define GPSR1_9 F_(MSIOF0_SYNC, IP1SR1_7_4)
  148. #define GPSR1_8 F_(MSIOF0_SCK, IP1SR1_3_0)
  149. #define GPSR1_7 F_(MSIOF0_TXD, IP0SR1_31_28)
  150. #define GPSR1_6 F_(MSIOF0_RXD, IP0SR1_27_24)
  151. #define GPSR1_5 F_(HTX0, IP0SR1_23_20)
  152. #define GPSR1_4 F_(HCTS0_N, IP0SR1_19_16)
  153. #define GPSR1_3 F_(HRTS0_N, IP0SR1_15_12)
  154. #define GPSR1_2 F_(HSCK0, IP0SR1_11_8)
  155. #define GPSR1_1 F_(HRX0, IP0SR1_7_4)
  156. #define GPSR1_0 F_(SCIF_CLK, IP0SR1_3_0)
  157. /* GPSR2 */
  158. #define GPSR2_24 FM(TCLK2_A)
  159. #define GPSR2_23 F_(TCLK1_A, IP2SR2_31_28)
  160. #define GPSR2_22 F_(TPU0TO1, IP2SR2_27_24)
  161. #define GPSR2_21 F_(TPU0TO0, IP2SR2_23_20)
  162. #define GPSR2_20 F_(CLK_EXTFXR, IP2SR2_19_16)
  163. #define GPSR2_19 F_(RXDB_EXTFXR, IP2SR2_15_12)
  164. #define GPSR2_18 F_(FXR_TXDB, IP2SR2_11_8)
  165. #define GPSR2_17 F_(RXDA_EXTFXR_A, IP2SR2_7_4)
  166. #define GPSR2_16 F_(FXR_TXDA_A, IP2SR2_3_0)
  167. #define GPSR2_15 F_(GP2_15, IP1SR2_31_28)
  168. #define GPSR2_14 F_(GP2_14, IP1SR2_27_24)
  169. #define GPSR2_13 F_(GP2_13, IP1SR2_23_20)
  170. #define GPSR2_12 F_(GP2_12, IP1SR2_19_16)
  171. #define GPSR2_11 F_(GP2_11, IP1SR2_15_12)
  172. #define GPSR2_10 F_(GP2_10, IP1SR2_11_8)
  173. #define GPSR2_9 F_(GP2_09, IP1SR2_7_4)
  174. #define GPSR2_8 F_(GP2_08, IP1SR2_3_0)
  175. #define GPSR2_7 F_(GP2_07, IP0SR2_31_28)
  176. #define GPSR2_6 F_(GP2_06, IP0SR2_27_24)
  177. #define GPSR2_5 F_(GP2_05, IP0SR2_23_20)
  178. #define GPSR2_4 F_(GP2_04, IP0SR2_19_16)
  179. #define GPSR2_3 F_(GP2_03, IP0SR2_15_12)
  180. #define GPSR2_2 F_(GP2_02, IP0SR2_11_8)
  181. #define GPSR2_1 F_(IPC_CLKOUT, IP0SR2_7_4)
  182. #define GPSR2_0 F_(IPC_CLKIN, IP0SR2_3_0)
  183. /* GPSR3 */
  184. #define GPSR3_16 FM(CANFD7_RX)
  185. #define GPSR3_15 FM(CANFD7_TX)
  186. #define GPSR3_14 FM(CANFD6_RX)
  187. #define GPSR3_13 F_(CANFD6_TX, IP1SR3_23_20)
  188. #define GPSR3_12 F_(CANFD5_RX, IP1SR3_19_16)
  189. #define GPSR3_11 F_(CANFD5_TX, IP1SR3_15_12)
  190. #define GPSR3_10 F_(CANFD4_RX, IP1SR3_11_8)
  191. #define GPSR3_9 F_(CANFD4_TX, IP1SR3_7_4)
  192. #define GPSR3_8 F_(CANFD3_RX, IP1SR3_3_0)
  193. #define GPSR3_7 F_(CANFD3_TX, IP0SR3_31_28)
  194. #define GPSR3_6 F_(CANFD2_RX, IP0SR3_27_24)
  195. #define GPSR3_5 F_(CANFD2_TX, IP0SR3_23_20)
  196. #define GPSR3_4 FM(CANFD1_RX)
  197. #define GPSR3_3 FM(CANFD1_TX)
  198. #define GPSR3_2 F_(CANFD0_RX, IP0SR3_11_8)
  199. #define GPSR3_1 F_(CANFD0_TX, IP0SR3_7_4)
  200. #define GPSR3_0 FM(CAN_CLK)
  201. /* GPSR4 */
  202. #define GPSR4_26 FM(AVS1)
  203. #define GPSR4_25 FM(AVS0)
  204. #define GPSR4_24 FM(PCIE3_CLKREQ_N)
  205. #define GPSR4_23 FM(PCIE2_CLKREQ_N)
  206. #define GPSR4_22 FM(PCIE1_CLKREQ_N)
  207. #define GPSR4_21 FM(PCIE0_CLKREQ_N)
  208. #define GPSR4_20 F_(AVB0_AVTP_PPS, IP2SR4_19_16)
  209. #define GPSR4_19 F_(AVB0_AVTP_CAPTURE, IP2SR4_15_12)
  210. #define GPSR4_18 F_(AVB0_AVTP_MATCH, IP2SR4_11_8)
  211. #define GPSR4_17 F_(AVB0_LINK, IP2SR4_7_4)
  212. #define GPSR4_16 FM(AVB0_PHY_INT)
  213. #define GPSR4_15 F_(AVB0_MAGIC, IP1SR4_31_28)
  214. #define GPSR4_14 F_(AVB0_MDC, IP1SR4_27_24)
  215. #define GPSR4_13 F_(AVB0_MDIO, IP1SR4_23_20)
  216. #define GPSR4_12 F_(AVB0_TXCREFCLK, IP1SR4_19_16)
  217. #define GPSR4_11 F_(AVB0_TD3, IP1SR4_15_12)
  218. #define GPSR4_10 F_(AVB0_TD2, IP1SR4_11_8)
  219. #define GPSR4_9 F_(AVB0_TD1, IP1SR4_7_4)
  220. #define GPSR4_8 F_(AVB0_TD0, IP1SR4_3_0)
  221. #define GPSR4_7 F_(AVB0_TXC, IP0SR4_31_28)
  222. #define GPSR4_6 F_(AVB0_TX_CTL, IP0SR4_27_24)
  223. #define GPSR4_5 F_(AVB0_RD3, IP0SR4_23_20)
  224. #define GPSR4_4 F_(AVB0_RD2, IP0SR4_19_16)
  225. #define GPSR4_3 F_(AVB0_RD1, IP0SR4_15_12)
  226. #define GPSR4_2 F_(AVB0_RD0, IP0SR4_11_8)
  227. #define GPSR4_1 F_(AVB0_RXC, IP0SR4_7_4)
  228. #define GPSR4_0 F_(AVB0_RX_CTL, IP0SR4_3_0)
  229. /* GPSR5 */
  230. #define GPSR5_20 F_(AVB1_AVTP_PPS, IP2SR5_19_16)
  231. #define GPSR5_19 F_(AVB1_AVTP_CAPTURE, IP2SR5_15_12)
  232. #define GPSR5_18 F_(AVB1_AVTP_MATCH, IP2SR5_11_8)
  233. #define GPSR5_17 F_(AVB1_LINK, IP2SR5_7_4)
  234. #define GPSR5_16 FM(AVB1_PHY_INT)
  235. #define GPSR5_15 F_(AVB1_MAGIC, IP1SR5_31_28)
  236. #define GPSR5_14 F_(AVB1_MDC, IP1SR5_27_24)
  237. #define GPSR5_13 F_(AVB1_MDIO, IP1SR5_23_20)
  238. #define GPSR5_12 F_(AVB1_TXCREFCLK, IP1SR5_19_16)
  239. #define GPSR5_11 F_(AVB1_TD3, IP1SR5_15_12)
  240. #define GPSR5_10 F_(AVB1_TD2, IP1SR5_11_8)
  241. #define GPSR5_9 F_(AVB1_TD1, IP1SR5_7_4)
  242. #define GPSR5_8 F_(AVB1_TD0, IP1SR5_3_0)
  243. #define GPSR5_7 F_(AVB1_TXC, IP0SR5_31_28)
  244. #define GPSR5_6 F_(AVB1_TX_CTL, IP0SR5_27_24)
  245. #define GPSR5_5 F_(AVB1_RD3, IP0SR5_23_20)
  246. #define GPSR5_4 F_(AVB1_RD2, IP0SR5_19_16)
  247. #define GPSR5_3 F_(AVB1_RD1, IP0SR5_15_12)
  248. #define GPSR5_2 F_(AVB1_RD0, IP0SR5_11_8)
  249. #define GPSR5_1 F_(AVB1_RXC, IP0SR5_7_4)
  250. #define GPSR5_0 F_(AVB1_RX_CTL, IP0SR5_3_0)
  251. /* GPSR6 */
  252. #define GPSR6_20 FM(AVB2_AVTP_PPS)
  253. #define GPSR6_19 FM(AVB2_AVTP_CAPTURE)
  254. #define GPSR6_18 FM(AVB2_AVTP_MATCH)
  255. #define GPSR6_17 FM(AVB2_LINK)
  256. #define GPSR6_16 FM(AVB2_PHY_INT)
  257. #define GPSR6_15 FM(AVB2_MAGIC)
  258. #define GPSR6_14 FM(AVB2_MDC)
  259. #define GPSR6_13 FM(AVB2_MDIO)
  260. #define GPSR6_12 FM(AVB2_TXCREFCLK)
  261. #define GPSR6_11 FM(AVB2_TD3)
  262. #define GPSR6_10 FM(AVB2_TD2)
  263. #define GPSR6_9 FM(AVB2_TD1)
  264. #define GPSR6_8 FM(AVB2_TD0)
  265. #define GPSR6_7 FM(AVB2_TXC)
  266. #define GPSR6_6 FM(AVB2_TX_CTL)
  267. #define GPSR6_5 FM(AVB2_RD3)
  268. #define GPSR6_4 FM(AVB2_RD2)
  269. #define GPSR6_3 FM(AVB2_RD1)
  270. #define GPSR6_2 FM(AVB2_RD0)
  271. #define GPSR6_1 FM(AVB2_RXC)
  272. #define GPSR6_0 FM(AVB2_RX_CTL)
  273. /* GPSR7 */
  274. #define GPSR7_20 FM(AVB3_AVTP_PPS)
  275. #define GPSR7_19 FM(AVB3_AVTP_CAPTURE)
  276. #define GPSR7_18 FM(AVB3_AVTP_MATCH)
  277. #define GPSR7_17 FM(AVB3_LINK)
  278. #define GPSR7_16 FM(AVB3_PHY_INT)
  279. #define GPSR7_15 FM(AVB3_MAGIC)
  280. #define GPSR7_14 FM(AVB3_MDC)
  281. #define GPSR7_13 FM(AVB3_MDIO)
  282. #define GPSR7_12 FM(AVB3_TXCREFCLK)
  283. #define GPSR7_11 FM(AVB3_TD3)
  284. #define GPSR7_10 FM(AVB3_TD2)
  285. #define GPSR7_9 FM(AVB3_TD1)
  286. #define GPSR7_8 FM(AVB3_TD0)
  287. #define GPSR7_7 FM(AVB3_TXC)
  288. #define GPSR7_6 FM(AVB3_TX_CTL)
  289. #define GPSR7_5 FM(AVB3_RD3)
  290. #define GPSR7_4 FM(AVB3_RD2)
  291. #define GPSR7_3 FM(AVB3_RD1)
  292. #define GPSR7_2 FM(AVB3_RD0)
  293. #define GPSR7_1 FM(AVB3_RXC)
  294. #define GPSR7_0 FM(AVB3_RX_CTL)
  295. /* GPSR8 */
  296. #define GPSR8_20 FM(AVB4_AVTP_PPS)
  297. #define GPSR8_19 FM(AVB4_AVTP_CAPTURE)
  298. #define GPSR8_18 FM(AVB4_AVTP_MATCH)
  299. #define GPSR8_17 FM(AVB4_LINK)
  300. #define GPSR8_16 FM(AVB4_PHY_INT)
  301. #define GPSR8_15 FM(AVB4_MAGIC)
  302. #define GPSR8_14 FM(AVB4_MDC)
  303. #define GPSR8_13 FM(AVB4_MDIO)
  304. #define GPSR8_12 FM(AVB4_TXCREFCLK)
  305. #define GPSR8_11 FM(AVB4_TD3)
  306. #define GPSR8_10 FM(AVB4_TD2)
  307. #define GPSR8_9 FM(AVB4_TD1)
  308. #define GPSR8_8 FM(AVB4_TD0)
  309. #define GPSR8_7 FM(AVB4_TXC)
  310. #define GPSR8_6 FM(AVB4_TX_CTL)
  311. #define GPSR8_5 FM(AVB4_RD3)
  312. #define GPSR8_4 FM(AVB4_RD2)
  313. #define GPSR8_3 FM(AVB4_RD1)
  314. #define GPSR8_2 FM(AVB4_RD0)
  315. #define GPSR8_1 FM(AVB4_RXC)
  316. #define GPSR8_0 FM(AVB4_RX_CTL)
  317. /* GPSR9 */
  318. #define GPSR9_20 FM(AVB5_AVTP_PPS)
  319. #define GPSR9_19 FM(AVB5_AVTP_CAPTURE)
  320. #define GPSR9_18 FM(AVB5_AVTP_MATCH)
  321. #define GPSR9_17 FM(AVB5_LINK)
  322. #define GPSR9_16 FM(AVB5_PHY_INT)
  323. #define GPSR9_15 FM(AVB5_MAGIC)
  324. #define GPSR9_14 FM(AVB5_MDC)
  325. #define GPSR9_13 FM(AVB5_MDIO)
  326. #define GPSR9_12 FM(AVB5_TXCREFCLK)
  327. #define GPSR9_11 FM(AVB5_TD3)
  328. #define GPSR9_10 FM(AVB5_TD2)
  329. #define GPSR9_9 FM(AVB5_TD1)
  330. #define GPSR9_8 FM(AVB5_TD0)
  331. #define GPSR9_7 FM(AVB5_TXC)
  332. #define GPSR9_6 FM(AVB5_TX_CTL)
  333. #define GPSR9_5 FM(AVB5_RD3)
  334. #define GPSR9_4 FM(AVB5_RD2)
  335. #define GPSR9_3 FM(AVB5_RD1)
  336. #define GPSR9_2 FM(AVB5_RD0)
  337. #define GPSR9_1 FM(AVB5_RXC)
  338. #define GPSR9_0 FM(AVB5_RX_CTL)
  339. /* IP0SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  340. #define IP0SR1_3_0 FM(SCIF_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(A0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  341. #define IP0SR1_7_4 FM(HRX0) FM(RX0) F_(0, 0) F_(0, 0) F_(0, 0) FM(A1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  342. #define IP0SR1_11_8 FM(HSCK0) FM(SCK0) F_(0, 0) F_(0, 0) F_(0, 0) FM(A2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  343. #define IP0SR1_15_12 FM(HRTS0_N) FM(RTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) FM(A3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  344. #define IP0SR1_19_16 FM(HCTS0_N) FM(CTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) FM(A4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  345. #define IP0SR1_23_20 FM(HTX0) FM(TX0) F_(0, 0) F_(0, 0) F_(0, 0) FM(A5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  346. #define IP0SR1_27_24 FM(MSIOF0_RXD) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR2) FM(A6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  347. #define IP0SR1_31_28 FM(MSIOF0_TXD) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR3) FM(A7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  348. /* IP1SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  349. #define IP1SR1_3_0 FM(MSIOF0_SCK) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR4) FM(A8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  350. #define IP1SR1_7_4 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR5) FM(A9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  351. #define IP1SR1_11_8 FM(MSIOF0_SS1) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR6) FM(A10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  352. #define IP1SR1_15_12 FM(MSIOF0_SS2) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DR7) FM(A11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  353. #define IP1SR1_19_16 FM(MSIOF1_RXD) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DG2) FM(A12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  354. #define IP1SR1_23_20 FM(MSIOF1_TXD) FM(HRX3) FM(SCK3) F_(0, 0) FM(DU_DG3) FM(A13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  355. #define IP1SR1_27_24 FM(MSIOF1_SCK) FM(HSCK3) FM(CTS3_N) F_(0, 0) FM(DU_DG4) FM(A14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  356. #define IP1SR1_31_28 FM(MSIOF1_SYNC) FM(HRTS3_N) FM(RTS3_N) F_(0, 0) FM(DU_DG5) FM(A15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  357. /* IP2SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  358. #define IP2SR1_3_0 FM(MSIOF1_SS1) FM(HCTS3_N) FM(RX3) F_(0, 0) FM(DU_DG6) FM(A16) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  359. #define IP2SR1_7_4 FM(MSIOF1_SS2) FM(HTX3) FM(TX3) F_(0, 0) FM(DU_DG7) FM(A17) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  360. #define IP2SR1_11_8 FM(MSIOF2_RXD) FM(HSCK1) FM(SCK1) F_(0, 0) FM(DU_DB2) FM(A18) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  361. #define IP2SR1_15_12 FM(MSIOF2_TXD) FM(HCTS1_N) FM(CTS1_N) F_(0, 0) FM(DU_DB3) FM(A19) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  362. #define IP2SR1_19_16 FM(MSIOF2_SCK) FM(HRTS1_N) FM(RTS1_N) F_(0, 0) FM(DU_DB4) FM(A20) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  363. #define IP2SR1_23_20 FM(MSIOF2_SYNC) FM(HRX1) FM(RX1_A) F_(0, 0) FM(DU_DB5) FM(A21) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  364. #define IP2SR1_27_24 FM(MSIOF2_SS1) FM(HTX1) FM(TX1_A) F_(0, 0) FM(DU_DB6) FM(A22) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  365. #define IP2SR1_31_28 FM(MSIOF2_SS2) FM(TCLK1_B) F_(0, 0) F_(0, 0) FM(DU_DB7) FM(A23) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  366. /* IP3SR1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  367. #define IP3SR1_3_0 FM(IRQ0) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_DOTCLKOUT) FM(A24) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  368. #define IP3SR1_7_4 FM(IRQ1) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_HSYNC) FM(A25) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  369. #define IP3SR1_11_8 FM(IRQ2) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_VSYNC) FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  370. #define IP3SR1_15_12 FM(IRQ3) F_(0, 0) F_(0, 0) F_(0, 0) FM(DU_ODDF_DISP_CDE) FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  371. #define IP3SR1_19_16 FM(GP1_28) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  372. #define IP3SR1_23_20 FM(GP1_29) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  373. #define IP3SR1_27_24 FM(GP1_30) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  374. /* IP0SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  375. #define IP0SR2_3_0 FM(IPC_CLKIN) FM(IPC_CLKEN_IN) F_(0, 0) F_(0, 0) FM(DU_DOTCLKIN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  376. #define IP0SR2_7_4 FM(IPC_CLKOUT) FM(IPC_CLKEN_OUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  377. #define IP0SR2_11_8 FM(GP2_02) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  378. #define IP0SR2_15_12 FM(GP2_03) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  379. #define IP0SR2_19_16 FM(GP2_04) F_(0, 0) FM(MSIOF4_RXD) F_(0, 0) F_(0, 0) FM(D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  380. #define IP0SR2_23_20 FM(GP2_05) FM(HSCK2) FM(MSIOF4_TXD) FM(SCK4) F_(0, 0) FM(D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  381. #define IP0SR2_27_24 FM(GP2_06) FM(HCTS2_N) FM(MSIOF4_SCK) FM(CTS4_N) F_(0, 0) FM(D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  382. #define IP0SR2_31_28 FM(GP2_07) FM(HRTS2_N) FM(MSIOF4_SYNC) FM(RTS4_N) F_(0, 0) FM(D8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  383. /* IP1SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  384. #define IP1SR2_3_0 FM(GP2_08) FM(HRX2) FM(MSIOF4_SS1) FM(RX4) F_(0, 0) FM(D9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  385. #define IP1SR2_7_4 FM(GP2_09) FM(HTX2) FM(MSIOF4_SS2) FM(TX4) F_(0, 0) FM(D10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  386. #define IP1SR2_11_8 FM(GP2_10) FM(TCLK2_B) FM(MSIOF5_RXD) F_(0, 0) F_(0, 0) FM(D11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  387. #define IP1SR2_15_12 FM(GP2_11) FM(TCLK3) FM(MSIOF5_TXD) F_(0, 0) F_(0, 0) FM(D12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  388. #define IP1SR2_19_16 FM(GP2_12) FM(TCLK4) FM(MSIOF5_SCK) F_(0, 0) F_(0, 0) FM(D13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  389. #define IP1SR2_23_20 FM(GP2_13) F_(0, 0) FM(MSIOF5_SYNC) F_(0, 0) F_(0, 0) FM(D14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  390. #define IP1SR2_27_24 FM(GP2_14) FM(IRQ4) FM(MSIOF5_SS1) F_(0, 0) F_(0, 0) FM(D15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  391. #define IP1SR2_31_28 FM(GP2_15) FM(IRQ5) FM(MSIOF5_SS2) FM(CPG_CPCKOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  392. /* IP2SR2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  393. #define IP2SR2_3_0 FM(FXR_TXDA_A) FM(MSIOF3_SS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  394. #define IP2SR2_7_4 FM(RXDA_EXTFXR_A) FM(MSIOF3_SS2) F_(0, 0) F_(0, 0) F_(0, 0) FM(BS_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  395. #define IP2SR2_11_8 FM(FXR_TXDB) FM(MSIOF3_RXD) F_(0, 0) F_(0, 0) F_(0, 0) FM(RD_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  396. #define IP2SR2_15_12 FM(RXDB_EXTFXR) FM(MSIOF3_TXD) F_(0, 0) F_(0, 0) F_(0, 0) FM(WE0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  397. #define IP2SR2_19_16 FM(CLK_EXTFXR) FM(MSIOF3_SCK) F_(0, 0) F_(0, 0) F_(0, 0) FM(WE1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  398. #define IP2SR2_23_20 FM(TPU0TO0) FM(MSIOF3_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) FM(RD_WR_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  399. #define IP2SR2_27_24 FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(CLKOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  400. #define IP2SR2_31_28 FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(EX_WAIT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  401. /* IP0SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  402. #define IP0SR3_7_4 FM(CANFD0_TX) FM(FXR_TXDA_B) FM(TX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  403. #define IP0SR3_11_8 FM(CANFD0_RX) FM(RXDA_EXTFXR_B) FM(RX1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  404. #define IP0SR3_23_20 FM(CANFD2_TX) FM(TPU0TO2) FM(PWM0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  405. #define IP0SR3_27_24 FM(CANFD2_RX) FM(TPU0TO3) FM(PWM1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  406. #define IP0SR3_31_28 FM(CANFD3_TX) F_(0, 0) FM(PWM2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  407. /* IP1SR3 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  408. #define IP1SR3_3_0 FM(CANFD3_RX) F_(0, 0) FM(PWM3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  409. #define IP1SR3_7_4 FM(CANFD4_TX) F_(0, 0) FM(PWM4) FM(FXR_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  410. #define IP1SR3_11_8 FM(CANFD4_RX) F_(0, 0) F_(0, 0) FM(FXR_CLKOUT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  411. #define IP1SR3_15_12 FM(CANFD5_TX) F_(0, 0) F_(0, 0) FM(FXR_TXENA_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  412. #define IP1SR3_19_16 FM(CANFD5_RX) F_(0, 0) F_(0, 0) FM(FXR_TXENB_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  413. #define IP1SR3_23_20 FM(CANFD6_TX) F_(0, 0) F_(0, 0) FM(STPWT_EXTFXR) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  414. /* IP0SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  415. #define IP0SR4_3_0 FM(AVB0_RX_CTL) FM(AVB0_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  416. #define IP0SR4_7_4 FM(AVB0_RXC) FM(AVB0_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  417. #define IP0SR4_11_8 FM(AVB0_RD0) FM(AVB0_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  418. #define IP0SR4_15_12 FM(AVB0_RD1) FM(AVB0_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  419. #define IP0SR4_19_16 FM(AVB0_RD2) FM(AVB0_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  420. #define IP0SR4_23_20 FM(AVB0_RD3) FM(AVB0_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  421. #define IP0SR4_27_24 FM(AVB0_TX_CTL) FM(AVB0_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  422. #define IP0SR4_31_28 FM(AVB0_TXC) FM(AVB0_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  423. /* IP1SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  424. #define IP1SR4_3_0 FM(AVB0_TD0) FM(AVB0_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  425. #define IP1SR4_7_4 FM(AVB0_TD1) FM(AVB0_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  426. #define IP1SR4_11_8 FM(AVB0_TD2) FM(AVB0_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  427. #define IP1SR4_15_12 FM(AVB0_TD3) FM(AVB0_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  428. #define IP1SR4_19_16 FM(AVB0_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  429. #define IP1SR4_23_20 FM(AVB0_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  430. #define IP1SR4_27_24 FM(AVB0_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  431. #define IP1SR4_31_28 FM(AVB0_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  432. /* IP2SR4 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  433. #define IP2SR4_7_4 FM(AVB0_LINK) FM(AVB0_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  434. #define IP2SR4_11_8 FM(AVB0_AVTP_MATCH) FM(AVB0_MII_RX_ER) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  435. #define IP2SR4_15_12 FM(AVB0_AVTP_CAPTURE) FM(AVB0_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  436. #define IP2SR4_19_16 FM(AVB0_AVTP_PPS) FM(AVB0_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  437. /* IP0SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  438. #define IP0SR5_3_0 FM(AVB1_RX_CTL) FM(AVB1_MII_RX_DV) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  439. #define IP0SR5_7_4 FM(AVB1_RXC) FM(AVB1_MII_RXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  440. #define IP0SR5_11_8 FM(AVB1_RD0) FM(AVB1_MII_RD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  441. #define IP0SR5_15_12 FM(AVB1_RD1) FM(AVB1_MII_RD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  442. #define IP0SR5_19_16 FM(AVB1_RD2) FM(AVB1_MII_RD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  443. #define IP0SR5_23_20 FM(AVB1_RD3) FM(AVB1_MII_RD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  444. #define IP0SR5_27_24 FM(AVB1_TX_CTL) FM(AVB1_MII_TX_EN) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  445. #define IP0SR5_31_28 FM(AVB1_TXC) FM(AVB1_MII_TXC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  446. /* IP1SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  447. #define IP1SR5_3_0 FM(AVB1_TD0) FM(AVB1_MII_TD0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  448. #define IP1SR5_7_4 FM(AVB1_TD1) FM(AVB1_MII_TD1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  449. #define IP1SR5_11_8 FM(AVB1_TD2) FM(AVB1_MII_TD2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  450. #define IP1SR5_15_12 FM(AVB1_TD3) FM(AVB1_MII_TD3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  451. #define IP1SR5_19_16 FM(AVB1_TXCREFCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  452. #define IP1SR5_23_20 FM(AVB1_MDIO) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  453. #define IP1SR5_27_24 FM(AVB1_MDC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  454. #define IP1SR5_31_28 FM(AVB1_MAGIC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  455. /* IP2SR5 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  456. #define IP2SR5_7_4 FM(AVB1_LINK) FM(AVB1_MII_TX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  457. #define IP2SR5_11_8 FM(AVB1_AVTP_MATCH) FM(AVB1_MII_RX_ER) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  458. #define IP2SR5_15_12 FM(AVB1_AVTP_CAPTURE) FM(AVB1_MII_CRS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  459. #define IP2SR5_19_16 FM(AVB1_AVTP_PPS) FM(AVB1_MII_COL) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  460. #define PINMUX_GPSR \
  461. \
  462. GPSR1_30 \
  463. GPSR1_29 \
  464. GPSR1_28 \
  465. GPSR0_27 GPSR1_27 \
  466. GPSR0_26 GPSR1_26 GPSR4_26 \
  467. GPSR0_25 GPSR1_25 GPSR4_25 \
  468. GPSR0_24 GPSR1_24 GPSR2_24 GPSR4_24 \
  469. GPSR0_23 GPSR1_23 GPSR2_23 GPSR4_23 \
  470. GPSR0_22 GPSR1_22 GPSR2_22 GPSR4_22 \
  471. GPSR0_21 GPSR1_21 GPSR2_21 GPSR4_21 \
  472. GPSR0_20 GPSR1_20 GPSR2_20 GPSR4_20 GPSR5_20 GPSR6_20 GPSR7_20 GPSR8_20 GPSR9_20 \
  473. GPSR0_19 GPSR1_19 GPSR2_19 GPSR4_19 GPSR5_19 GPSR6_19 GPSR7_19 GPSR8_19 GPSR9_19 \
  474. GPSR0_18 GPSR1_18 GPSR2_18 GPSR4_18 GPSR5_18 GPSR6_18 GPSR7_18 GPSR8_18 GPSR9_18 \
  475. GPSR0_17 GPSR1_17 GPSR2_17 GPSR4_17 GPSR5_17 GPSR6_17 GPSR7_17 GPSR8_17 GPSR9_17 \
  476. GPSR0_16 GPSR1_16 GPSR2_16 GPSR3_16 GPSR4_16 GPSR5_16 GPSR6_16 GPSR7_16 GPSR8_16 GPSR9_16 \
  477. GPSR0_15 GPSR1_15 GPSR2_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 GPSR7_15 GPSR8_15 GPSR9_15 \
  478. GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 GPSR7_14 GPSR8_14 GPSR9_14 \
  479. GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 GPSR7_13 GPSR8_13 GPSR9_13 \
  480. GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 GPSR7_12 GPSR8_12 GPSR9_12 \
  481. GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 GPSR7_11 GPSR8_11 GPSR9_11 \
  482. GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 GPSR7_10 GPSR8_10 GPSR9_10 \
  483. GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 GPSR7_9 GPSR8_9 GPSR9_9 \
  484. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 GPSR7_8 GPSR8_8 GPSR9_8 \
  485. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 GPSR7_7 GPSR8_7 GPSR9_7 \
  486. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 GPSR7_6 GPSR8_6 GPSR9_6 \
  487. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 GPSR7_5 GPSR8_5 GPSR9_5 \
  488. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 GPSR7_4 GPSR8_4 GPSR9_4 \
  489. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 GPSR8_3 GPSR9_3 \
  490. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 GPSR8_2 GPSR9_2 \
  491. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 GPSR8_1 GPSR9_1 \
  492. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0 GPSR8_0 GPSR9_0
  493. #define PINMUX_IPSR \
  494. \
  495. FM(IP0SR1_3_0) IP0SR1_3_0 FM(IP1SR1_3_0) IP1SR1_3_0 FM(IP2SR1_3_0) IP2SR1_3_0 FM(IP3SR1_3_0) IP3SR1_3_0 \
  496. FM(IP0SR1_7_4) IP0SR1_7_4 FM(IP1SR1_7_4) IP1SR1_7_4 FM(IP2SR1_7_4) IP2SR1_7_4 FM(IP3SR1_7_4) IP3SR1_7_4 \
  497. FM(IP0SR1_11_8) IP0SR1_11_8 FM(IP1SR1_11_8) IP1SR1_11_8 FM(IP2SR1_11_8) IP2SR1_11_8 FM(IP3SR1_11_8) IP3SR1_11_8 \
  498. FM(IP0SR1_15_12) IP0SR1_15_12 FM(IP1SR1_15_12) IP1SR1_15_12 FM(IP2SR1_15_12) IP2SR1_15_12 FM(IP3SR1_15_12) IP3SR1_15_12 \
  499. FM(IP0SR1_19_16) IP0SR1_19_16 FM(IP1SR1_19_16) IP1SR1_19_16 FM(IP2SR1_19_16) IP2SR1_19_16 FM(IP3SR1_19_16) IP3SR1_19_16 \
  500. FM(IP0SR1_23_20) IP0SR1_23_20 FM(IP1SR1_23_20) IP1SR1_23_20 FM(IP2SR1_23_20) IP2SR1_23_20 FM(IP3SR1_23_20) IP3SR1_23_20 \
  501. FM(IP0SR1_27_24) IP0SR1_27_24 FM(IP1SR1_27_24) IP1SR1_27_24 FM(IP2SR1_27_24) IP2SR1_27_24 FM(IP3SR1_27_24) IP3SR1_27_24 \
  502. FM(IP0SR1_31_28) IP0SR1_31_28 FM(IP1SR1_31_28) IP1SR1_31_28 FM(IP2SR1_31_28) IP2SR1_31_28 \
  503. \
  504. FM(IP0SR2_3_0) IP0SR2_3_0 FM(IP1SR2_3_0) IP1SR2_3_0 FM(IP2SR2_3_0) IP2SR2_3_0 \
  505. FM(IP0SR2_7_4) IP0SR2_7_4 FM(IP1SR2_7_4) IP1SR2_7_4 FM(IP2SR2_7_4) IP2SR2_7_4 \
  506. FM(IP0SR2_11_8) IP0SR2_11_8 FM(IP1SR2_11_8) IP1SR2_11_8 FM(IP2SR2_11_8) IP2SR2_11_8 \
  507. FM(IP0SR2_15_12) IP0SR2_15_12 FM(IP1SR2_15_12) IP1SR2_15_12 FM(IP2SR2_15_12) IP2SR2_15_12 \
  508. FM(IP0SR2_19_16) IP0SR2_19_16 FM(IP1SR2_19_16) IP1SR2_19_16 FM(IP2SR2_19_16) IP2SR2_19_16 \
  509. FM(IP0SR2_23_20) IP0SR2_23_20 FM(IP1SR2_23_20) IP1SR2_23_20 FM(IP2SR2_23_20) IP2SR2_23_20 \
  510. FM(IP0SR2_27_24) IP0SR2_27_24 FM(IP1SR2_27_24) IP1SR2_27_24 FM(IP2SR2_27_24) IP2SR2_27_24 \
  511. FM(IP0SR2_31_28) IP0SR2_31_28 FM(IP1SR2_31_28) IP1SR2_31_28 FM(IP2SR2_31_28) IP2SR2_31_28 \
  512. \
  513. FM(IP1SR3_3_0) IP1SR3_3_0 \
  514. FM(IP0SR3_7_4) IP0SR3_7_4 FM(IP1SR3_7_4) IP1SR3_7_4 \
  515. FM(IP0SR3_11_8) IP0SR3_11_8 FM(IP1SR3_11_8) IP1SR3_11_8 \
  516. FM(IP1SR3_15_12) IP1SR3_15_12 \
  517. FM(IP1SR3_19_16) IP1SR3_19_16 \
  518. FM(IP0SR3_23_20) IP0SR3_23_20 FM(IP1SR3_23_20) IP1SR3_23_20 \
  519. FM(IP0SR3_27_24) IP0SR3_27_24 \
  520. FM(IP0SR3_31_28) IP0SR3_31_28 \
  521. \
  522. FM(IP0SR4_3_0) IP0SR4_3_0 FM(IP1SR4_3_0) IP1SR4_3_0 \
  523. FM(IP0SR4_7_4) IP0SR4_7_4 FM(IP1SR4_7_4) IP1SR4_7_4 FM(IP2SR4_7_4) IP2SR4_7_4 \
  524. FM(IP0SR4_11_8) IP0SR4_11_8 FM(IP1SR4_11_8) IP1SR4_11_8 FM(IP2SR4_11_8) IP2SR4_11_8 \
  525. FM(IP0SR4_15_12) IP0SR4_15_12 FM(IP1SR4_15_12) IP1SR4_15_12 FM(IP2SR4_15_12) IP2SR4_15_12 \
  526. FM(IP0SR4_19_16) IP0SR4_19_16 FM(IP1SR4_19_16) IP1SR4_19_16 FM(IP2SR4_19_16) IP2SR4_19_16 \
  527. FM(IP0SR4_23_20) IP0SR4_23_20 FM(IP1SR4_23_20) IP1SR4_23_20 \
  528. FM(IP0SR4_27_24) IP0SR4_27_24 FM(IP1SR4_27_24) IP1SR4_27_24 \
  529. FM(IP0SR4_31_28) IP0SR4_31_28 FM(IP1SR4_31_28) IP1SR4_31_28 \
  530. \
  531. FM(IP0SR5_3_0) IP0SR5_3_0 FM(IP1SR5_3_0) IP1SR5_3_0 \
  532. FM(IP0SR5_7_4) IP0SR5_7_4 FM(IP1SR5_7_4) IP1SR5_7_4 FM(IP2SR5_7_4) IP2SR5_7_4 \
  533. FM(IP0SR5_11_8) IP0SR5_11_8 FM(IP1SR5_11_8) IP1SR5_11_8 FM(IP2SR5_11_8) IP2SR5_11_8 \
  534. FM(IP0SR5_15_12) IP0SR5_15_12 FM(IP1SR5_15_12) IP1SR5_15_12 FM(IP2SR5_15_12) IP2SR5_15_12 \
  535. FM(IP0SR5_19_16) IP0SR5_19_16 FM(IP1SR5_19_16) IP1SR5_19_16 FM(IP2SR5_19_16) IP2SR5_19_16 \
  536. FM(IP0SR5_23_20) IP0SR5_23_20 FM(IP1SR5_23_20) IP1SR5_23_20 \
  537. FM(IP0SR5_27_24) IP0SR5_27_24 FM(IP1SR5_27_24) IP1SR5_27_24 \
  538. FM(IP0SR5_31_28) IP0SR5_31_28 FM(IP1SR5_31_28) IP1SR5_31_28
  539. /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
  540. #define MOD_SEL2_15_14 FM(SEL_I2C6_0) F_(0, 0) F_(0, 0) FM(SEL_I2C6_3)
  541. #define MOD_SEL2_13_12 FM(SEL_I2C5_0) F_(0, 0) F_(0, 0) FM(SEL_I2C5_3)
  542. #define MOD_SEL2_11_10 FM(SEL_I2C4_0) F_(0, 0) F_(0, 0) FM(SEL_I2C4_3)
  543. #define MOD_SEL2_9_8 FM(SEL_I2C3_0) F_(0, 0) F_(0, 0) FM(SEL_I2C3_3)
  544. #define MOD_SEL2_7_6 FM(SEL_I2C2_0) F_(0, 0) F_(0, 0) FM(SEL_I2C2_3)
  545. #define MOD_SEL2_5_4 FM(SEL_I2C1_0) F_(0, 0) F_(0, 0) FM(SEL_I2C1_3)
  546. #define MOD_SEL2_3_2 FM(SEL_I2C0_0) F_(0, 0) F_(0, 0) FM(SEL_I2C0_3)
  547. #define PINMUX_MOD_SELS \
  548. \
  549. MOD_SEL2_15_14 \
  550. MOD_SEL2_13_12 \
  551. MOD_SEL2_11_10 \
  552. MOD_SEL2_9_8 \
  553. MOD_SEL2_7_6 \
  554. MOD_SEL2_5_4 \
  555. MOD_SEL2_3_2
  556. #define PINMUX_PHYS \
  557. FM(SCL0) FM(SDA0) FM(SCL1) FM(SDA1) FM(SCL2) FM(SDA2) FM(SCL3) FM(SDA3) \
  558. FM(SCL4) FM(SDA4) FM(SCL5) FM(SDA5) FM(SCL6) FM(SDA6)
  559. enum {
  560. PINMUX_RESERVED = 0,
  561. PINMUX_DATA_BEGIN,
  562. GP_ALL(DATA),
  563. PINMUX_DATA_END,
  564. #define F_(x, y)
  565. #define FM(x) FN_##x,
  566. PINMUX_FUNCTION_BEGIN,
  567. GP_ALL(FN),
  568. PINMUX_GPSR
  569. PINMUX_IPSR
  570. PINMUX_MOD_SELS
  571. PINMUX_FUNCTION_END,
  572. #undef F_
  573. #undef FM
  574. #define F_(x, y)
  575. #define FM(x) x##_MARK,
  576. PINMUX_MARK_BEGIN,
  577. PINMUX_GPSR
  578. PINMUX_IPSR
  579. PINMUX_MOD_SELS
  580. PINMUX_PHYS
  581. PINMUX_MARK_END,
  582. #undef F_
  583. #undef FM
  584. };
  585. static const u16 pinmux_data[] = {
  586. /* Using GP_2_[2-15] requires disabling I2C in MOD_SEL2 */
  587. #define GP_2_2_FN GP_2_2_FN, FN_SEL_I2C0_0
  588. #define GP_2_3_FN GP_2_3_FN, FN_SEL_I2C0_0
  589. #define GP_2_4_FN GP_2_4_FN, FN_SEL_I2C1_0
  590. #define GP_2_5_FN GP_2_5_FN, FN_SEL_I2C1_0
  591. #define GP_2_6_FN GP_2_6_FN, FN_SEL_I2C2_0
  592. #define GP_2_7_FN GP_2_7_FN, FN_SEL_I2C2_0
  593. #define GP_2_8_FN GP_2_8_FN, FN_SEL_I2C3_0
  594. #define GP_2_9_FN GP_2_9_FN, FN_SEL_I2C3_0
  595. #define GP_2_10_FN GP_2_10_FN, FN_SEL_I2C4_0
  596. #define GP_2_11_FN GP_2_11_FN, FN_SEL_I2C4_0
  597. #define GP_2_12_FN GP_2_12_FN, FN_SEL_I2C5_0
  598. #define GP_2_13_FN GP_2_13_FN, FN_SEL_I2C5_0
  599. #define GP_2_14_FN GP_2_14_FN, FN_SEL_I2C6_0
  600. #define GP_2_15_FN GP_2_15_FN, FN_SEL_I2C6_0
  601. PINMUX_DATA_GP_ALL(),
  602. #undef GP_2_2_FN
  603. #undef GP_2_3_FN
  604. #undef GP_2_4_FN
  605. #undef GP_2_5_FN
  606. #undef GP_2_6_FN
  607. #undef GP_2_7_FN
  608. #undef GP_2_8_FN
  609. #undef GP_2_9_FN
  610. #undef GP_2_10_FN
  611. #undef GP_2_11_FN
  612. #undef GP_2_12_FN
  613. #undef GP_2_13_FN
  614. #undef GP_2_14_FN
  615. #undef GP_2_15_FN
  616. PINMUX_SINGLE(MMC_D7),
  617. PINMUX_SINGLE(MMC_D6),
  618. PINMUX_SINGLE(MMC_D5),
  619. PINMUX_SINGLE(MMC_D4),
  620. PINMUX_SINGLE(MMC_SD_CLK),
  621. PINMUX_SINGLE(MMC_SD_D3),
  622. PINMUX_SINGLE(MMC_SD_D2),
  623. PINMUX_SINGLE(MMC_SD_D1),
  624. PINMUX_SINGLE(MMC_SD_D0),
  625. PINMUX_SINGLE(MMC_SD_CMD),
  626. PINMUX_SINGLE(MMC_DS),
  627. PINMUX_SINGLE(SD_CD),
  628. PINMUX_SINGLE(SD_WP),
  629. PINMUX_SINGLE(RPC_INT_N),
  630. PINMUX_SINGLE(RPC_WP_N),
  631. PINMUX_SINGLE(RPC_RESET_N),
  632. PINMUX_SINGLE(QSPI1_SSL),
  633. PINMUX_SINGLE(QSPI1_IO3),
  634. PINMUX_SINGLE(QSPI1_IO2),
  635. PINMUX_SINGLE(QSPI1_MISO_IO1),
  636. PINMUX_SINGLE(QSPI1_MOSI_IO0),
  637. PINMUX_SINGLE(QSPI1_SPCLK),
  638. PINMUX_SINGLE(QSPI0_SSL),
  639. PINMUX_SINGLE(QSPI0_IO3),
  640. PINMUX_SINGLE(QSPI0_IO2),
  641. PINMUX_SINGLE(QSPI0_MISO_IO1),
  642. PINMUX_SINGLE(QSPI0_MOSI_IO0),
  643. PINMUX_SINGLE(QSPI0_SPCLK),
  644. PINMUX_SINGLE(TCLK2_A),
  645. PINMUX_SINGLE(CANFD7_RX),
  646. PINMUX_SINGLE(CANFD7_TX),
  647. PINMUX_SINGLE(CANFD6_RX),
  648. PINMUX_SINGLE(CANFD1_RX),
  649. PINMUX_SINGLE(CANFD1_TX),
  650. PINMUX_SINGLE(CAN_CLK),
  651. PINMUX_SINGLE(AVS1),
  652. PINMUX_SINGLE(AVS0),
  653. PINMUX_SINGLE(PCIE3_CLKREQ_N),
  654. PINMUX_SINGLE(PCIE2_CLKREQ_N),
  655. PINMUX_SINGLE(PCIE1_CLKREQ_N),
  656. PINMUX_SINGLE(PCIE0_CLKREQ_N),
  657. PINMUX_SINGLE(AVB0_PHY_INT),
  658. PINMUX_SINGLE(AVB1_PHY_INT),
  659. PINMUX_SINGLE(AVB2_AVTP_PPS),
  660. PINMUX_SINGLE(AVB2_AVTP_CAPTURE),
  661. PINMUX_SINGLE(AVB2_AVTP_MATCH),
  662. PINMUX_SINGLE(AVB2_LINK),
  663. PINMUX_SINGLE(AVB2_PHY_INT),
  664. PINMUX_SINGLE(AVB2_MAGIC),
  665. PINMUX_SINGLE(AVB2_MDC),
  666. PINMUX_SINGLE(AVB2_MDIO),
  667. PINMUX_SINGLE(AVB2_TXCREFCLK),
  668. PINMUX_SINGLE(AVB2_TD3),
  669. PINMUX_SINGLE(AVB2_TD2),
  670. PINMUX_SINGLE(AVB2_TD1),
  671. PINMUX_SINGLE(AVB2_TD0),
  672. PINMUX_SINGLE(AVB2_TXC),
  673. PINMUX_SINGLE(AVB2_TX_CTL),
  674. PINMUX_SINGLE(AVB2_RD3),
  675. PINMUX_SINGLE(AVB2_RD2),
  676. PINMUX_SINGLE(AVB2_RD1),
  677. PINMUX_SINGLE(AVB2_RD0),
  678. PINMUX_SINGLE(AVB2_RXC),
  679. PINMUX_SINGLE(AVB2_RX_CTL),
  680. PINMUX_SINGLE(AVB3_AVTP_PPS),
  681. PINMUX_SINGLE(AVB3_AVTP_CAPTURE),
  682. PINMUX_SINGLE(AVB3_AVTP_MATCH),
  683. PINMUX_SINGLE(AVB3_LINK),
  684. PINMUX_SINGLE(AVB3_PHY_INT),
  685. PINMUX_SINGLE(AVB3_MAGIC),
  686. PINMUX_SINGLE(AVB3_MDC),
  687. PINMUX_SINGLE(AVB3_MDIO),
  688. PINMUX_SINGLE(AVB3_TXCREFCLK),
  689. PINMUX_SINGLE(AVB3_TD3),
  690. PINMUX_SINGLE(AVB3_TD2),
  691. PINMUX_SINGLE(AVB3_TD1),
  692. PINMUX_SINGLE(AVB3_TD0),
  693. PINMUX_SINGLE(AVB3_TXC),
  694. PINMUX_SINGLE(AVB3_TX_CTL),
  695. PINMUX_SINGLE(AVB3_RD3),
  696. PINMUX_SINGLE(AVB3_RD2),
  697. PINMUX_SINGLE(AVB3_RD1),
  698. PINMUX_SINGLE(AVB3_RD0),
  699. PINMUX_SINGLE(AVB3_RXC),
  700. PINMUX_SINGLE(AVB3_RX_CTL),
  701. PINMUX_SINGLE(AVB4_AVTP_PPS),
  702. PINMUX_SINGLE(AVB4_AVTP_CAPTURE),
  703. PINMUX_SINGLE(AVB4_AVTP_MATCH),
  704. PINMUX_SINGLE(AVB4_LINK),
  705. PINMUX_SINGLE(AVB4_PHY_INT),
  706. PINMUX_SINGLE(AVB4_MAGIC),
  707. PINMUX_SINGLE(AVB4_MDC),
  708. PINMUX_SINGLE(AVB4_MDIO),
  709. PINMUX_SINGLE(AVB4_TXCREFCLK),
  710. PINMUX_SINGLE(AVB4_TD3),
  711. PINMUX_SINGLE(AVB4_TD2),
  712. PINMUX_SINGLE(AVB4_TD1),
  713. PINMUX_SINGLE(AVB4_TD0),
  714. PINMUX_SINGLE(AVB4_TXC),
  715. PINMUX_SINGLE(AVB4_TX_CTL),
  716. PINMUX_SINGLE(AVB4_RD3),
  717. PINMUX_SINGLE(AVB4_RD2),
  718. PINMUX_SINGLE(AVB4_RD1),
  719. PINMUX_SINGLE(AVB4_RD0),
  720. PINMUX_SINGLE(AVB4_RXC),
  721. PINMUX_SINGLE(AVB4_RX_CTL),
  722. PINMUX_SINGLE(AVB5_AVTP_PPS),
  723. PINMUX_SINGLE(AVB5_AVTP_CAPTURE),
  724. PINMUX_SINGLE(AVB5_AVTP_MATCH),
  725. PINMUX_SINGLE(AVB5_LINK),
  726. PINMUX_SINGLE(AVB5_PHY_INT),
  727. PINMUX_SINGLE(AVB5_MAGIC),
  728. PINMUX_SINGLE(AVB5_MDC),
  729. PINMUX_SINGLE(AVB5_MDIO),
  730. PINMUX_SINGLE(AVB5_TXCREFCLK),
  731. PINMUX_SINGLE(AVB5_TD3),
  732. PINMUX_SINGLE(AVB5_TD2),
  733. PINMUX_SINGLE(AVB5_TD1),
  734. PINMUX_SINGLE(AVB5_TD0),
  735. PINMUX_SINGLE(AVB5_TXC),
  736. PINMUX_SINGLE(AVB5_TX_CTL),
  737. PINMUX_SINGLE(AVB5_RD3),
  738. PINMUX_SINGLE(AVB5_RD2),
  739. PINMUX_SINGLE(AVB5_RD1),
  740. PINMUX_SINGLE(AVB5_RD0),
  741. PINMUX_SINGLE(AVB5_RXC),
  742. PINMUX_SINGLE(AVB5_RX_CTL),
  743. /* IP0SR1 */
  744. PINMUX_IPSR_GPSR(IP0SR1_3_0, SCIF_CLK),
  745. PINMUX_IPSR_GPSR(IP0SR1_3_0, A0),
  746. PINMUX_IPSR_GPSR(IP0SR1_7_4, HRX0),
  747. PINMUX_IPSR_GPSR(IP0SR1_7_4, RX0),
  748. PINMUX_IPSR_GPSR(IP0SR1_7_4, A1),
  749. PINMUX_IPSR_GPSR(IP0SR1_11_8, HSCK0),
  750. PINMUX_IPSR_GPSR(IP0SR1_11_8, SCK0),
  751. PINMUX_IPSR_GPSR(IP0SR1_11_8, A2),
  752. PINMUX_IPSR_GPSR(IP0SR1_15_12, HRTS0_N),
  753. PINMUX_IPSR_GPSR(IP0SR1_15_12, RTS0_N),
  754. PINMUX_IPSR_GPSR(IP0SR1_15_12, A3),
  755. PINMUX_IPSR_GPSR(IP0SR1_19_16, HCTS0_N),
  756. PINMUX_IPSR_GPSR(IP0SR1_19_16, CTS0_N),
  757. PINMUX_IPSR_GPSR(IP0SR1_19_16, A4),
  758. PINMUX_IPSR_GPSR(IP0SR1_23_20, HTX0),
  759. PINMUX_IPSR_GPSR(IP0SR1_23_20, TX0),
  760. PINMUX_IPSR_GPSR(IP0SR1_23_20, A5),
  761. PINMUX_IPSR_GPSR(IP0SR1_27_24, MSIOF0_RXD),
  762. PINMUX_IPSR_GPSR(IP0SR1_27_24, DU_DR2),
  763. PINMUX_IPSR_GPSR(IP0SR1_27_24, A6),
  764. PINMUX_IPSR_GPSR(IP0SR1_31_28, MSIOF0_TXD),
  765. PINMUX_IPSR_GPSR(IP0SR1_31_28, DU_DR3),
  766. PINMUX_IPSR_GPSR(IP0SR1_31_28, A7),
  767. /* IP1SR1 */
  768. PINMUX_IPSR_GPSR(IP1SR1_3_0, MSIOF0_SCK),
  769. PINMUX_IPSR_GPSR(IP1SR1_3_0, DU_DR4),
  770. PINMUX_IPSR_GPSR(IP1SR1_3_0, A8),
  771. PINMUX_IPSR_GPSR(IP1SR1_7_4, MSIOF0_SYNC),
  772. PINMUX_IPSR_GPSR(IP1SR1_7_4, DU_DR5),
  773. PINMUX_IPSR_GPSR(IP1SR1_7_4, A9),
  774. PINMUX_IPSR_GPSR(IP1SR1_11_8, MSIOF0_SS1),
  775. PINMUX_IPSR_GPSR(IP1SR1_11_8, DU_DR6),
  776. PINMUX_IPSR_GPSR(IP1SR1_11_8, A10),
  777. PINMUX_IPSR_GPSR(IP1SR1_15_12, MSIOF0_SS2),
  778. PINMUX_IPSR_GPSR(IP1SR1_15_12, DU_DR7),
  779. PINMUX_IPSR_GPSR(IP1SR1_15_12, A11),
  780. PINMUX_IPSR_GPSR(IP1SR1_19_16, MSIOF1_RXD),
  781. PINMUX_IPSR_GPSR(IP1SR1_19_16, DU_DG2),
  782. PINMUX_IPSR_GPSR(IP1SR1_19_16, A12),
  783. PINMUX_IPSR_GPSR(IP1SR1_23_20, MSIOF1_TXD),
  784. PINMUX_IPSR_GPSR(IP1SR1_23_20, HRX3),
  785. PINMUX_IPSR_GPSR(IP1SR1_23_20, SCK3),
  786. PINMUX_IPSR_GPSR(IP1SR1_23_20, DU_DG3),
  787. PINMUX_IPSR_GPSR(IP1SR1_23_20, A13),
  788. PINMUX_IPSR_GPSR(IP1SR1_27_24, MSIOF1_SCK),
  789. PINMUX_IPSR_GPSR(IP1SR1_27_24, HSCK3),
  790. PINMUX_IPSR_GPSR(IP1SR1_27_24, CTS3_N),
  791. PINMUX_IPSR_GPSR(IP1SR1_27_24, DU_DG4),
  792. PINMUX_IPSR_GPSR(IP1SR1_27_24, A14),
  793. PINMUX_IPSR_GPSR(IP1SR1_31_28, MSIOF1_SYNC),
  794. PINMUX_IPSR_GPSR(IP1SR1_31_28, HRTS3_N),
  795. PINMUX_IPSR_GPSR(IP1SR1_31_28, RTS3_N),
  796. PINMUX_IPSR_GPSR(IP1SR1_31_28, DU_DG5),
  797. PINMUX_IPSR_GPSR(IP1SR1_31_28, A15),
  798. /* IP2SR1 */
  799. PINMUX_IPSR_GPSR(IP2SR1_3_0, MSIOF1_SS1),
  800. PINMUX_IPSR_GPSR(IP2SR1_3_0, HCTS3_N),
  801. PINMUX_IPSR_GPSR(IP2SR1_3_0, RX3),
  802. PINMUX_IPSR_GPSR(IP2SR1_3_0, DU_DG6),
  803. PINMUX_IPSR_GPSR(IP2SR1_3_0, A16),
  804. PINMUX_IPSR_GPSR(IP2SR1_7_4, MSIOF1_SS2),
  805. PINMUX_IPSR_GPSR(IP2SR1_7_4, HTX3),
  806. PINMUX_IPSR_GPSR(IP2SR1_7_4, TX3),
  807. PINMUX_IPSR_GPSR(IP2SR1_7_4, DU_DG7),
  808. PINMUX_IPSR_GPSR(IP2SR1_7_4, A17),
  809. PINMUX_IPSR_GPSR(IP2SR1_11_8, MSIOF2_RXD),
  810. PINMUX_IPSR_GPSR(IP2SR1_11_8, HSCK1),
  811. PINMUX_IPSR_GPSR(IP2SR1_11_8, SCK1),
  812. PINMUX_IPSR_GPSR(IP2SR1_11_8, DU_DB2),
  813. PINMUX_IPSR_GPSR(IP2SR1_11_8, A18),
  814. PINMUX_IPSR_GPSR(IP2SR1_15_12, MSIOF2_TXD),
  815. PINMUX_IPSR_GPSR(IP2SR1_15_12, HCTS1_N),
  816. PINMUX_IPSR_GPSR(IP2SR1_15_12, CTS1_N),
  817. PINMUX_IPSR_GPSR(IP2SR1_15_12, DU_DB3),
  818. PINMUX_IPSR_GPSR(IP2SR1_15_12, A19),
  819. PINMUX_IPSR_GPSR(IP2SR1_19_16, MSIOF2_SCK),
  820. PINMUX_IPSR_GPSR(IP2SR1_19_16, HRTS1_N),
  821. PINMUX_IPSR_GPSR(IP2SR1_19_16, RTS1_N),
  822. PINMUX_IPSR_GPSR(IP2SR1_19_16, DU_DB4),
  823. PINMUX_IPSR_GPSR(IP2SR1_19_16, A20),
  824. PINMUX_IPSR_GPSR(IP2SR1_23_20, MSIOF2_SYNC),
  825. PINMUX_IPSR_GPSR(IP2SR1_23_20, HRX1),
  826. PINMUX_IPSR_GPSR(IP2SR1_23_20, RX1_A),
  827. PINMUX_IPSR_GPSR(IP2SR1_23_20, DU_DB5),
  828. PINMUX_IPSR_GPSR(IP2SR1_23_20, A21),
  829. PINMUX_IPSR_GPSR(IP2SR1_27_24, MSIOF2_SS1),
  830. PINMUX_IPSR_GPSR(IP2SR1_27_24, HTX1),
  831. PINMUX_IPSR_GPSR(IP2SR1_27_24, TX1_A),
  832. PINMUX_IPSR_GPSR(IP2SR1_27_24, DU_DB6),
  833. PINMUX_IPSR_GPSR(IP2SR1_27_24, A22),
  834. PINMUX_IPSR_GPSR(IP2SR1_31_28, MSIOF2_SS2),
  835. PINMUX_IPSR_GPSR(IP2SR1_31_28, TCLK1_B),
  836. PINMUX_IPSR_GPSR(IP2SR1_31_28, DU_DB7),
  837. PINMUX_IPSR_GPSR(IP2SR1_31_28, A23),
  838. /* IP3SR1 */
  839. PINMUX_IPSR_GPSR(IP3SR1_3_0, IRQ0),
  840. PINMUX_IPSR_GPSR(IP3SR1_3_0, DU_DOTCLKOUT),
  841. PINMUX_IPSR_GPSR(IP3SR1_3_0, A24),
  842. PINMUX_IPSR_GPSR(IP3SR1_7_4, IRQ1),
  843. PINMUX_IPSR_GPSR(IP3SR1_7_4, DU_HSYNC),
  844. PINMUX_IPSR_GPSR(IP3SR1_7_4, A25),
  845. PINMUX_IPSR_GPSR(IP3SR1_11_8, IRQ2),
  846. PINMUX_IPSR_GPSR(IP3SR1_11_8, DU_VSYNC),
  847. PINMUX_IPSR_GPSR(IP3SR1_11_8, CS1_N_A26),
  848. PINMUX_IPSR_GPSR(IP3SR1_15_12, IRQ3),
  849. PINMUX_IPSR_GPSR(IP3SR1_15_12, DU_ODDF_DISP_CDE),
  850. PINMUX_IPSR_GPSR(IP3SR1_15_12, CS0_N),
  851. PINMUX_IPSR_GPSR(IP3SR1_19_16, GP1_28),
  852. PINMUX_IPSR_GPSR(IP3SR1_19_16, D0),
  853. PINMUX_IPSR_GPSR(IP3SR1_23_20, GP1_29),
  854. PINMUX_IPSR_GPSR(IP3SR1_23_20, D1),
  855. PINMUX_IPSR_GPSR(IP3SR1_27_24, GP1_30),
  856. PINMUX_IPSR_GPSR(IP3SR1_27_24, D2),
  857. /* IP0SR2 */
  858. PINMUX_IPSR_GPSR(IP0SR2_3_0, IPC_CLKIN),
  859. PINMUX_IPSR_GPSR(IP0SR2_3_0, IPC_CLKEN_IN),
  860. PINMUX_IPSR_GPSR(IP0SR2_3_0, DU_DOTCLKIN),
  861. PINMUX_IPSR_GPSR(IP0SR2_7_4, IPC_CLKOUT),
  862. PINMUX_IPSR_GPSR(IP0SR2_7_4, IPC_CLKEN_OUT),
  863. /* GP2_02 = SCL0 */
  864. PINMUX_IPSR_MSEL(IP0SR2_11_8, GP2_02, SEL_I2C0_0),
  865. PINMUX_IPSR_MSEL(IP0SR2_11_8, D3, SEL_I2C0_0),
  866. PINMUX_IPSR_PHYS(IP0SR2_11_8, SCL0, SEL_I2C0_3),
  867. /* GP2_03 = SDA0 */
  868. PINMUX_IPSR_MSEL(IP0SR2_15_12, GP2_03, SEL_I2C0_0),
  869. PINMUX_IPSR_MSEL(IP0SR2_15_12, D4, SEL_I2C0_0),
  870. PINMUX_IPSR_PHYS(IP0SR2_15_12, SDA0, SEL_I2C0_3),
  871. /* GP2_04 = SCL1 */
  872. PINMUX_IPSR_MSEL(IP0SR2_19_16, GP2_04, SEL_I2C1_0),
  873. PINMUX_IPSR_MSEL(IP0SR2_19_16, MSIOF4_RXD, SEL_I2C1_0),
  874. PINMUX_IPSR_MSEL(IP0SR2_19_16, D5, SEL_I2C1_0),
  875. PINMUX_IPSR_PHYS(IP0SR2_19_16, SCL1, SEL_I2C1_3),
  876. /* GP2_05 = SDA1 */
  877. PINMUX_IPSR_MSEL(IP0SR2_23_20, GP2_05, SEL_I2C1_0),
  878. PINMUX_IPSR_MSEL(IP0SR2_23_20, HSCK2, SEL_I2C1_0),
  879. PINMUX_IPSR_MSEL(IP0SR2_23_20, MSIOF4_TXD, SEL_I2C1_0),
  880. PINMUX_IPSR_MSEL(IP0SR2_23_20, SCK4, SEL_I2C1_0),
  881. PINMUX_IPSR_MSEL(IP0SR2_23_20, D6, SEL_I2C1_0),
  882. PINMUX_IPSR_PHYS(IP0SR2_23_20, SDA1, SEL_I2C1_3),
  883. /* GP2_06 = SCL2 */
  884. PINMUX_IPSR_MSEL(IP0SR2_27_24, GP2_06, SEL_I2C2_0),
  885. PINMUX_IPSR_MSEL(IP0SR2_27_24, HCTS2_N, SEL_I2C2_0),
  886. PINMUX_IPSR_MSEL(IP0SR2_27_24, MSIOF4_SCK, SEL_I2C2_0),
  887. PINMUX_IPSR_MSEL(IP0SR2_27_24, CTS4_N, SEL_I2C2_0),
  888. PINMUX_IPSR_MSEL(IP0SR2_27_24, D7, SEL_I2C2_0),
  889. PINMUX_IPSR_PHYS(IP0SR2_27_24, SCL2, SEL_I2C2_3),
  890. /* GP2_07 = SDA2 */
  891. PINMUX_IPSR_MSEL(IP0SR2_31_28, GP2_07, SEL_I2C2_0),
  892. PINMUX_IPSR_MSEL(IP0SR2_31_28, HRTS2_N, SEL_I2C2_0),
  893. PINMUX_IPSR_MSEL(IP0SR2_31_28, MSIOF4_SYNC, SEL_I2C2_0),
  894. PINMUX_IPSR_MSEL(IP0SR2_31_28, RTS4_N, SEL_I2C2_0),
  895. PINMUX_IPSR_MSEL(IP0SR2_31_28, D8, SEL_I2C2_0),
  896. PINMUX_IPSR_PHYS(IP0SR2_31_28, SDA2, SEL_I2C2_3),
  897. /* GP2_08 = SCL3 */
  898. PINMUX_IPSR_MSEL(IP1SR2_3_0, GP2_08, SEL_I2C3_0),
  899. PINMUX_IPSR_MSEL(IP1SR2_3_0, HRX2, SEL_I2C3_0),
  900. PINMUX_IPSR_MSEL(IP1SR2_3_0, MSIOF4_SS1, SEL_I2C3_0),
  901. PINMUX_IPSR_MSEL(IP1SR2_3_0, RX4, SEL_I2C3_0),
  902. PINMUX_IPSR_MSEL(IP1SR2_3_0, D9, SEL_I2C3_0),
  903. PINMUX_IPSR_PHYS(IP1SR2_3_0, SCL3, SEL_I2C3_3),
  904. /* GP2_09 = SDA3 */
  905. PINMUX_IPSR_MSEL(IP1SR2_7_4, GP2_09, SEL_I2C3_0),
  906. PINMUX_IPSR_MSEL(IP1SR2_7_4, HTX2, SEL_I2C3_0),
  907. PINMUX_IPSR_MSEL(IP1SR2_7_4, MSIOF4_SS2, SEL_I2C3_0),
  908. PINMUX_IPSR_MSEL(IP1SR2_7_4, TX4, SEL_I2C3_0),
  909. PINMUX_IPSR_MSEL(IP1SR2_7_4, D10, SEL_I2C3_0),
  910. PINMUX_IPSR_PHYS(IP1SR2_7_4, SDA3, SEL_I2C3_3),
  911. /* GP2_10 = SCL4 */
  912. PINMUX_IPSR_MSEL(IP1SR2_11_8, GP2_10, SEL_I2C4_0),
  913. PINMUX_IPSR_MSEL(IP1SR2_11_8, TCLK2_B, SEL_I2C4_0),
  914. PINMUX_IPSR_MSEL(IP1SR2_11_8, MSIOF5_RXD, SEL_I2C4_0),
  915. PINMUX_IPSR_MSEL(IP1SR2_11_8, D11, SEL_I2C4_0),
  916. PINMUX_IPSR_PHYS(IP1SR2_11_8, SCL4, SEL_I2C4_3),
  917. /* GP2_11 = SDA4 */
  918. PINMUX_IPSR_MSEL(IP1SR2_15_12, GP2_11, SEL_I2C4_0),
  919. PINMUX_IPSR_MSEL(IP1SR2_15_12, TCLK3, SEL_I2C4_0),
  920. PINMUX_IPSR_MSEL(IP1SR2_15_12, MSIOF5_TXD, SEL_I2C4_0),
  921. PINMUX_IPSR_MSEL(IP1SR2_15_12, D12, SEL_I2C4_0),
  922. PINMUX_IPSR_PHYS(IP1SR2_15_12, SDA4, SEL_I2C4_3),
  923. /* GP2_12 = SCL5 */
  924. PINMUX_IPSR_MSEL(IP1SR2_19_16, GP2_12, SEL_I2C5_0),
  925. PINMUX_IPSR_MSEL(IP1SR2_19_16, TCLK4, SEL_I2C5_0),
  926. PINMUX_IPSR_MSEL(IP1SR2_19_16, MSIOF5_SCK, SEL_I2C5_0),
  927. PINMUX_IPSR_MSEL(IP1SR2_19_16, D13, SEL_I2C5_0),
  928. PINMUX_IPSR_PHYS(IP1SR2_19_16, SCL5, SEL_I2C5_3),
  929. /* GP2_13 = SDA5 */
  930. PINMUX_IPSR_MSEL(IP1SR2_23_20, GP2_13, SEL_I2C5_0),
  931. PINMUX_IPSR_MSEL(IP1SR2_23_20, MSIOF5_SYNC, SEL_I2C5_0),
  932. PINMUX_IPSR_MSEL(IP1SR2_23_20, D14, SEL_I2C5_0),
  933. PINMUX_IPSR_PHYS(IP1SR2_23_20, SDA5, SEL_I2C5_3),
  934. /* GP2_14 = SCL6 */
  935. PINMUX_IPSR_MSEL(IP1SR2_27_24, GP2_14, SEL_I2C6_0),
  936. PINMUX_IPSR_MSEL(IP1SR2_27_24, IRQ4, SEL_I2C6_0),
  937. PINMUX_IPSR_MSEL(IP1SR2_27_24, MSIOF5_SS1, SEL_I2C6_0),
  938. PINMUX_IPSR_MSEL(IP1SR2_27_24, D15, SEL_I2C6_0),
  939. PINMUX_IPSR_PHYS(IP1SR2_27_24, SCL6, SEL_I2C6_3),
  940. /* GP2_15 = SDA6 */
  941. PINMUX_IPSR_MSEL(IP1SR2_31_28, GP2_15, SEL_I2C6_0),
  942. PINMUX_IPSR_MSEL(IP1SR2_31_28, IRQ5, SEL_I2C6_0),
  943. PINMUX_IPSR_MSEL(IP1SR2_31_28, MSIOF5_SS2, SEL_I2C6_0),
  944. PINMUX_IPSR_MSEL(IP1SR2_31_28, CPG_CPCKOUT, SEL_I2C6_0),
  945. PINMUX_IPSR_PHYS(IP1SR2_31_28, SDA6, SEL_I2C6_3),
  946. /* IP2SR2 */
  947. PINMUX_IPSR_GPSR(IP2SR2_3_0, FXR_TXDA_A),
  948. PINMUX_IPSR_GPSR(IP2SR2_3_0, MSIOF3_SS1),
  949. PINMUX_IPSR_GPSR(IP2SR2_7_4, RXDA_EXTFXR_A),
  950. PINMUX_IPSR_GPSR(IP2SR2_7_4, MSIOF3_SS2),
  951. PINMUX_IPSR_GPSR(IP2SR2_7_4, BS_N),
  952. PINMUX_IPSR_GPSR(IP2SR2_11_8, FXR_TXDB),
  953. PINMUX_IPSR_GPSR(IP2SR2_11_8, MSIOF3_RXD),
  954. PINMUX_IPSR_GPSR(IP2SR2_11_8, RD_N),
  955. PINMUX_IPSR_GPSR(IP2SR2_15_12, RXDB_EXTFXR),
  956. PINMUX_IPSR_GPSR(IP2SR2_15_12, MSIOF3_TXD),
  957. PINMUX_IPSR_GPSR(IP2SR2_15_12, WE0_N),
  958. PINMUX_IPSR_GPSR(IP2SR2_19_16, CLK_EXTFXR),
  959. PINMUX_IPSR_GPSR(IP2SR2_19_16, MSIOF3_SCK),
  960. PINMUX_IPSR_GPSR(IP2SR2_19_16, WE1_N),
  961. PINMUX_IPSR_GPSR(IP2SR2_23_20, TPU0TO0),
  962. PINMUX_IPSR_GPSR(IP2SR2_23_20, MSIOF3_SYNC),
  963. PINMUX_IPSR_GPSR(IP2SR2_23_20, RD_WR_N),
  964. PINMUX_IPSR_GPSR(IP2SR2_27_24, TPU0TO1),
  965. PINMUX_IPSR_GPSR(IP2SR2_27_24, CLKOUT),
  966. PINMUX_IPSR_GPSR(IP2SR2_31_28, TCLK1_A),
  967. PINMUX_IPSR_GPSR(IP2SR2_31_28, EX_WAIT0),
  968. /* IP0SR3 */
  969. PINMUX_IPSR_GPSR(IP0SR3_7_4, CANFD0_TX),
  970. PINMUX_IPSR_GPSR(IP0SR3_7_4, FXR_TXDA_B),
  971. PINMUX_IPSR_GPSR(IP0SR3_7_4, TX1_B),
  972. PINMUX_IPSR_GPSR(IP0SR3_11_8, CANFD0_RX),
  973. PINMUX_IPSR_GPSR(IP0SR3_11_8, RXDA_EXTFXR_B),
  974. PINMUX_IPSR_GPSR(IP0SR3_11_8, RX1_B),
  975. PINMUX_IPSR_GPSR(IP0SR3_23_20, CANFD2_TX),
  976. PINMUX_IPSR_GPSR(IP0SR3_23_20, TPU0TO2),
  977. PINMUX_IPSR_GPSR(IP0SR3_23_20, PWM0),
  978. PINMUX_IPSR_GPSR(IP0SR3_27_24, CANFD2_RX),
  979. PINMUX_IPSR_GPSR(IP0SR3_27_24, TPU0TO3),
  980. PINMUX_IPSR_GPSR(IP0SR3_27_24, PWM1),
  981. PINMUX_IPSR_GPSR(IP0SR3_31_28, CANFD3_TX),
  982. PINMUX_IPSR_GPSR(IP0SR3_31_28, PWM2),
  983. /* IP1SR3 */
  984. PINMUX_IPSR_GPSR(IP1SR3_3_0, CANFD3_RX),
  985. PINMUX_IPSR_GPSR(IP1SR3_3_0, PWM3),
  986. PINMUX_IPSR_GPSR(IP1SR3_7_4, CANFD4_TX),
  987. PINMUX_IPSR_GPSR(IP1SR3_7_4, PWM4),
  988. PINMUX_IPSR_GPSR(IP1SR3_7_4, FXR_CLKOUT1),
  989. PINMUX_IPSR_GPSR(IP1SR3_11_8, CANFD4_RX),
  990. PINMUX_IPSR_GPSR(IP1SR3_11_8, FXR_CLKOUT2),
  991. PINMUX_IPSR_GPSR(IP1SR3_15_12, CANFD5_TX),
  992. PINMUX_IPSR_GPSR(IP1SR3_15_12, FXR_TXENA_N),
  993. PINMUX_IPSR_GPSR(IP1SR3_19_16, CANFD5_RX),
  994. PINMUX_IPSR_GPSR(IP1SR3_19_16, FXR_TXENB_N),
  995. PINMUX_IPSR_GPSR(IP1SR3_23_20, CANFD6_TX),
  996. PINMUX_IPSR_GPSR(IP1SR3_23_20, STPWT_EXTFXR),
  997. /* IP0SR4 */
  998. PINMUX_IPSR_GPSR(IP0SR4_3_0, AVB0_RX_CTL),
  999. PINMUX_IPSR_GPSR(IP0SR4_3_0, AVB0_MII_RX_DV),
  1000. PINMUX_IPSR_GPSR(IP0SR4_7_4, AVB0_RXC),
  1001. PINMUX_IPSR_GPSR(IP0SR4_7_4, AVB0_MII_RXC),
  1002. PINMUX_IPSR_GPSR(IP0SR4_11_8, AVB0_RD0),
  1003. PINMUX_IPSR_GPSR(IP0SR4_11_8, AVB0_MII_RD0),
  1004. PINMUX_IPSR_GPSR(IP0SR4_15_12, AVB0_RD1),
  1005. PINMUX_IPSR_GPSR(IP0SR4_15_12, AVB0_MII_RD1),
  1006. PINMUX_IPSR_GPSR(IP0SR4_19_16, AVB0_RD2),
  1007. PINMUX_IPSR_GPSR(IP0SR4_19_16, AVB0_MII_RD2),
  1008. PINMUX_IPSR_GPSR(IP0SR4_23_20, AVB0_RD3),
  1009. PINMUX_IPSR_GPSR(IP0SR4_23_20, AVB0_MII_RD3),
  1010. PINMUX_IPSR_GPSR(IP0SR4_27_24, AVB0_TX_CTL),
  1011. PINMUX_IPSR_GPSR(IP0SR4_27_24, AVB0_MII_TX_EN),
  1012. PINMUX_IPSR_GPSR(IP0SR4_31_28, AVB0_TXC),
  1013. PINMUX_IPSR_GPSR(IP0SR4_31_28, AVB0_MII_TXC),
  1014. /* IP1SR4 */
  1015. PINMUX_IPSR_GPSR(IP1SR4_3_0, AVB0_TD0),
  1016. PINMUX_IPSR_GPSR(IP1SR4_3_0, AVB0_MII_TD0),
  1017. PINMUX_IPSR_GPSR(IP1SR4_7_4, AVB0_TD1),
  1018. PINMUX_IPSR_GPSR(IP1SR4_7_4, AVB0_MII_TD1),
  1019. PINMUX_IPSR_GPSR(IP1SR4_11_8, AVB0_TD2),
  1020. PINMUX_IPSR_GPSR(IP1SR4_11_8, AVB0_MII_TD2),
  1021. PINMUX_IPSR_GPSR(IP1SR4_15_12, AVB0_TD3),
  1022. PINMUX_IPSR_GPSR(IP1SR4_15_12, AVB0_MII_TD3),
  1023. PINMUX_IPSR_GPSR(IP1SR4_19_16, AVB0_TXCREFCLK),
  1024. PINMUX_IPSR_GPSR(IP1SR4_23_20, AVB0_MDIO),
  1025. PINMUX_IPSR_GPSR(IP1SR4_27_24, AVB0_MDC),
  1026. PINMUX_IPSR_GPSR(IP1SR4_31_28, AVB0_MAGIC),
  1027. /* IP2SR4 */
  1028. PINMUX_IPSR_GPSR(IP2SR4_7_4, AVB0_LINK),
  1029. PINMUX_IPSR_GPSR(IP2SR4_7_4, AVB0_MII_TX_ER),
  1030. PINMUX_IPSR_GPSR(IP2SR4_11_8, AVB0_AVTP_MATCH),
  1031. PINMUX_IPSR_GPSR(IP2SR4_11_8, AVB0_MII_RX_ER),
  1032. PINMUX_IPSR_GPSR(IP2SR4_11_8, CC5_OSCOUT),
  1033. PINMUX_IPSR_GPSR(IP2SR4_15_12, AVB0_AVTP_CAPTURE),
  1034. PINMUX_IPSR_GPSR(IP2SR4_15_12, AVB0_MII_CRS),
  1035. PINMUX_IPSR_GPSR(IP2SR4_19_16, AVB0_AVTP_PPS),
  1036. PINMUX_IPSR_GPSR(IP2SR4_19_16, AVB0_MII_COL),
  1037. /* IP0SR5 */
  1038. PINMUX_IPSR_GPSR(IP0SR5_3_0, AVB1_RX_CTL),
  1039. PINMUX_IPSR_GPSR(IP0SR5_3_0, AVB1_MII_RX_DV),
  1040. PINMUX_IPSR_GPSR(IP0SR5_7_4, AVB1_RXC),
  1041. PINMUX_IPSR_GPSR(IP0SR5_7_4, AVB1_MII_RXC),
  1042. PINMUX_IPSR_GPSR(IP0SR5_11_8, AVB1_RD0),
  1043. PINMUX_IPSR_GPSR(IP0SR5_11_8, AVB1_MII_RD0),
  1044. PINMUX_IPSR_GPSR(IP0SR5_15_12, AVB1_RD1),
  1045. PINMUX_IPSR_GPSR(IP0SR5_15_12, AVB1_MII_RD1),
  1046. PINMUX_IPSR_GPSR(IP0SR5_19_16, AVB1_RD2),
  1047. PINMUX_IPSR_GPSR(IP0SR5_19_16, AVB1_MII_RD2),
  1048. PINMUX_IPSR_GPSR(IP0SR5_23_20, AVB1_RD3),
  1049. PINMUX_IPSR_GPSR(IP0SR5_23_20, AVB1_MII_RD3),
  1050. PINMUX_IPSR_GPSR(IP0SR5_27_24, AVB1_TX_CTL),
  1051. PINMUX_IPSR_GPSR(IP0SR5_27_24, AVB1_MII_TX_EN),
  1052. PINMUX_IPSR_GPSR(IP0SR5_31_28, AVB1_TXC),
  1053. PINMUX_IPSR_GPSR(IP0SR5_31_28, AVB1_MII_TXC),
  1054. /* IP1SR5 */
  1055. PINMUX_IPSR_GPSR(IP1SR5_3_0, AVB1_TD0),
  1056. PINMUX_IPSR_GPSR(IP1SR5_3_0, AVB1_MII_TD0),
  1057. PINMUX_IPSR_GPSR(IP1SR5_7_4, AVB1_TD1),
  1058. PINMUX_IPSR_GPSR(IP1SR5_7_4, AVB1_MII_TD1),
  1059. PINMUX_IPSR_GPSR(IP1SR5_11_8, AVB1_TD2),
  1060. PINMUX_IPSR_GPSR(IP1SR5_11_8, AVB1_MII_TD2),
  1061. PINMUX_IPSR_GPSR(IP1SR5_15_12, AVB1_TD3),
  1062. PINMUX_IPSR_GPSR(IP1SR5_15_12, AVB1_MII_TD3),
  1063. PINMUX_IPSR_GPSR(IP1SR5_19_16, AVB1_TXCREFCLK),
  1064. PINMUX_IPSR_GPSR(IP1SR5_23_20, AVB1_MDIO),
  1065. PINMUX_IPSR_GPSR(IP1SR5_27_24, AVB1_MDC),
  1066. PINMUX_IPSR_GPSR(IP1SR5_31_28, AVB1_MAGIC),
  1067. /* IP2SR5 */
  1068. PINMUX_IPSR_GPSR(IP2SR5_7_4, AVB1_LINK),
  1069. PINMUX_IPSR_GPSR(IP2SR5_7_4, AVB1_MII_TX_ER),
  1070. PINMUX_IPSR_GPSR(IP2SR5_11_8, AVB1_AVTP_MATCH),
  1071. PINMUX_IPSR_GPSR(IP2SR5_11_8, AVB1_MII_RX_ER),
  1072. PINMUX_IPSR_GPSR(IP2SR5_15_12, AVB1_AVTP_CAPTURE),
  1073. PINMUX_IPSR_GPSR(IP2SR5_15_12, AVB1_MII_CRS),
  1074. PINMUX_IPSR_GPSR(IP2SR5_19_16, AVB1_AVTP_PPS),
  1075. PINMUX_IPSR_GPSR(IP2SR5_19_16, AVB1_MII_COL),
  1076. };
  1077. /*
  1078. * Pins not associated with a GPIO port.
  1079. */
  1080. enum {
  1081. GP_ASSIGN_LAST(),
  1082. NOGP_ALL(),
  1083. };
  1084. static const struct sh_pfc_pin pinmux_pins[] = {
  1085. PINMUX_GPIO_GP_ALL(),
  1086. };
  1087. /* - AVB0 ------------------------------------------------ */
  1088. static const unsigned int avb0_link_pins[] = {
  1089. /* AVB0_LINK */
  1090. RCAR_GP_PIN(4, 17),
  1091. };
  1092. static const unsigned int avb0_link_mux[] = {
  1093. AVB0_LINK_MARK,
  1094. };
  1095. static const unsigned int avb0_magic_pins[] = {
  1096. /* AVB0_MAGIC */
  1097. RCAR_GP_PIN(4, 15),
  1098. };
  1099. static const unsigned int avb0_magic_mux[] = {
  1100. AVB0_MAGIC_MARK,
  1101. };
  1102. static const unsigned int avb0_phy_int_pins[] = {
  1103. /* AVB0_PHY_INT */
  1104. RCAR_GP_PIN(4, 16),
  1105. };
  1106. static const unsigned int avb0_phy_int_mux[] = {
  1107. AVB0_PHY_INT_MARK,
  1108. };
  1109. static const unsigned int avb0_mdio_pins[] = {
  1110. /* AVB0_MDC, AVB0_MDIO */
  1111. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  1112. };
  1113. static const unsigned int avb0_mdio_mux[] = {
  1114. AVB0_MDC_MARK, AVB0_MDIO_MARK,
  1115. };
  1116. static const unsigned int avb0_rgmii_pins[] = {
  1117. /*
  1118. * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
  1119. * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3,
  1120. */
  1121. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  1122. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1123. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1124. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  1125. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1126. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1127. };
  1128. static const unsigned int avb0_rgmii_mux[] = {
  1129. AVB0_TX_CTL_MARK, AVB0_TXC_MARK,
  1130. AVB0_TD0_MARK, AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
  1131. AVB0_RX_CTL_MARK, AVB0_RXC_MARK,
  1132. AVB0_RD0_MARK, AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
  1133. };
  1134. static const unsigned int avb0_txcrefclk_pins[] = {
  1135. /* AVB0_TXCREFCLK */
  1136. RCAR_GP_PIN(4, 12),
  1137. };
  1138. static const unsigned int avb0_txcrefclk_mux[] = {
  1139. AVB0_TXCREFCLK_MARK,
  1140. };
  1141. static const unsigned int avb0_avtp_pps_pins[] = {
  1142. /* AVB0_AVTP_PPS */
  1143. RCAR_GP_PIN(4, 20),
  1144. };
  1145. static const unsigned int avb0_avtp_pps_mux[] = {
  1146. AVB0_AVTP_PPS_MARK,
  1147. };
  1148. static const unsigned int avb0_avtp_capture_pins[] = {
  1149. /* AVB0_AVTP_CAPTURE */
  1150. RCAR_GP_PIN(4, 19),
  1151. };
  1152. static const unsigned int avb0_avtp_capture_mux[] = {
  1153. AVB0_AVTP_CAPTURE_MARK,
  1154. };
  1155. static const unsigned int avb0_avtp_match_pins[] = {
  1156. /* AVB0_AVTP_MATCH */
  1157. RCAR_GP_PIN(4, 18),
  1158. };
  1159. static const unsigned int avb0_avtp_match_mux[] = {
  1160. AVB0_AVTP_MATCH_MARK,
  1161. };
  1162. /* - AVB1 ------------------------------------------------ */
  1163. static const unsigned int avb1_link_pins[] = {
  1164. /* AVB1_LINK */
  1165. RCAR_GP_PIN(5, 17),
  1166. };
  1167. static const unsigned int avb1_link_mux[] = {
  1168. AVB1_LINK_MARK,
  1169. };
  1170. static const unsigned int avb1_magic_pins[] = {
  1171. /* AVB1_MAGIC */
  1172. RCAR_GP_PIN(5, 15),
  1173. };
  1174. static const unsigned int avb1_magic_mux[] = {
  1175. AVB1_MAGIC_MARK,
  1176. };
  1177. static const unsigned int avb1_phy_int_pins[] = {
  1178. /* AVB1_PHY_INT */
  1179. RCAR_GP_PIN(5, 16),
  1180. };
  1181. static const unsigned int avb1_phy_int_mux[] = {
  1182. AVB1_PHY_INT_MARK,
  1183. };
  1184. static const unsigned int avb1_mdio_pins[] = {
  1185. /* AVB1_MDC, AVB1_MDIO */
  1186. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 13),
  1187. };
  1188. static const unsigned int avb1_mdio_mux[] = {
  1189. AVB1_MDC_MARK, AVB1_MDIO_MARK,
  1190. };
  1191. static const unsigned int avb1_rgmii_pins[] = {
  1192. /*
  1193. * AVB1_TX_CTL, AVB1_TXC, AVB1_TD0, AVB1_TD1, AVB1_TD2, AVB1_TD3,
  1194. * AVB1_RX_CTL, AVB1_RXC, AVB1_RD0, AVB1_RD1, AVB1_RD2, AVB1_RD3,
  1195. */
  1196. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1197. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1198. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1199. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  1200. RCAR_GP_PIN(5, 2), RCAR_GP_PIN(5, 3),
  1201. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1202. };
  1203. static const unsigned int avb1_rgmii_mux[] = {
  1204. AVB1_TX_CTL_MARK, AVB1_TXC_MARK,
  1205. AVB1_TD0_MARK, AVB1_TD1_MARK, AVB1_TD2_MARK, AVB1_TD3_MARK,
  1206. AVB1_RX_CTL_MARK, AVB1_RXC_MARK,
  1207. AVB1_RD0_MARK, AVB1_RD1_MARK, AVB1_RD2_MARK, AVB1_RD3_MARK,
  1208. };
  1209. static const unsigned int avb1_txcrefclk_pins[] = {
  1210. /* AVB1_TXCREFCLK */
  1211. RCAR_GP_PIN(5, 12),
  1212. };
  1213. static const unsigned int avb1_txcrefclk_mux[] = {
  1214. AVB1_TXCREFCLK_MARK,
  1215. };
  1216. static const unsigned int avb1_avtp_pps_pins[] = {
  1217. /* AVB1_AVTP_PPS */
  1218. RCAR_GP_PIN(5, 20),
  1219. };
  1220. static const unsigned int avb1_avtp_pps_mux[] = {
  1221. AVB1_AVTP_PPS_MARK,
  1222. };
  1223. static const unsigned int avb1_avtp_capture_pins[] = {
  1224. /* AVB1_AVTP_CAPTURE */
  1225. RCAR_GP_PIN(5, 19),
  1226. };
  1227. static const unsigned int avb1_avtp_capture_mux[] = {
  1228. AVB1_AVTP_CAPTURE_MARK,
  1229. };
  1230. static const unsigned int avb1_avtp_match_pins[] = {
  1231. /* AVB1_AVTP_MATCH */
  1232. RCAR_GP_PIN(5, 18),
  1233. };
  1234. static const unsigned int avb1_avtp_match_mux[] = {
  1235. AVB1_AVTP_MATCH_MARK,
  1236. };
  1237. /* - AVB2 ------------------------------------------------ */
  1238. static const unsigned int avb2_link_pins[] = {
  1239. /* AVB2_LINK */
  1240. RCAR_GP_PIN(6, 17),
  1241. };
  1242. static const unsigned int avb2_link_mux[] = {
  1243. AVB2_LINK_MARK,
  1244. };
  1245. static const unsigned int avb2_magic_pins[] = {
  1246. /* AVB2_MAGIC */
  1247. RCAR_GP_PIN(6, 15),
  1248. };
  1249. static const unsigned int avb2_magic_mux[] = {
  1250. AVB2_MAGIC_MARK,
  1251. };
  1252. static const unsigned int avb2_phy_int_pins[] = {
  1253. /* AVB2_PHY_INT */
  1254. RCAR_GP_PIN(6, 16),
  1255. };
  1256. static const unsigned int avb2_phy_int_mux[] = {
  1257. AVB2_PHY_INT_MARK,
  1258. };
  1259. static const unsigned int avb2_mdio_pins[] = {
  1260. /* AVB2_MDC, AVB2_MDIO */
  1261. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 13),
  1262. };
  1263. static const unsigned int avb2_mdio_mux[] = {
  1264. AVB2_MDC_MARK, AVB2_MDIO_MARK,
  1265. };
  1266. static const unsigned int avb2_rgmii_pins[] = {
  1267. /*
  1268. * AVB2_TX_CTL, AVB2_TXC, AVB2_TD0, AVB2_TD1, AVB2_TD2, AVB2_TD3,
  1269. * AVB2_RX_CTL, AVB2_RXC, AVB2_RD0, AVB2_RD1, AVB2_RD2, AVB2_RD3,
  1270. */
  1271. RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
  1272. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  1273. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  1274. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  1275. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  1276. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  1277. };
  1278. static const unsigned int avb2_rgmii_mux[] = {
  1279. AVB2_TX_CTL_MARK, AVB2_TXC_MARK,
  1280. AVB2_TD0_MARK, AVB2_TD1_MARK, AVB2_TD2_MARK, AVB2_TD3_MARK,
  1281. AVB2_RX_CTL_MARK, AVB2_RXC_MARK,
  1282. AVB2_RD0_MARK, AVB2_RD1_MARK, AVB2_RD2_MARK, AVB2_RD3_MARK,
  1283. };
  1284. static const unsigned int avb2_txcrefclk_pins[] = {
  1285. /* AVB2_TXCREFCLK */
  1286. RCAR_GP_PIN(6, 12),
  1287. };
  1288. static const unsigned int avb2_txcrefclk_mux[] = {
  1289. AVB2_TXCREFCLK_MARK,
  1290. };
  1291. static const unsigned int avb2_avtp_pps_pins[] = {
  1292. /* AVB2_AVTP_PPS */
  1293. RCAR_GP_PIN(6, 20),
  1294. };
  1295. static const unsigned int avb2_avtp_pps_mux[] = {
  1296. AVB2_AVTP_PPS_MARK,
  1297. };
  1298. static const unsigned int avb2_avtp_capture_pins[] = {
  1299. /* AVB2_AVTP_CAPTURE */
  1300. RCAR_GP_PIN(6, 19),
  1301. };
  1302. static const unsigned int avb2_avtp_capture_mux[] = {
  1303. AVB2_AVTP_CAPTURE_MARK,
  1304. };
  1305. static const unsigned int avb2_avtp_match_pins[] = {
  1306. /* AVB2_AVTP_MATCH */
  1307. RCAR_GP_PIN(6, 18),
  1308. };
  1309. static const unsigned int avb2_avtp_match_mux[] = {
  1310. AVB2_AVTP_MATCH_MARK,
  1311. };
  1312. /* - AVB3 ------------------------------------------------ */
  1313. static const unsigned int avb3_link_pins[] = {
  1314. /* AVB3_LINK */
  1315. RCAR_GP_PIN(7, 17),
  1316. };
  1317. static const unsigned int avb3_link_mux[] = {
  1318. AVB3_LINK_MARK,
  1319. };
  1320. static const unsigned int avb3_magic_pins[] = {
  1321. /* AVB3_MAGIC */
  1322. RCAR_GP_PIN(7, 15),
  1323. };
  1324. static const unsigned int avb3_magic_mux[] = {
  1325. AVB3_MAGIC_MARK,
  1326. };
  1327. static const unsigned int avb3_phy_int_pins[] = {
  1328. /* AVB3_PHY_INT */
  1329. RCAR_GP_PIN(7, 16),
  1330. };
  1331. static const unsigned int avb3_phy_int_mux[] = {
  1332. AVB3_PHY_INT_MARK,
  1333. };
  1334. static const unsigned int avb3_mdio_pins[] = {
  1335. /* AVB3_MDC, AVB3_MDIO */
  1336. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 13),
  1337. };
  1338. static const unsigned int avb3_mdio_mux[] = {
  1339. AVB3_MDC_MARK, AVB3_MDIO_MARK,
  1340. };
  1341. static const unsigned int avb3_rgmii_pins[] = {
  1342. /*
  1343. * AVB3_TX_CTL, AVB3_TXC, AVB3_TD0, AVB3_TD1, AVB3_TD2, AVB3_TD3,
  1344. * AVB3_RX_CTL, AVB3_RXC, AVB3_RD0, AVB3_RD1, AVB3_RD2, AVB3_RD3,
  1345. */
  1346. RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 7),
  1347. RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  1348. RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 11),
  1349. RCAR_GP_PIN(7, 0), RCAR_GP_PIN(7, 1),
  1350. RCAR_GP_PIN(7, 2), RCAR_GP_PIN(7, 3),
  1351. RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 5),
  1352. };
  1353. static const unsigned int avb3_rgmii_mux[] = {
  1354. AVB3_TX_CTL_MARK, AVB3_TXC_MARK,
  1355. AVB3_TD0_MARK, AVB3_TD1_MARK, AVB3_TD2_MARK, AVB3_TD3_MARK,
  1356. AVB3_RX_CTL_MARK, AVB3_RXC_MARK,
  1357. AVB3_RD0_MARK, AVB3_RD1_MARK, AVB3_RD2_MARK, AVB3_RD3_MARK,
  1358. };
  1359. static const unsigned int avb3_txcrefclk_pins[] = {
  1360. /* AVB3_TXCREFCLK */
  1361. RCAR_GP_PIN(7, 12),
  1362. };
  1363. static const unsigned int avb3_txcrefclk_mux[] = {
  1364. AVB3_TXCREFCLK_MARK,
  1365. };
  1366. static const unsigned int avb3_avtp_pps_pins[] = {
  1367. /* AVB3_AVTP_PPS */
  1368. RCAR_GP_PIN(7, 20),
  1369. };
  1370. static const unsigned int avb3_avtp_pps_mux[] = {
  1371. AVB3_AVTP_PPS_MARK,
  1372. };
  1373. static const unsigned int avb3_avtp_capture_pins[] = {
  1374. /* AVB3_AVTP_CAPTURE */
  1375. RCAR_GP_PIN(7, 19),
  1376. };
  1377. static const unsigned int avb3_avtp_capture_mux[] = {
  1378. AVB3_AVTP_CAPTURE_MARK,
  1379. };
  1380. static const unsigned int avb3_avtp_match_pins[] = {
  1381. /* AVB3_AVTP_MATCH */
  1382. RCAR_GP_PIN(7, 18),
  1383. };
  1384. static const unsigned int avb3_avtp_match_mux[] = {
  1385. AVB3_AVTP_MATCH_MARK,
  1386. };
  1387. /* - AVB4 ------------------------------------------------ */
  1388. static const unsigned int avb4_link_pins[] = {
  1389. /* AVB4_LINK */
  1390. RCAR_GP_PIN(8, 17),
  1391. };
  1392. static const unsigned int avb4_link_mux[] = {
  1393. AVB4_LINK_MARK,
  1394. };
  1395. static const unsigned int avb4_magic_pins[] = {
  1396. /* AVB4_MAGIC */
  1397. RCAR_GP_PIN(8, 15),
  1398. };
  1399. static const unsigned int avb4_magic_mux[] = {
  1400. AVB4_MAGIC_MARK,
  1401. };
  1402. static const unsigned int avb4_phy_int_pins[] = {
  1403. /* AVB4_PHY_INT */
  1404. RCAR_GP_PIN(8, 16),
  1405. };
  1406. static const unsigned int avb4_phy_int_mux[] = {
  1407. AVB4_PHY_INT_MARK,
  1408. };
  1409. static const unsigned int avb4_mdio_pins[] = {
  1410. /* AVB4_MDC, AVB4_MDIO */
  1411. RCAR_GP_PIN(8, 14), RCAR_GP_PIN(8, 13),
  1412. };
  1413. static const unsigned int avb4_mdio_mux[] = {
  1414. AVB4_MDC_MARK, AVB4_MDIO_MARK,
  1415. };
  1416. static const unsigned int avb4_rgmii_pins[] = {
  1417. /*
  1418. * AVB4_TX_CTL, AVB4_TXC, AVB4_TD0, AVB4_TD1, AVB4_TD2, AVB4_TD3,
  1419. * AVB4_RX_CTL, AVB4_RXC, AVB4_RD0, AVB4_RD1, AVB4_RD2, AVB4_RD3,
  1420. */
  1421. RCAR_GP_PIN(8, 6), RCAR_GP_PIN(8, 7),
  1422. RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
  1423. RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 11),
  1424. RCAR_GP_PIN(8, 0), RCAR_GP_PIN(8, 1),
  1425. RCAR_GP_PIN(8, 2), RCAR_GP_PIN(8, 3),
  1426. RCAR_GP_PIN(8, 4), RCAR_GP_PIN(8, 5),
  1427. };
  1428. static const unsigned int avb4_rgmii_mux[] = {
  1429. AVB4_TX_CTL_MARK, AVB4_TXC_MARK,
  1430. AVB4_TD0_MARK, AVB4_TD1_MARK, AVB4_TD2_MARK, AVB4_TD3_MARK,
  1431. AVB4_RX_CTL_MARK, AVB4_RXC_MARK,
  1432. AVB4_RD0_MARK, AVB4_RD1_MARK, AVB4_RD2_MARK, AVB4_RD3_MARK,
  1433. };
  1434. static const unsigned int avb4_txcrefclk_pins[] = {
  1435. /* AVB4_TXCREFCLK */
  1436. RCAR_GP_PIN(8, 12),
  1437. };
  1438. static const unsigned int avb4_txcrefclk_mux[] = {
  1439. AVB4_TXCREFCLK_MARK,
  1440. };
  1441. static const unsigned int avb4_avtp_pps_pins[] = {
  1442. /* AVB4_AVTP_PPS */
  1443. RCAR_GP_PIN(8, 20),
  1444. };
  1445. static const unsigned int avb4_avtp_pps_mux[] = {
  1446. AVB4_AVTP_PPS_MARK,
  1447. };
  1448. static const unsigned int avb4_avtp_capture_pins[] = {
  1449. /* AVB4_AVTP_CAPTURE */
  1450. RCAR_GP_PIN(8, 19),
  1451. };
  1452. static const unsigned int avb4_avtp_capture_mux[] = {
  1453. AVB4_AVTP_CAPTURE_MARK,
  1454. };
  1455. static const unsigned int avb4_avtp_match_pins[] = {
  1456. /* AVB4_AVTP_MATCH */
  1457. RCAR_GP_PIN(8, 18),
  1458. };
  1459. static const unsigned int avb4_avtp_match_mux[] = {
  1460. AVB4_AVTP_MATCH_MARK,
  1461. };
  1462. /* - AVB5 ------------------------------------------------ */
  1463. static const unsigned int avb5_link_pins[] = {
  1464. /* AVB5_LINK */
  1465. RCAR_GP_PIN(9, 17),
  1466. };
  1467. static const unsigned int avb5_link_mux[] = {
  1468. AVB5_LINK_MARK,
  1469. };
  1470. static const unsigned int avb5_magic_pins[] = {
  1471. /* AVB5_MAGIC */
  1472. RCAR_GP_PIN(9, 15),
  1473. };
  1474. static const unsigned int avb5_magic_mux[] = {
  1475. AVB5_MAGIC_MARK,
  1476. };
  1477. static const unsigned int avb5_phy_int_pins[] = {
  1478. /* AVB5_PHY_INT */
  1479. RCAR_GP_PIN(9, 16),
  1480. };
  1481. static const unsigned int avb5_phy_int_mux[] = {
  1482. AVB5_PHY_INT_MARK,
  1483. };
  1484. static const unsigned int avb5_mdio_pins[] = {
  1485. /* AVB5_MDC, AVB5_MDIO */
  1486. RCAR_GP_PIN(9, 14), RCAR_GP_PIN(9, 13),
  1487. };
  1488. static const unsigned int avb5_mdio_mux[] = {
  1489. AVB5_MDC_MARK, AVB5_MDIO_MARK,
  1490. };
  1491. static const unsigned int avb5_rgmii_pins[] = {
  1492. /*
  1493. * AVB5_TX_CTL, AVB5_TXC, AVB5_TD0, AVB5_TD1, AVB5_TD2, AVB5_TD3,
  1494. * AVB5_RX_CTL, AVB5_RXC, AVB5_RD0, AVB5_RD1, AVB5_RD2, AVB5_RD3,
  1495. */
  1496. RCAR_GP_PIN(9, 6), RCAR_GP_PIN(9, 7),
  1497. RCAR_GP_PIN(9, 8), RCAR_GP_PIN(9, 9),
  1498. RCAR_GP_PIN(9, 10), RCAR_GP_PIN(9, 11),
  1499. RCAR_GP_PIN(9, 0), RCAR_GP_PIN(9, 1),
  1500. RCAR_GP_PIN(9, 2), RCAR_GP_PIN(9, 3),
  1501. RCAR_GP_PIN(9, 4), RCAR_GP_PIN(9, 5),
  1502. };
  1503. static const unsigned int avb5_rgmii_mux[] = {
  1504. AVB5_TX_CTL_MARK, AVB5_TXC_MARK,
  1505. AVB5_TD0_MARK, AVB5_TD1_MARK, AVB5_TD2_MARK, AVB5_TD3_MARK,
  1506. AVB5_RX_CTL_MARK, AVB5_RXC_MARK,
  1507. AVB5_RD0_MARK, AVB5_RD1_MARK, AVB5_RD2_MARK, AVB5_RD3_MARK,
  1508. };
  1509. static const unsigned int avb5_txcrefclk_pins[] = {
  1510. /* AVB5_TXCREFCLK */
  1511. RCAR_GP_PIN(9, 12),
  1512. };
  1513. static const unsigned int avb5_txcrefclk_mux[] = {
  1514. AVB5_TXCREFCLK_MARK,
  1515. };
  1516. static const unsigned int avb5_avtp_pps_pins[] = {
  1517. /* AVB5_AVTP_PPS */
  1518. RCAR_GP_PIN(9, 20),
  1519. };
  1520. static const unsigned int avb5_avtp_pps_mux[] = {
  1521. AVB5_AVTP_PPS_MARK,
  1522. };
  1523. static const unsigned int avb5_avtp_capture_pins[] = {
  1524. /* AVB5_AVTP_CAPTURE */
  1525. RCAR_GP_PIN(9, 19),
  1526. };
  1527. static const unsigned int avb5_avtp_capture_mux[] = {
  1528. AVB5_AVTP_CAPTURE_MARK,
  1529. };
  1530. static const unsigned int avb5_avtp_match_pins[] = {
  1531. /* AVB5_AVTP_MATCH */
  1532. RCAR_GP_PIN(9, 18),
  1533. };
  1534. static const unsigned int avb5_avtp_match_mux[] = {
  1535. AVB5_AVTP_MATCH_MARK,
  1536. };
  1537. /* - CANFD0 ----------------------------------------------------------------- */
  1538. static const unsigned int canfd0_data_pins[] = {
  1539. /* CANFD0_TX, CANFD0_RX */
  1540. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
  1541. };
  1542. static const unsigned int canfd0_data_mux[] = {
  1543. CANFD0_TX_MARK, CANFD0_RX_MARK,
  1544. };
  1545. /* - CANFD1 ----------------------------------------------------------------- */
  1546. static const unsigned int canfd1_data_pins[] = {
  1547. /* CANFD1_TX, CANFD1_RX */
  1548. RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
  1549. };
  1550. static const unsigned int canfd1_data_mux[] = {
  1551. CANFD1_TX_MARK, CANFD1_RX_MARK,
  1552. };
  1553. /* - CANFD2 ----------------------------------------------------------------- */
  1554. static const unsigned int canfd2_data_pins[] = {
  1555. /* CANFD2_TX, CANFD2_RX */
  1556. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  1557. };
  1558. static const unsigned int canfd2_data_mux[] = {
  1559. CANFD2_TX_MARK, CANFD2_RX_MARK,
  1560. };
  1561. /* - CANFD3 ----------------------------------------------------------------- */
  1562. static const unsigned int canfd3_data_pins[] = {
  1563. /* CANFD3_TX, CANFD3_RX */
  1564. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
  1565. };
  1566. static const unsigned int canfd3_data_mux[] = {
  1567. CANFD3_TX_MARK, CANFD3_RX_MARK,
  1568. };
  1569. /* - CANFD4 ----------------------------------------------------------------- */
  1570. static const unsigned int canfd4_data_pins[] = {
  1571. /* CANFD4_TX, CANFD4_RX */
  1572. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
  1573. };
  1574. static const unsigned int canfd4_data_mux[] = {
  1575. CANFD4_TX_MARK, CANFD4_RX_MARK,
  1576. };
  1577. /* - CANFD5 ----------------------------------------------------------------- */
  1578. static const unsigned int canfd5_data_pins[] = {
  1579. /* CANFD5_TX, CANFD5_RX */
  1580. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  1581. };
  1582. static const unsigned int canfd5_data_mux[] = {
  1583. CANFD5_TX_MARK, CANFD5_RX_MARK,
  1584. };
  1585. /* - CANFD6 ----------------------------------------------------------------- */
  1586. static const unsigned int canfd6_data_pins[] = {
  1587. /* CANFD6_TX, CANFD6_RX */
  1588. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  1589. };
  1590. static const unsigned int canfd6_data_mux[] = {
  1591. CANFD6_TX_MARK, CANFD6_RX_MARK,
  1592. };
  1593. /* - CANFD7 ----------------------------------------------------------------- */
  1594. static const unsigned int canfd7_data_pins[] = {
  1595. /* CANFD7_TX, CANFD7_RX */
  1596. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  1597. };
  1598. static const unsigned int canfd7_data_mux[] = {
  1599. CANFD7_TX_MARK, CANFD7_RX_MARK,
  1600. };
  1601. /* - CANFD Clock ------------------------------------------------------------ */
  1602. static const unsigned int can_clk_pins[] = {
  1603. /* CAN_CLK */
  1604. RCAR_GP_PIN(3, 0),
  1605. };
  1606. static const unsigned int can_clk_mux[] = {
  1607. CAN_CLK_MARK,
  1608. };
  1609. /* - DU --------------------------------------------------------------------- */
  1610. static const unsigned int du_rgb888_pins[] = {
  1611. /* DU_DR[7:2], DU_DG[7:2], DU_DB[7:2] */
  1612. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
  1613. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  1614. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
  1615. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
  1616. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  1617. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1618. };
  1619. static const unsigned int du_rgb888_mux[] = {
  1620. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK,
  1621. DU_DR4_MARK, DU_DR3_MARK, DU_DR2_MARK,
  1622. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK,
  1623. DU_DG4_MARK, DU_DG3_MARK, DU_DG2_MARK,
  1624. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK,
  1625. DU_DB4_MARK, DU_DB3_MARK, DU_DB2_MARK,
  1626. };
  1627. static const unsigned int du_clk_out_pins[] = {
  1628. /* DU_DOTCLKOUT */
  1629. RCAR_GP_PIN(1, 24),
  1630. };
  1631. static const unsigned int du_clk_out_mux[] = {
  1632. DU_DOTCLKOUT_MARK,
  1633. };
  1634. static const unsigned int du_sync_pins[] = {
  1635. /* DU_HSYNC, DU_VSYNC */
  1636. RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 26),
  1637. };
  1638. static const unsigned int du_sync_mux[] = {
  1639. DU_HSYNC_MARK, DU_VSYNC_MARK,
  1640. };
  1641. static const unsigned int du_oddf_pins[] = {
  1642. /* DU_EXODDF/DU_ODDF/DISP/CDE */
  1643. RCAR_GP_PIN(1, 27),
  1644. };
  1645. static const unsigned int du_oddf_mux[] = {
  1646. DU_ODDF_DISP_CDE_MARK,
  1647. };
  1648. /* - HSCIF0 ----------------------------------------------------------------- */
  1649. static const unsigned int hscif0_data_pins[] = {
  1650. /* HRX0, HTX0 */
  1651. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 5),
  1652. };
  1653. static const unsigned int hscif0_data_mux[] = {
  1654. HRX0_MARK, HTX0_MARK,
  1655. };
  1656. static const unsigned int hscif0_clk_pins[] = {
  1657. /* HSCK0 */
  1658. RCAR_GP_PIN(1, 2),
  1659. };
  1660. static const unsigned int hscif0_clk_mux[] = {
  1661. HSCK0_MARK,
  1662. };
  1663. static const unsigned int hscif0_ctrl_pins[] = {
  1664. /* HRTS0#, HCTS0# */
  1665. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 4),
  1666. };
  1667. static const unsigned int hscif0_ctrl_mux[] = {
  1668. HRTS0_N_MARK, HCTS0_N_MARK,
  1669. };
  1670. /* - HSCIF1 ----------------------------------------------------------------- */
  1671. static const unsigned int hscif1_data_pins[] = {
  1672. /* HRX1, HTX1 */
  1673. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  1674. };
  1675. static const unsigned int hscif1_data_mux[] = {
  1676. HRX1_MARK, HTX1_MARK,
  1677. };
  1678. static const unsigned int hscif1_clk_pins[] = {
  1679. /* HSCK1 */
  1680. RCAR_GP_PIN(1, 18),
  1681. };
  1682. static const unsigned int hscif1_clk_mux[] = {
  1683. HSCK1_MARK,
  1684. };
  1685. static const unsigned int hscif1_ctrl_pins[] = {
  1686. /* HRTS1#, HCTS1# */
  1687. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19),
  1688. };
  1689. static const unsigned int hscif1_ctrl_mux[] = {
  1690. HRTS1_N_MARK, HCTS1_N_MARK,
  1691. };
  1692. /* - HSCIF2 ----------------------------------------------------------------- */
  1693. static const unsigned int hscif2_data_pins[] = {
  1694. /* HRX2, HTX2 */
  1695. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  1696. };
  1697. static const unsigned int hscif2_data_mux[] = {
  1698. HRX2_MARK, HTX2_MARK,
  1699. };
  1700. static const unsigned int hscif2_clk_pins[] = {
  1701. /* HSCK2 */
  1702. RCAR_GP_PIN(2, 5),
  1703. };
  1704. static const unsigned int hscif2_clk_mux[] = {
  1705. HSCK2_MARK,
  1706. };
  1707. static const unsigned int hscif2_ctrl_pins[] = {
  1708. /* HRTS2#, HCTS2# */
  1709. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6),
  1710. };
  1711. static const unsigned int hscif2_ctrl_mux[] = {
  1712. HRTS2_N_MARK, HCTS2_N_MARK,
  1713. };
  1714. /* - HSCIF3 ----------------------------------------------------------------- */
  1715. static const unsigned int hscif3_data_pins[] = {
  1716. /* HRX3, HTX3 */
  1717. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 17),
  1718. };
  1719. static const unsigned int hscif3_data_mux[] = {
  1720. HRX3_MARK, HTX3_MARK,
  1721. };
  1722. static const unsigned int hscif3_clk_pins[] = {
  1723. /* HSCK3 */
  1724. RCAR_GP_PIN(1, 14),
  1725. };
  1726. static const unsigned int hscif3_clk_mux[] = {
  1727. HSCK3_MARK,
  1728. };
  1729. static const unsigned int hscif3_ctrl_pins[] = {
  1730. /* HRTS3#, HCTS3# */
  1731. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 16),
  1732. };
  1733. static const unsigned int hscif3_ctrl_mux[] = {
  1734. HRTS3_N_MARK, HCTS3_N_MARK,
  1735. };
  1736. /* - I2C0 ------------------------------------------------------------------- */
  1737. static const unsigned int i2c0_pins[] = {
  1738. /* SDA0, SCL0 */
  1739. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1740. };
  1741. static const unsigned int i2c0_mux[] = {
  1742. SDA0_MARK, SCL0_MARK,
  1743. };
  1744. /* - I2C1 ------------------------------------------------------------------- */
  1745. static const unsigned int i2c1_pins[] = {
  1746. /* SDA1, SCL1 */
  1747. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  1748. };
  1749. static const unsigned int i2c1_mux[] = {
  1750. SDA1_MARK, SCL1_MARK,
  1751. };
  1752. /* - I2C2 ------------------------------------------------------------------- */
  1753. static const unsigned int i2c2_pins[] = {
  1754. /* SDA2, SCL2 */
  1755. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6),
  1756. };
  1757. static const unsigned int i2c2_mux[] = {
  1758. SDA2_MARK, SCL2_MARK,
  1759. };
  1760. /* - I2C3 ------------------------------------------------------------------- */
  1761. static const unsigned int i2c3_pins[] = {
  1762. /* SDA3, SCL3 */
  1763. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 8),
  1764. };
  1765. static const unsigned int i2c3_mux[] = {
  1766. SDA3_MARK, SCL3_MARK,
  1767. };
  1768. /* - I2C4 ------------------------------------------------------------------- */
  1769. static const unsigned int i2c4_pins[] = {
  1770. /* SDA4, SCL4 */
  1771. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
  1772. };
  1773. static const unsigned int i2c4_mux[] = {
  1774. SDA4_MARK, SCL4_MARK,
  1775. };
  1776. /* - I2C5 ------------------------------------------------------------------- */
  1777. static const unsigned int i2c5_pins[] = {
  1778. /* SDA5, SCL5 */
  1779. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 12),
  1780. };
  1781. static const unsigned int i2c5_mux[] = {
  1782. SDA5_MARK, SCL5_MARK,
  1783. };
  1784. /* - I2C6 ------------------------------------------------------------------- */
  1785. static const unsigned int i2c6_pins[] = {
  1786. /* SDA6, SCL6 */
  1787. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14),
  1788. };
  1789. static const unsigned int i2c6_mux[] = {
  1790. SDA6_MARK, SCL6_MARK,
  1791. };
  1792. /* - INTC-EX ---------------------------------------------------------------- */
  1793. static const unsigned int intc_ex_irq0_pins[] = {
  1794. /* IRQ0 */
  1795. RCAR_GP_PIN(1, 24),
  1796. };
  1797. static const unsigned int intc_ex_irq0_mux[] = {
  1798. IRQ0_MARK,
  1799. };
  1800. static const unsigned int intc_ex_irq1_pins[] = {
  1801. /* IRQ1 */
  1802. RCAR_GP_PIN(1, 25),
  1803. };
  1804. static const unsigned int intc_ex_irq1_mux[] = {
  1805. IRQ1_MARK,
  1806. };
  1807. static const unsigned int intc_ex_irq2_pins[] = {
  1808. /* IRQ2 */
  1809. RCAR_GP_PIN(1, 26),
  1810. };
  1811. static const unsigned int intc_ex_irq2_mux[] = {
  1812. IRQ2_MARK,
  1813. };
  1814. static const unsigned int intc_ex_irq3_pins[] = {
  1815. /* IRQ3 */
  1816. RCAR_GP_PIN(1, 27),
  1817. };
  1818. static const unsigned int intc_ex_irq3_mux[] = {
  1819. IRQ3_MARK,
  1820. };
  1821. static const unsigned int intc_ex_irq4_pins[] = {
  1822. /* IRQ4 */
  1823. RCAR_GP_PIN(2, 14),
  1824. };
  1825. static const unsigned int intc_ex_irq4_mux[] = {
  1826. IRQ4_MARK,
  1827. };
  1828. static const unsigned int intc_ex_irq5_pins[] = {
  1829. /* IRQ5 */
  1830. RCAR_GP_PIN(2, 15),
  1831. };
  1832. static const unsigned int intc_ex_irq5_mux[] = {
  1833. IRQ5_MARK,
  1834. };
  1835. /* - MMC -------------------------------------------------------------------- */
  1836. static const unsigned int mmc_data_pins[] = {
  1837. /* MMC_SD_D[0:3], MMC_D[4:7] */
  1838. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20),
  1839. RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 22),
  1840. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  1841. RCAR_GP_PIN(0, 26), RCAR_GP_PIN(0, 27),
  1842. };
  1843. static const unsigned int mmc_data_mux[] = {
  1844. MMC_SD_D0_MARK, MMC_SD_D1_MARK,
  1845. MMC_SD_D2_MARK, MMC_SD_D3_MARK,
  1846. MMC_D4_MARK, MMC_D5_MARK,
  1847. MMC_D6_MARK, MMC_D7_MARK,
  1848. };
  1849. static const unsigned int mmc_ctrl_pins[] = {
  1850. /* MMC_SD_CLK, MMC_SD_CMD */
  1851. RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 18),
  1852. };
  1853. static const unsigned int mmc_ctrl_mux[] = {
  1854. MMC_SD_CLK_MARK, MMC_SD_CMD_MARK,
  1855. };
  1856. static const unsigned int mmc_cd_pins[] = {
  1857. /* SD_CD */
  1858. RCAR_GP_PIN(0, 16),
  1859. };
  1860. static const unsigned int mmc_cd_mux[] = {
  1861. SD_CD_MARK,
  1862. };
  1863. static const unsigned int mmc_wp_pins[] = {
  1864. /* SD_WP */
  1865. RCAR_GP_PIN(0, 15),
  1866. };
  1867. static const unsigned int mmc_wp_mux[] = {
  1868. SD_WP_MARK,
  1869. };
  1870. static const unsigned int mmc_ds_pins[] = {
  1871. /* MMC_DS */
  1872. RCAR_GP_PIN(0, 17),
  1873. };
  1874. static const unsigned int mmc_ds_mux[] = {
  1875. MMC_DS_MARK,
  1876. };
  1877. /* - MSIOF0 ----------------------------------------------------------------- */
  1878. static const unsigned int msiof0_clk_pins[] = {
  1879. /* MSIOF0_SCK */
  1880. RCAR_GP_PIN(1, 8),
  1881. };
  1882. static const unsigned int msiof0_clk_mux[] = {
  1883. MSIOF0_SCK_MARK,
  1884. };
  1885. static const unsigned int msiof0_sync_pins[] = {
  1886. /* MSIOF0_SYNC */
  1887. RCAR_GP_PIN(1, 9),
  1888. };
  1889. static const unsigned int msiof0_sync_mux[] = {
  1890. MSIOF0_SYNC_MARK,
  1891. };
  1892. static const unsigned int msiof0_ss1_pins[] = {
  1893. /* MSIOF0_SS1 */
  1894. RCAR_GP_PIN(1, 10),
  1895. };
  1896. static const unsigned int msiof0_ss1_mux[] = {
  1897. MSIOF0_SS1_MARK,
  1898. };
  1899. static const unsigned int msiof0_ss2_pins[] = {
  1900. /* MSIOF0_SS2 */
  1901. RCAR_GP_PIN(1, 11),
  1902. };
  1903. static const unsigned int msiof0_ss2_mux[] = {
  1904. MSIOF0_SS2_MARK,
  1905. };
  1906. static const unsigned int msiof0_txd_pins[] = {
  1907. /* MSIOF0_TXD */
  1908. RCAR_GP_PIN(1, 7),
  1909. };
  1910. static const unsigned int msiof0_txd_mux[] = {
  1911. MSIOF0_TXD_MARK,
  1912. };
  1913. static const unsigned int msiof0_rxd_pins[] = {
  1914. /* MSIOF0_RXD */
  1915. RCAR_GP_PIN(1, 6),
  1916. };
  1917. static const unsigned int msiof0_rxd_mux[] = {
  1918. MSIOF0_RXD_MARK,
  1919. };
  1920. /* - MSIOF1 ----------------------------------------------------------------- */
  1921. static const unsigned int msiof1_clk_pins[] = {
  1922. /* MSIOF1_SCK */
  1923. RCAR_GP_PIN(1, 14),
  1924. };
  1925. static const unsigned int msiof1_clk_mux[] = {
  1926. MSIOF1_SCK_MARK,
  1927. };
  1928. static const unsigned int msiof1_sync_pins[] = {
  1929. /* MSIOF1_SYNC */
  1930. RCAR_GP_PIN(1, 15),
  1931. };
  1932. static const unsigned int msiof1_sync_mux[] = {
  1933. MSIOF1_SYNC_MARK,
  1934. };
  1935. static const unsigned int msiof1_ss1_pins[] = {
  1936. /* MSIOF1_SS1 */
  1937. RCAR_GP_PIN(1, 16),
  1938. };
  1939. static const unsigned int msiof1_ss1_mux[] = {
  1940. MSIOF1_SS1_MARK,
  1941. };
  1942. static const unsigned int msiof1_ss2_pins[] = {
  1943. /* MSIOF1_SS2 */
  1944. RCAR_GP_PIN(1, 17),
  1945. };
  1946. static const unsigned int msiof1_ss2_mux[] = {
  1947. MSIOF1_SS2_MARK,
  1948. };
  1949. static const unsigned int msiof1_txd_pins[] = {
  1950. /* MSIOF1_TXD */
  1951. RCAR_GP_PIN(1, 13),
  1952. };
  1953. static const unsigned int msiof1_txd_mux[] = {
  1954. MSIOF1_TXD_MARK,
  1955. };
  1956. static const unsigned int msiof1_rxd_pins[] = {
  1957. /* MSIOF1_RXD */
  1958. RCAR_GP_PIN(1, 12),
  1959. };
  1960. static const unsigned int msiof1_rxd_mux[] = {
  1961. MSIOF1_RXD_MARK,
  1962. };
  1963. /* - MSIOF2 ----------------------------------------------------------------- */
  1964. static const unsigned int msiof2_clk_pins[] = {
  1965. /* MSIOF2_SCK */
  1966. RCAR_GP_PIN(1, 20),
  1967. };
  1968. static const unsigned int msiof2_clk_mux[] = {
  1969. MSIOF2_SCK_MARK,
  1970. };
  1971. static const unsigned int msiof2_sync_pins[] = {
  1972. /* MSIOF2_SYNC */
  1973. RCAR_GP_PIN(1, 21),
  1974. };
  1975. static const unsigned int msiof2_sync_mux[] = {
  1976. MSIOF2_SYNC_MARK,
  1977. };
  1978. static const unsigned int msiof2_ss1_pins[] = {
  1979. /* MSIOF2_SS1 */
  1980. RCAR_GP_PIN(1, 22),
  1981. };
  1982. static const unsigned int msiof2_ss1_mux[] = {
  1983. MSIOF2_SS1_MARK,
  1984. };
  1985. static const unsigned int msiof2_ss2_pins[] = {
  1986. /* MSIOF2_SS2 */
  1987. RCAR_GP_PIN(1, 23),
  1988. };
  1989. static const unsigned int msiof2_ss2_mux[] = {
  1990. MSIOF2_SS2_MARK,
  1991. };
  1992. static const unsigned int msiof2_txd_pins[] = {
  1993. /* MSIOF2_TXD */
  1994. RCAR_GP_PIN(1, 19),
  1995. };
  1996. static const unsigned int msiof2_txd_mux[] = {
  1997. MSIOF2_TXD_MARK,
  1998. };
  1999. static const unsigned int msiof2_rxd_pins[] = {
  2000. /* MSIOF2_RXD */
  2001. RCAR_GP_PIN(1, 18),
  2002. };
  2003. static const unsigned int msiof2_rxd_mux[] = {
  2004. MSIOF2_RXD_MARK,
  2005. };
  2006. /* - MSIOF3 ----------------------------------------------------------------- */
  2007. static const unsigned int msiof3_clk_pins[] = {
  2008. /* MSIOF3_SCK */
  2009. RCAR_GP_PIN(2, 20),
  2010. };
  2011. static const unsigned int msiof3_clk_mux[] = {
  2012. MSIOF3_SCK_MARK,
  2013. };
  2014. static const unsigned int msiof3_sync_pins[] = {
  2015. /* MSIOF3_SYNC */
  2016. RCAR_GP_PIN(2, 21),
  2017. };
  2018. static const unsigned int msiof3_sync_mux[] = {
  2019. MSIOF3_SYNC_MARK,
  2020. };
  2021. static const unsigned int msiof3_ss1_pins[] = {
  2022. /* MSIOF3_SS1 */
  2023. RCAR_GP_PIN(2, 16),
  2024. };
  2025. static const unsigned int msiof3_ss1_mux[] = {
  2026. MSIOF3_SS1_MARK,
  2027. };
  2028. static const unsigned int msiof3_ss2_pins[] = {
  2029. /* MSIOF3_SS2 */
  2030. RCAR_GP_PIN(2, 17),
  2031. };
  2032. static const unsigned int msiof3_ss2_mux[] = {
  2033. MSIOF3_SS2_MARK,
  2034. };
  2035. static const unsigned int msiof3_txd_pins[] = {
  2036. /* MSIOF3_TXD */
  2037. RCAR_GP_PIN(2, 19),
  2038. };
  2039. static const unsigned int msiof3_txd_mux[] = {
  2040. MSIOF3_TXD_MARK,
  2041. };
  2042. static const unsigned int msiof3_rxd_pins[] = {
  2043. /* MSIOF3_RXD */
  2044. RCAR_GP_PIN(2, 18),
  2045. };
  2046. static const unsigned int msiof3_rxd_mux[] = {
  2047. MSIOF3_RXD_MARK,
  2048. };
  2049. /* - MSIOF4 ----------------------------------------------------------------- */
  2050. static const unsigned int msiof4_clk_pins[] = {
  2051. /* MSIOF4_SCK */
  2052. RCAR_GP_PIN(2, 6),
  2053. };
  2054. static const unsigned int msiof4_clk_mux[] = {
  2055. MSIOF4_SCK_MARK,
  2056. };
  2057. static const unsigned int msiof4_sync_pins[] = {
  2058. /* MSIOF4_SYNC */
  2059. RCAR_GP_PIN(2, 7),
  2060. };
  2061. static const unsigned int msiof4_sync_mux[] = {
  2062. MSIOF4_SYNC_MARK,
  2063. };
  2064. static const unsigned int msiof4_ss1_pins[] = {
  2065. /* MSIOF4_SS1 */
  2066. RCAR_GP_PIN(2, 8),
  2067. };
  2068. static const unsigned int msiof4_ss1_mux[] = {
  2069. MSIOF4_SS1_MARK,
  2070. };
  2071. static const unsigned int msiof4_ss2_pins[] = {
  2072. /* MSIOF4_SS2 */
  2073. RCAR_GP_PIN(2, 9),
  2074. };
  2075. static const unsigned int msiof4_ss2_mux[] = {
  2076. MSIOF4_SS2_MARK,
  2077. };
  2078. static const unsigned int msiof4_txd_pins[] = {
  2079. /* MSIOF4_TXD */
  2080. RCAR_GP_PIN(2, 5),
  2081. };
  2082. static const unsigned int msiof4_txd_mux[] = {
  2083. MSIOF4_TXD_MARK,
  2084. };
  2085. static const unsigned int msiof4_rxd_pins[] = {
  2086. /* MSIOF4_RXD */
  2087. RCAR_GP_PIN(2, 4),
  2088. };
  2089. static const unsigned int msiof4_rxd_mux[] = {
  2090. MSIOF4_RXD_MARK,
  2091. };
  2092. /* - MSIOF5 ----------------------------------------------------------------- */
  2093. static const unsigned int msiof5_clk_pins[] = {
  2094. /* MSIOF5_SCK */
  2095. RCAR_GP_PIN(2, 12),
  2096. };
  2097. static const unsigned int msiof5_clk_mux[] = {
  2098. MSIOF5_SCK_MARK,
  2099. };
  2100. static const unsigned int msiof5_sync_pins[] = {
  2101. /* MSIOF5_SYNC */
  2102. RCAR_GP_PIN(2, 13),
  2103. };
  2104. static const unsigned int msiof5_sync_mux[] = {
  2105. MSIOF5_SYNC_MARK,
  2106. };
  2107. static const unsigned int msiof5_ss1_pins[] = {
  2108. /* MSIOF5_SS1 */
  2109. RCAR_GP_PIN(2, 14),
  2110. };
  2111. static const unsigned int msiof5_ss1_mux[] = {
  2112. MSIOF5_SS1_MARK,
  2113. };
  2114. static const unsigned int msiof5_ss2_pins[] = {
  2115. /* MSIOF5_SS2 */
  2116. RCAR_GP_PIN(2, 15),
  2117. };
  2118. static const unsigned int msiof5_ss2_mux[] = {
  2119. MSIOF5_SS2_MARK,
  2120. };
  2121. static const unsigned int msiof5_txd_pins[] = {
  2122. /* MSIOF5_TXD */
  2123. RCAR_GP_PIN(2, 11),
  2124. };
  2125. static const unsigned int msiof5_txd_mux[] = {
  2126. MSIOF5_TXD_MARK,
  2127. };
  2128. static const unsigned int msiof5_rxd_pins[] = {
  2129. /* MSIOF5_RXD */
  2130. RCAR_GP_PIN(2, 10),
  2131. };
  2132. static const unsigned int msiof5_rxd_mux[] = {
  2133. MSIOF5_RXD_MARK,
  2134. };
  2135. /* - PWM0 ------------------------------------------------------------------- */
  2136. static const unsigned int pwm0_pins[] = {
  2137. /* PWM0 */
  2138. RCAR_GP_PIN(3, 5),
  2139. };
  2140. static const unsigned int pwm0_mux[] = {
  2141. PWM0_MARK,
  2142. };
  2143. /* - PWM1 ------------------------------------------------------------------- */
  2144. static const unsigned int pwm1_pins[] = {
  2145. /* PWM1 */
  2146. RCAR_GP_PIN(3, 6),
  2147. };
  2148. static const unsigned int pwm1_mux[] = {
  2149. PWM1_MARK,
  2150. };
  2151. /* - PWM2 ------------------------------------------------------------------- */
  2152. static const unsigned int pwm2_pins[] = {
  2153. /* PWM2 */
  2154. RCAR_GP_PIN(3, 7),
  2155. };
  2156. static const unsigned int pwm2_mux[] = {
  2157. PWM2_MARK,
  2158. };
  2159. /* - PWM3 ------------------------------------------------------------------- */
  2160. static const unsigned int pwm3_pins[] = {
  2161. /* PWM3 */
  2162. RCAR_GP_PIN(3, 8),
  2163. };
  2164. static const unsigned int pwm3_mux[] = {
  2165. PWM3_MARK,
  2166. };
  2167. /* - PWM4 ------------------------------------------------------------------- */
  2168. static const unsigned int pwm4_pins[] = {
  2169. /* PWM4 */
  2170. RCAR_GP_PIN(3, 9),
  2171. };
  2172. static const unsigned int pwm4_mux[] = {
  2173. PWM4_MARK,
  2174. };
  2175. /* - QSPI0 ------------------------------------------------------------------ */
  2176. static const unsigned int qspi0_ctrl_pins[] = {
  2177. /* SPCLK, SSL */
  2178. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 5),
  2179. };
  2180. static const unsigned int qspi0_ctrl_mux[] = {
  2181. QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
  2182. };
  2183. static const unsigned int qspi0_data_pins[] = {
  2184. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  2185. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
  2186. RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4),
  2187. };
  2188. static const unsigned int qspi0_data_mux[] = {
  2189. QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
  2190. QSPI0_IO2_MARK, QSPI0_IO3_MARK
  2191. };
  2192. /* - QSPI1 ------------------------------------------------------------------ */
  2193. static const unsigned int qspi1_ctrl_pins[] = {
  2194. /* SPCLK, SSL */
  2195. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 11),
  2196. };
  2197. static const unsigned int qspi1_ctrl_mux[] = {
  2198. QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
  2199. };
  2200. static const unsigned int qspi1_data_pins[] = {
  2201. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  2202. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  2203. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2204. };
  2205. static const unsigned int qspi1_data_mux[] = {
  2206. QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
  2207. QSPI1_IO2_MARK, QSPI1_IO3_MARK
  2208. };
  2209. /* - SCIF0 ------------------------------------------------------------------ */
  2210. static const unsigned int scif0_data_pins[] = {
  2211. /* RX0, TX0 */
  2212. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 5),
  2213. };
  2214. static const unsigned int scif0_data_mux[] = {
  2215. RX0_MARK, TX0_MARK,
  2216. };
  2217. static const unsigned int scif0_clk_pins[] = {
  2218. /* SCK0 */
  2219. RCAR_GP_PIN(1, 2),
  2220. };
  2221. static const unsigned int scif0_clk_mux[] = {
  2222. SCK0_MARK,
  2223. };
  2224. static const unsigned int scif0_ctrl_pins[] = {
  2225. /* RTS0#, CTS0# */
  2226. RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 4),
  2227. };
  2228. static const unsigned int scif0_ctrl_mux[] = {
  2229. RTS0_N_MARK, CTS0_N_MARK,
  2230. };
  2231. /* - SCIF1 ------------------------------------------------------------------ */
  2232. static const unsigned int scif1_data_a_pins[] = {
  2233. /* RX, TX */
  2234. RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 22),
  2235. };
  2236. static const unsigned int scif1_data_a_mux[] = {
  2237. RX1_A_MARK, TX1_A_MARK,
  2238. };
  2239. static const unsigned int scif1_data_b_pins[] = {
  2240. /* RX, TX */
  2241. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 1),
  2242. };
  2243. static const unsigned int scif1_data_b_mux[] = {
  2244. RX1_B_MARK, TX1_B_MARK,
  2245. };
  2246. static const unsigned int scif1_clk_pins[] = {
  2247. /* SCK1 */
  2248. RCAR_GP_PIN(1, 18),
  2249. };
  2250. static const unsigned int scif1_clk_mux[] = {
  2251. SCK1_MARK,
  2252. };
  2253. static const unsigned int scif1_ctrl_pins[] = {
  2254. /* RTS1#, CTS1# */
  2255. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19),
  2256. };
  2257. static const unsigned int scif1_ctrl_mux[] = {
  2258. RTS1_N_MARK, CTS1_N_MARK,
  2259. };
  2260. /* - SCIF3 ------------------------------------------------------------------ */
  2261. static const unsigned int scif3_data_pins[] = {
  2262. /* RX3, TX3 */
  2263. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  2264. };
  2265. static const unsigned int scif3_data_mux[] = {
  2266. RX3_MARK, TX3_MARK,
  2267. };
  2268. static const unsigned int scif3_clk_pins[] = {
  2269. /* SCK3 */
  2270. RCAR_GP_PIN(1, 13),
  2271. };
  2272. static const unsigned int scif3_clk_mux[] = {
  2273. SCK3_MARK,
  2274. };
  2275. static const unsigned int scif3_ctrl_pins[] = {
  2276. /* RTS3#, CTS3# */
  2277. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
  2278. };
  2279. static const unsigned int scif3_ctrl_mux[] = {
  2280. RTS3_N_MARK, CTS3_N_MARK,
  2281. };
  2282. /* - SCIF4 ------------------------------------------------------------------ */
  2283. static const unsigned int scif4_data_pins[] = {
  2284. /* RX4, TX4 */
  2285. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2286. };
  2287. static const unsigned int scif4_data_mux[] = {
  2288. RX4_MARK, TX4_MARK,
  2289. };
  2290. static const unsigned int scif4_clk_pins[] = {
  2291. /* SCK4 */
  2292. RCAR_GP_PIN(2, 5),
  2293. };
  2294. static const unsigned int scif4_clk_mux[] = {
  2295. SCK4_MARK,
  2296. };
  2297. static const unsigned int scif4_ctrl_pins[] = {
  2298. /* RTS4#, CTS4# */
  2299. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6),
  2300. };
  2301. static const unsigned int scif4_ctrl_mux[] = {
  2302. RTS4_N_MARK, CTS4_N_MARK,
  2303. };
  2304. /* - SCIF Clock ------------------------------------------------------------- */
  2305. static const unsigned int scif_clk_pins[] = {
  2306. /* SCIF_CLK */
  2307. RCAR_GP_PIN(1, 0),
  2308. };
  2309. static const unsigned int scif_clk_mux[] = {
  2310. SCIF_CLK_MARK,
  2311. };
  2312. /* - TMU -------------------------------------------------------------------- */
  2313. static const unsigned int tmu_tclk1_a_pins[] = {
  2314. /* TCLK1 */
  2315. RCAR_GP_PIN(2, 23),
  2316. };
  2317. static const unsigned int tmu_tclk1_a_mux[] = {
  2318. TCLK1_A_MARK,
  2319. };
  2320. static const unsigned int tmu_tclk1_b_pins[] = {
  2321. /* TCLK1 */
  2322. RCAR_GP_PIN(1, 23),
  2323. };
  2324. static const unsigned int tmu_tclk1_b_mux[] = {
  2325. TCLK1_B_MARK,
  2326. };
  2327. static const unsigned int tmu_tclk2_a_pins[] = {
  2328. /* TCLK2 */
  2329. RCAR_GP_PIN(2, 24),
  2330. };
  2331. static const unsigned int tmu_tclk2_a_mux[] = {
  2332. TCLK2_A_MARK,
  2333. };
  2334. static const unsigned int tmu_tclk2_b_pins[] = {
  2335. /* TCLK2 */
  2336. RCAR_GP_PIN(2, 10),
  2337. };
  2338. static const unsigned int tmu_tclk2_b_mux[] = {
  2339. TCLK2_B_MARK,
  2340. };
  2341. static const unsigned int tmu_tclk3_pins[] = {
  2342. /* TCLK3 */
  2343. RCAR_GP_PIN(2, 11),
  2344. };
  2345. static const unsigned int tmu_tclk3_mux[] = {
  2346. TCLK3_MARK,
  2347. };
  2348. static const unsigned int tmu_tclk4_pins[] = {
  2349. /* TCLK4 */
  2350. RCAR_GP_PIN(2, 12),
  2351. };
  2352. static const unsigned int tmu_tclk4_mux[] = {
  2353. TCLK4_MARK,
  2354. };
  2355. /* - TPU ------------------------------------------------------------------- */
  2356. static const unsigned int tpu_to0_pins[] = {
  2357. /* TPU0TO0 */
  2358. RCAR_GP_PIN(2, 21),
  2359. };
  2360. static const unsigned int tpu_to0_mux[] = {
  2361. TPU0TO0_MARK,
  2362. };
  2363. static const unsigned int tpu_to1_pins[] = {
  2364. /* TPU0TO1 */
  2365. RCAR_GP_PIN(2, 22),
  2366. };
  2367. static const unsigned int tpu_to1_mux[] = {
  2368. TPU0TO1_MARK,
  2369. };
  2370. static const unsigned int tpu_to2_pins[] = {
  2371. /* TPU0TO2 */
  2372. RCAR_GP_PIN(3, 5),
  2373. };
  2374. static const unsigned int tpu_to2_mux[] = {
  2375. TPU0TO2_MARK,
  2376. };
  2377. static const unsigned int tpu_to3_pins[] = {
  2378. /* TPU0TO3 */
  2379. RCAR_GP_PIN(3, 6),
  2380. };
  2381. static const unsigned int tpu_to3_mux[] = {
  2382. TPU0TO3_MARK,
  2383. };
  2384. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2385. SH_PFC_PIN_GROUP(avb0_link),
  2386. SH_PFC_PIN_GROUP(avb0_magic),
  2387. SH_PFC_PIN_GROUP(avb0_phy_int),
  2388. SH_PFC_PIN_GROUP(avb0_mdio),
  2389. SH_PFC_PIN_GROUP(avb0_rgmii),
  2390. SH_PFC_PIN_GROUP(avb0_txcrefclk),
  2391. SH_PFC_PIN_GROUP(avb0_avtp_pps),
  2392. SH_PFC_PIN_GROUP(avb0_avtp_capture),
  2393. SH_PFC_PIN_GROUP(avb0_avtp_match),
  2394. SH_PFC_PIN_GROUP(avb1_link),
  2395. SH_PFC_PIN_GROUP(avb1_magic),
  2396. SH_PFC_PIN_GROUP(avb1_phy_int),
  2397. SH_PFC_PIN_GROUP(avb1_mdio),
  2398. SH_PFC_PIN_GROUP(avb1_rgmii),
  2399. SH_PFC_PIN_GROUP(avb1_txcrefclk),
  2400. SH_PFC_PIN_GROUP(avb1_avtp_pps),
  2401. SH_PFC_PIN_GROUP(avb1_avtp_capture),
  2402. SH_PFC_PIN_GROUP(avb1_avtp_match),
  2403. SH_PFC_PIN_GROUP(avb2_link),
  2404. SH_PFC_PIN_GROUP(avb2_magic),
  2405. SH_PFC_PIN_GROUP(avb2_phy_int),
  2406. SH_PFC_PIN_GROUP(avb2_mdio),
  2407. SH_PFC_PIN_GROUP(avb2_rgmii),
  2408. SH_PFC_PIN_GROUP(avb2_txcrefclk),
  2409. SH_PFC_PIN_GROUP(avb2_avtp_pps),
  2410. SH_PFC_PIN_GROUP(avb2_avtp_capture),
  2411. SH_PFC_PIN_GROUP(avb2_avtp_match),
  2412. SH_PFC_PIN_GROUP(avb3_link),
  2413. SH_PFC_PIN_GROUP(avb3_magic),
  2414. SH_PFC_PIN_GROUP(avb3_phy_int),
  2415. SH_PFC_PIN_GROUP(avb3_mdio),
  2416. SH_PFC_PIN_GROUP(avb3_rgmii),
  2417. SH_PFC_PIN_GROUP(avb3_txcrefclk),
  2418. SH_PFC_PIN_GROUP(avb3_avtp_pps),
  2419. SH_PFC_PIN_GROUP(avb3_avtp_capture),
  2420. SH_PFC_PIN_GROUP(avb3_avtp_match),
  2421. SH_PFC_PIN_GROUP(avb4_link),
  2422. SH_PFC_PIN_GROUP(avb4_magic),
  2423. SH_PFC_PIN_GROUP(avb4_phy_int),
  2424. SH_PFC_PIN_GROUP(avb4_mdio),
  2425. SH_PFC_PIN_GROUP(avb4_rgmii),
  2426. SH_PFC_PIN_GROUP(avb4_txcrefclk),
  2427. SH_PFC_PIN_GROUP(avb4_avtp_pps),
  2428. SH_PFC_PIN_GROUP(avb4_avtp_capture),
  2429. SH_PFC_PIN_GROUP(avb4_avtp_match),
  2430. SH_PFC_PIN_GROUP(avb5_link),
  2431. SH_PFC_PIN_GROUP(avb5_magic),
  2432. SH_PFC_PIN_GROUP(avb5_phy_int),
  2433. SH_PFC_PIN_GROUP(avb5_mdio),
  2434. SH_PFC_PIN_GROUP(avb5_rgmii),
  2435. SH_PFC_PIN_GROUP(avb5_txcrefclk),
  2436. SH_PFC_PIN_GROUP(avb5_avtp_pps),
  2437. SH_PFC_PIN_GROUP(avb5_avtp_capture),
  2438. SH_PFC_PIN_GROUP(avb5_avtp_match),
  2439. SH_PFC_PIN_GROUP(canfd0_data),
  2440. SH_PFC_PIN_GROUP(canfd1_data),
  2441. SH_PFC_PIN_GROUP(canfd2_data),
  2442. SH_PFC_PIN_GROUP(canfd3_data),
  2443. SH_PFC_PIN_GROUP(canfd4_data),
  2444. SH_PFC_PIN_GROUP(canfd5_data),
  2445. SH_PFC_PIN_GROUP(canfd6_data),
  2446. SH_PFC_PIN_GROUP(canfd7_data),
  2447. SH_PFC_PIN_GROUP(can_clk),
  2448. SH_PFC_PIN_GROUP(du_rgb888),
  2449. SH_PFC_PIN_GROUP(du_clk_out),
  2450. SH_PFC_PIN_GROUP(du_sync),
  2451. SH_PFC_PIN_GROUP(du_oddf),
  2452. SH_PFC_PIN_GROUP(hscif0_data),
  2453. SH_PFC_PIN_GROUP(hscif0_clk),
  2454. SH_PFC_PIN_GROUP(hscif0_ctrl),
  2455. SH_PFC_PIN_GROUP(hscif1_data),
  2456. SH_PFC_PIN_GROUP(hscif1_clk),
  2457. SH_PFC_PIN_GROUP(hscif1_ctrl),
  2458. SH_PFC_PIN_GROUP(hscif2_data),
  2459. SH_PFC_PIN_GROUP(hscif2_clk),
  2460. SH_PFC_PIN_GROUP(hscif2_ctrl),
  2461. SH_PFC_PIN_GROUP(hscif3_data),
  2462. SH_PFC_PIN_GROUP(hscif3_clk),
  2463. SH_PFC_PIN_GROUP(hscif3_ctrl),
  2464. SH_PFC_PIN_GROUP(i2c0),
  2465. SH_PFC_PIN_GROUP(i2c1),
  2466. SH_PFC_PIN_GROUP(i2c2),
  2467. SH_PFC_PIN_GROUP(i2c3),
  2468. SH_PFC_PIN_GROUP(i2c4),
  2469. SH_PFC_PIN_GROUP(i2c5),
  2470. SH_PFC_PIN_GROUP(i2c6),
  2471. SH_PFC_PIN_GROUP(intc_ex_irq0),
  2472. SH_PFC_PIN_GROUP(intc_ex_irq1),
  2473. SH_PFC_PIN_GROUP(intc_ex_irq2),
  2474. SH_PFC_PIN_GROUP(intc_ex_irq3),
  2475. SH_PFC_PIN_GROUP(intc_ex_irq4),
  2476. SH_PFC_PIN_GROUP(intc_ex_irq5),
  2477. BUS_DATA_PIN_GROUP(mmc_data, 1),
  2478. BUS_DATA_PIN_GROUP(mmc_data, 4),
  2479. BUS_DATA_PIN_GROUP(mmc_data, 8),
  2480. SH_PFC_PIN_GROUP(mmc_ctrl),
  2481. SH_PFC_PIN_GROUP(mmc_cd),
  2482. SH_PFC_PIN_GROUP(mmc_wp),
  2483. SH_PFC_PIN_GROUP(mmc_ds),
  2484. SH_PFC_PIN_GROUP(msiof0_clk),
  2485. SH_PFC_PIN_GROUP(msiof0_sync),
  2486. SH_PFC_PIN_GROUP(msiof0_ss1),
  2487. SH_PFC_PIN_GROUP(msiof0_ss2),
  2488. SH_PFC_PIN_GROUP(msiof0_txd),
  2489. SH_PFC_PIN_GROUP(msiof0_rxd),
  2490. SH_PFC_PIN_GROUP(msiof1_clk),
  2491. SH_PFC_PIN_GROUP(msiof1_sync),
  2492. SH_PFC_PIN_GROUP(msiof1_ss1),
  2493. SH_PFC_PIN_GROUP(msiof1_ss2),
  2494. SH_PFC_PIN_GROUP(msiof1_txd),
  2495. SH_PFC_PIN_GROUP(msiof1_rxd),
  2496. SH_PFC_PIN_GROUP(msiof2_clk),
  2497. SH_PFC_PIN_GROUP(msiof2_sync),
  2498. SH_PFC_PIN_GROUP(msiof2_ss1),
  2499. SH_PFC_PIN_GROUP(msiof2_ss2),
  2500. SH_PFC_PIN_GROUP(msiof2_txd),
  2501. SH_PFC_PIN_GROUP(msiof2_rxd),
  2502. SH_PFC_PIN_GROUP(msiof3_clk),
  2503. SH_PFC_PIN_GROUP(msiof3_sync),
  2504. SH_PFC_PIN_GROUP(msiof3_ss1),
  2505. SH_PFC_PIN_GROUP(msiof3_ss2),
  2506. SH_PFC_PIN_GROUP(msiof3_txd),
  2507. SH_PFC_PIN_GROUP(msiof3_rxd),
  2508. SH_PFC_PIN_GROUP(msiof4_clk),
  2509. SH_PFC_PIN_GROUP(msiof4_sync),
  2510. SH_PFC_PIN_GROUP(msiof4_ss1),
  2511. SH_PFC_PIN_GROUP(msiof4_ss2),
  2512. SH_PFC_PIN_GROUP(msiof4_txd),
  2513. SH_PFC_PIN_GROUP(msiof4_rxd),
  2514. SH_PFC_PIN_GROUP(msiof5_clk),
  2515. SH_PFC_PIN_GROUP(msiof5_sync),
  2516. SH_PFC_PIN_GROUP(msiof5_ss1),
  2517. SH_PFC_PIN_GROUP(msiof5_ss2),
  2518. SH_PFC_PIN_GROUP(msiof5_txd),
  2519. SH_PFC_PIN_GROUP(msiof5_rxd),
  2520. SH_PFC_PIN_GROUP(pwm0),
  2521. SH_PFC_PIN_GROUP(pwm1),
  2522. SH_PFC_PIN_GROUP(pwm2),
  2523. SH_PFC_PIN_GROUP(pwm3),
  2524. SH_PFC_PIN_GROUP(pwm4),
  2525. SH_PFC_PIN_GROUP(qspi0_ctrl),
  2526. BUS_DATA_PIN_GROUP(qspi0_data, 2),
  2527. BUS_DATA_PIN_GROUP(qspi0_data, 4),
  2528. SH_PFC_PIN_GROUP(qspi1_ctrl),
  2529. BUS_DATA_PIN_GROUP(qspi1_data, 2),
  2530. BUS_DATA_PIN_GROUP(qspi1_data, 4),
  2531. SH_PFC_PIN_GROUP(scif0_data),
  2532. SH_PFC_PIN_GROUP(scif0_clk),
  2533. SH_PFC_PIN_GROUP(scif0_ctrl),
  2534. SH_PFC_PIN_GROUP(scif1_data_a),
  2535. SH_PFC_PIN_GROUP(scif1_data_b),
  2536. SH_PFC_PIN_GROUP(scif1_clk),
  2537. SH_PFC_PIN_GROUP(scif1_ctrl),
  2538. SH_PFC_PIN_GROUP(scif3_data),
  2539. SH_PFC_PIN_GROUP(scif3_clk),
  2540. SH_PFC_PIN_GROUP(scif3_ctrl),
  2541. SH_PFC_PIN_GROUP(scif4_data),
  2542. SH_PFC_PIN_GROUP(scif4_clk),
  2543. SH_PFC_PIN_GROUP(scif4_ctrl),
  2544. SH_PFC_PIN_GROUP(scif_clk),
  2545. SH_PFC_PIN_GROUP(tmu_tclk1_a),
  2546. SH_PFC_PIN_GROUP(tmu_tclk1_b),
  2547. SH_PFC_PIN_GROUP(tmu_tclk2_a),
  2548. SH_PFC_PIN_GROUP(tmu_tclk2_b),
  2549. SH_PFC_PIN_GROUP(tmu_tclk3),
  2550. SH_PFC_PIN_GROUP(tmu_tclk4),
  2551. SH_PFC_PIN_GROUP(tpu_to0),
  2552. SH_PFC_PIN_GROUP(tpu_to1),
  2553. SH_PFC_PIN_GROUP(tpu_to2),
  2554. SH_PFC_PIN_GROUP(tpu_to3),
  2555. };
  2556. static const char * const avb0_groups[] = {
  2557. "avb0_link",
  2558. "avb0_magic",
  2559. "avb0_phy_int",
  2560. "avb0_mdio",
  2561. "avb0_rgmii",
  2562. "avb0_txcrefclk",
  2563. "avb0_avtp_pps",
  2564. "avb0_avtp_capture",
  2565. "avb0_avtp_match",
  2566. };
  2567. static const char * const avb1_groups[] = {
  2568. "avb1_link",
  2569. "avb1_magic",
  2570. "avb1_phy_int",
  2571. "avb1_mdio",
  2572. "avb1_rgmii",
  2573. "avb1_txcrefclk",
  2574. "avb1_avtp_pps",
  2575. "avb1_avtp_capture",
  2576. "avb1_avtp_match",
  2577. };
  2578. static const char * const avb2_groups[] = {
  2579. "avb2_link",
  2580. "avb2_magic",
  2581. "avb2_phy_int",
  2582. "avb2_mdio",
  2583. "avb2_rgmii",
  2584. "avb2_txcrefclk",
  2585. "avb2_avtp_pps",
  2586. "avb2_avtp_capture",
  2587. "avb2_avtp_match",
  2588. };
  2589. static const char * const avb3_groups[] = {
  2590. "avb3_link",
  2591. "avb3_magic",
  2592. "avb3_phy_int",
  2593. "avb3_mdio",
  2594. "avb3_rgmii",
  2595. "avb3_txcrefclk",
  2596. "avb3_avtp_pps",
  2597. "avb3_avtp_capture",
  2598. "avb3_avtp_match",
  2599. };
  2600. static const char * const avb4_groups[] = {
  2601. "avb4_link",
  2602. "avb4_magic",
  2603. "avb4_phy_int",
  2604. "avb4_mdio",
  2605. "avb4_rgmii",
  2606. "avb4_txcrefclk",
  2607. "avb4_avtp_pps",
  2608. "avb4_avtp_capture",
  2609. "avb4_avtp_match",
  2610. };
  2611. static const char * const avb5_groups[] = {
  2612. "avb5_link",
  2613. "avb5_magic",
  2614. "avb5_phy_int",
  2615. "avb5_mdio",
  2616. "avb5_rgmii",
  2617. "avb5_txcrefclk",
  2618. "avb5_avtp_pps",
  2619. "avb5_avtp_capture",
  2620. "avb5_avtp_match",
  2621. };
  2622. static const char * const canfd0_groups[] = {
  2623. "canfd0_data",
  2624. };
  2625. static const char * const canfd1_groups[] = {
  2626. "canfd1_data",
  2627. };
  2628. static const char * const canfd2_groups[] = {
  2629. "canfd2_data",
  2630. };
  2631. static const char * const canfd3_groups[] = {
  2632. "canfd3_data",
  2633. };
  2634. static const char * const canfd4_groups[] = {
  2635. "canfd4_data",
  2636. };
  2637. static const char * const canfd5_groups[] = {
  2638. "canfd5_data",
  2639. };
  2640. static const char * const canfd6_groups[] = {
  2641. "canfd6_data",
  2642. };
  2643. static const char * const canfd7_groups[] = {
  2644. "canfd7_data",
  2645. };
  2646. static const char * const can_clk_groups[] = {
  2647. "can_clk",
  2648. };
  2649. static const char * const du_groups[] = {
  2650. "du_rgb888",
  2651. "du_clk_out",
  2652. "du_sync",
  2653. "du_oddf",
  2654. };
  2655. static const char * const hscif0_groups[] = {
  2656. "hscif0_data",
  2657. "hscif0_clk",
  2658. "hscif0_ctrl",
  2659. };
  2660. static const char * const hscif1_groups[] = {
  2661. "hscif1_data",
  2662. "hscif1_clk",
  2663. "hscif1_ctrl",
  2664. };
  2665. static const char * const hscif2_groups[] = {
  2666. "hscif2_data",
  2667. "hscif2_clk",
  2668. "hscif2_ctrl",
  2669. };
  2670. static const char * const hscif3_groups[] = {
  2671. "hscif3_data",
  2672. "hscif3_clk",
  2673. "hscif3_ctrl",
  2674. };
  2675. static const char * const i2c0_groups[] = {
  2676. "i2c0",
  2677. };
  2678. static const char * const i2c1_groups[] = {
  2679. "i2c1",
  2680. };
  2681. static const char * const i2c2_groups[] = {
  2682. "i2c2",
  2683. };
  2684. static const char * const i2c3_groups[] = {
  2685. "i2c3",
  2686. };
  2687. static const char * const i2c4_groups[] = {
  2688. "i2c4",
  2689. };
  2690. static const char * const i2c5_groups[] = {
  2691. "i2c5",
  2692. };
  2693. static const char * const i2c6_groups[] = {
  2694. "i2c6",
  2695. };
  2696. static const char * const intc_ex_groups[] = {
  2697. "intc_ex_irq0",
  2698. "intc_ex_irq1",
  2699. "intc_ex_irq2",
  2700. "intc_ex_irq3",
  2701. "intc_ex_irq4",
  2702. "intc_ex_irq5",
  2703. };
  2704. static const char * const mmc_groups[] = {
  2705. "mmc_data1",
  2706. "mmc_data4",
  2707. "mmc_data8",
  2708. "mmc_ctrl",
  2709. "mmc_cd",
  2710. "mmc_wp",
  2711. "mmc_ds",
  2712. };
  2713. static const char * const msiof0_groups[] = {
  2714. "msiof0_clk",
  2715. "msiof0_sync",
  2716. "msiof0_ss1",
  2717. "msiof0_ss2",
  2718. "msiof0_txd",
  2719. "msiof0_rxd",
  2720. };
  2721. static const char * const msiof1_groups[] = {
  2722. "msiof1_clk",
  2723. "msiof1_sync",
  2724. "msiof1_ss1",
  2725. "msiof1_ss2",
  2726. "msiof1_txd",
  2727. "msiof1_rxd",
  2728. };
  2729. static const char * const msiof2_groups[] = {
  2730. "msiof2_clk",
  2731. "msiof2_sync",
  2732. "msiof2_ss1",
  2733. "msiof2_ss2",
  2734. "msiof2_txd",
  2735. "msiof2_rxd",
  2736. };
  2737. static const char * const msiof3_groups[] = {
  2738. "msiof3_clk",
  2739. "msiof3_sync",
  2740. "msiof3_ss1",
  2741. "msiof3_ss2",
  2742. "msiof3_txd",
  2743. "msiof3_rxd",
  2744. };
  2745. static const char * const msiof4_groups[] = {
  2746. "msiof4_clk",
  2747. "msiof4_sync",
  2748. "msiof4_ss1",
  2749. "msiof4_ss2",
  2750. "msiof4_txd",
  2751. "msiof4_rxd",
  2752. };
  2753. static const char * const msiof5_groups[] = {
  2754. "msiof5_clk",
  2755. "msiof5_sync",
  2756. "msiof5_ss1",
  2757. "msiof5_ss2",
  2758. "msiof5_txd",
  2759. "msiof5_rxd",
  2760. };
  2761. static const char * const pwm0_groups[] = {
  2762. "pwm0",
  2763. };
  2764. static const char * const pwm1_groups[] = {
  2765. "pwm1",
  2766. };
  2767. static const char * const pwm2_groups[] = {
  2768. "pwm2",
  2769. };
  2770. static const char * const pwm3_groups[] = {
  2771. "pwm3",
  2772. };
  2773. static const char * const pwm4_groups[] = {
  2774. "pwm4",
  2775. };
  2776. static const char * const qspi0_groups[] = {
  2777. "qspi0_ctrl",
  2778. "qspi0_data2",
  2779. "qspi0_data4",
  2780. };
  2781. static const char * const qspi1_groups[] = {
  2782. "qspi1_ctrl",
  2783. "qspi1_data2",
  2784. "qspi1_data4",
  2785. };
  2786. static const char * const scif0_groups[] = {
  2787. "scif0_data",
  2788. "scif0_clk",
  2789. "scif0_ctrl",
  2790. };
  2791. static const char * const scif1_groups[] = {
  2792. "scif1_data_a",
  2793. "scif1_data_b",
  2794. "scif1_clk",
  2795. "scif1_ctrl",
  2796. };
  2797. static const char * const scif3_groups[] = {
  2798. "scif3_data",
  2799. "scif3_clk",
  2800. "scif3_ctrl",
  2801. };
  2802. static const char * const scif4_groups[] = {
  2803. "scif4_data",
  2804. "scif4_clk",
  2805. "scif4_ctrl",
  2806. };
  2807. static const char * const scif_clk_groups[] = {
  2808. "scif_clk",
  2809. };
  2810. static const char * const tmu_groups[] = {
  2811. "tmu_tclk1_a",
  2812. "tmu_tclk1_b",
  2813. "tmu_tclk2_a",
  2814. "tmu_tclk2_b",
  2815. "tmu_tclk3",
  2816. "tmu_tclk4",
  2817. };
  2818. static const char * const tpu_groups[] = {
  2819. "tpu_to0",
  2820. "tpu_to1",
  2821. "tpu_to2",
  2822. "tpu_to3",
  2823. };
  2824. static const struct sh_pfc_function pinmux_functions[] = {
  2825. SH_PFC_FUNCTION(avb0),
  2826. SH_PFC_FUNCTION(avb1),
  2827. SH_PFC_FUNCTION(avb2),
  2828. SH_PFC_FUNCTION(avb3),
  2829. SH_PFC_FUNCTION(avb4),
  2830. SH_PFC_FUNCTION(avb5),
  2831. SH_PFC_FUNCTION(canfd0),
  2832. SH_PFC_FUNCTION(canfd1),
  2833. SH_PFC_FUNCTION(canfd2),
  2834. SH_PFC_FUNCTION(canfd3),
  2835. SH_PFC_FUNCTION(canfd4),
  2836. SH_PFC_FUNCTION(canfd5),
  2837. SH_PFC_FUNCTION(canfd6),
  2838. SH_PFC_FUNCTION(canfd7),
  2839. SH_PFC_FUNCTION(can_clk),
  2840. SH_PFC_FUNCTION(du),
  2841. SH_PFC_FUNCTION(hscif0),
  2842. SH_PFC_FUNCTION(hscif1),
  2843. SH_PFC_FUNCTION(hscif2),
  2844. SH_PFC_FUNCTION(hscif3),
  2845. SH_PFC_FUNCTION(i2c0),
  2846. SH_PFC_FUNCTION(i2c1),
  2847. SH_PFC_FUNCTION(i2c2),
  2848. SH_PFC_FUNCTION(i2c3),
  2849. SH_PFC_FUNCTION(i2c4),
  2850. SH_PFC_FUNCTION(i2c5),
  2851. SH_PFC_FUNCTION(i2c6),
  2852. SH_PFC_FUNCTION(intc_ex),
  2853. SH_PFC_FUNCTION(mmc),
  2854. SH_PFC_FUNCTION(msiof0),
  2855. SH_PFC_FUNCTION(msiof1),
  2856. SH_PFC_FUNCTION(msiof2),
  2857. SH_PFC_FUNCTION(msiof3),
  2858. SH_PFC_FUNCTION(msiof4),
  2859. SH_PFC_FUNCTION(msiof5),
  2860. SH_PFC_FUNCTION(pwm0),
  2861. SH_PFC_FUNCTION(pwm1),
  2862. SH_PFC_FUNCTION(pwm2),
  2863. SH_PFC_FUNCTION(pwm3),
  2864. SH_PFC_FUNCTION(pwm4),
  2865. SH_PFC_FUNCTION(qspi0),
  2866. SH_PFC_FUNCTION(qspi1),
  2867. SH_PFC_FUNCTION(scif0),
  2868. SH_PFC_FUNCTION(scif1),
  2869. SH_PFC_FUNCTION(scif3),
  2870. SH_PFC_FUNCTION(scif4),
  2871. SH_PFC_FUNCTION(scif_clk),
  2872. SH_PFC_FUNCTION(tmu),
  2873. SH_PFC_FUNCTION(tpu),
  2874. };
  2875. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2876. #define F_(x, y) FN_##y
  2877. #define FM(x) FN_##x
  2878. { PINMUX_CFG_REG("GPSR0", 0xe6058040, 32, 1, GROUP(
  2879. 0, 0,
  2880. 0, 0,
  2881. 0, 0,
  2882. 0, 0,
  2883. GP_0_27_FN, GPSR0_27,
  2884. GP_0_26_FN, GPSR0_26,
  2885. GP_0_25_FN, GPSR0_25,
  2886. GP_0_24_FN, GPSR0_24,
  2887. GP_0_23_FN, GPSR0_23,
  2888. GP_0_22_FN, GPSR0_22,
  2889. GP_0_21_FN, GPSR0_21,
  2890. GP_0_20_FN, GPSR0_20,
  2891. GP_0_19_FN, GPSR0_19,
  2892. GP_0_18_FN, GPSR0_18,
  2893. GP_0_17_FN, GPSR0_17,
  2894. GP_0_16_FN, GPSR0_16,
  2895. GP_0_15_FN, GPSR0_15,
  2896. GP_0_14_FN, GPSR0_14,
  2897. GP_0_13_FN, GPSR0_13,
  2898. GP_0_12_FN, GPSR0_12,
  2899. GP_0_11_FN, GPSR0_11,
  2900. GP_0_10_FN, GPSR0_10,
  2901. GP_0_9_FN, GPSR0_9,
  2902. GP_0_8_FN, GPSR0_8,
  2903. GP_0_7_FN, GPSR0_7,
  2904. GP_0_6_FN, GPSR0_6,
  2905. GP_0_5_FN, GPSR0_5,
  2906. GP_0_4_FN, GPSR0_4,
  2907. GP_0_3_FN, GPSR0_3,
  2908. GP_0_2_FN, GPSR0_2,
  2909. GP_0_1_FN, GPSR0_1,
  2910. GP_0_0_FN, GPSR0_0, ))
  2911. },
  2912. { PINMUX_CFG_REG("GPSR1", 0xe6050040, 32, 1, GROUP(
  2913. 0, 0,
  2914. GP_1_30_FN, GPSR1_30,
  2915. GP_1_29_FN, GPSR1_29,
  2916. GP_1_28_FN, GPSR1_28,
  2917. GP_1_27_FN, GPSR1_27,
  2918. GP_1_26_FN, GPSR1_26,
  2919. GP_1_25_FN, GPSR1_25,
  2920. GP_1_24_FN, GPSR1_24,
  2921. GP_1_23_FN, GPSR1_23,
  2922. GP_1_22_FN, GPSR1_22,
  2923. GP_1_21_FN, GPSR1_21,
  2924. GP_1_20_FN, GPSR1_20,
  2925. GP_1_19_FN, GPSR1_19,
  2926. GP_1_18_FN, GPSR1_18,
  2927. GP_1_17_FN, GPSR1_17,
  2928. GP_1_16_FN, GPSR1_16,
  2929. GP_1_15_FN, GPSR1_15,
  2930. GP_1_14_FN, GPSR1_14,
  2931. GP_1_13_FN, GPSR1_13,
  2932. GP_1_12_FN, GPSR1_12,
  2933. GP_1_11_FN, GPSR1_11,
  2934. GP_1_10_FN, GPSR1_10,
  2935. GP_1_9_FN, GPSR1_9,
  2936. GP_1_8_FN, GPSR1_8,
  2937. GP_1_7_FN, GPSR1_7,
  2938. GP_1_6_FN, GPSR1_6,
  2939. GP_1_5_FN, GPSR1_5,
  2940. GP_1_4_FN, GPSR1_4,
  2941. GP_1_3_FN, GPSR1_3,
  2942. GP_1_2_FN, GPSR1_2,
  2943. GP_1_1_FN, GPSR1_1,
  2944. GP_1_0_FN, GPSR1_0, ))
  2945. },
  2946. { PINMUX_CFG_REG_VAR("GPSR2", 0xe6050840, 32,
  2947. GROUP(-7, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2948. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2949. GROUP(
  2950. /* GP2_31_25 RESERVED */
  2951. GP_2_24_FN, GPSR2_24,
  2952. GP_2_23_FN, GPSR2_23,
  2953. GP_2_22_FN, GPSR2_22,
  2954. GP_2_21_FN, GPSR2_21,
  2955. GP_2_20_FN, GPSR2_20,
  2956. GP_2_19_FN, GPSR2_19,
  2957. GP_2_18_FN, GPSR2_18,
  2958. GP_2_17_FN, GPSR2_17,
  2959. GP_2_16_FN, GPSR2_16,
  2960. GP_2_15_FN, GPSR2_15,
  2961. GP_2_14_FN, GPSR2_14,
  2962. GP_2_13_FN, GPSR2_13,
  2963. GP_2_12_FN, GPSR2_12,
  2964. GP_2_11_FN, GPSR2_11,
  2965. GP_2_10_FN, GPSR2_10,
  2966. GP_2_9_FN, GPSR2_9,
  2967. GP_2_8_FN, GPSR2_8,
  2968. GP_2_7_FN, GPSR2_7,
  2969. GP_2_6_FN, GPSR2_6,
  2970. GP_2_5_FN, GPSR2_5,
  2971. GP_2_4_FN, GPSR2_4,
  2972. GP_2_3_FN, GPSR2_3,
  2973. GP_2_2_FN, GPSR2_2,
  2974. GP_2_1_FN, GPSR2_1,
  2975. GP_2_0_FN, GPSR2_0, ))
  2976. },
  2977. { PINMUX_CFG_REG_VAR("GPSR3", 0xe6058840, 32,
  2978. GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2979. 1, 1, 1, 1, 1, 1),
  2980. GROUP(
  2981. /* GP3_31_17 RESERVED */
  2982. GP_3_16_FN, GPSR3_16,
  2983. GP_3_15_FN, GPSR3_15,
  2984. GP_3_14_FN, GPSR3_14,
  2985. GP_3_13_FN, GPSR3_13,
  2986. GP_3_12_FN, GPSR3_12,
  2987. GP_3_11_FN, GPSR3_11,
  2988. GP_3_10_FN, GPSR3_10,
  2989. GP_3_9_FN, GPSR3_9,
  2990. GP_3_8_FN, GPSR3_8,
  2991. GP_3_7_FN, GPSR3_7,
  2992. GP_3_6_FN, GPSR3_6,
  2993. GP_3_5_FN, GPSR3_5,
  2994. GP_3_4_FN, GPSR3_4,
  2995. GP_3_3_FN, GPSR3_3,
  2996. GP_3_2_FN, GPSR3_2,
  2997. GP_3_1_FN, GPSR3_1,
  2998. GP_3_0_FN, GPSR3_0, ))
  2999. },
  3000. { PINMUX_CFG_REG("GPSR4", 0xe6060040, 32, 1, GROUP(
  3001. 0, 0,
  3002. 0, 0,
  3003. 0, 0,
  3004. 0, 0,
  3005. 0, 0,
  3006. GP_4_26_FN, GPSR4_26,
  3007. GP_4_25_FN, GPSR4_25,
  3008. GP_4_24_FN, GPSR4_24,
  3009. GP_4_23_FN, GPSR4_23,
  3010. GP_4_22_FN, GPSR4_22,
  3011. GP_4_21_FN, GPSR4_21,
  3012. GP_4_20_FN, GPSR4_20,
  3013. GP_4_19_FN, GPSR4_19,
  3014. GP_4_18_FN, GPSR4_18,
  3015. GP_4_17_FN, GPSR4_17,
  3016. GP_4_16_FN, GPSR4_16,
  3017. GP_4_15_FN, GPSR4_15,
  3018. GP_4_14_FN, GPSR4_14,
  3019. GP_4_13_FN, GPSR4_13,
  3020. GP_4_12_FN, GPSR4_12,
  3021. GP_4_11_FN, GPSR4_11,
  3022. GP_4_10_FN, GPSR4_10,
  3023. GP_4_9_FN, GPSR4_9,
  3024. GP_4_8_FN, GPSR4_8,
  3025. GP_4_7_FN, GPSR4_7,
  3026. GP_4_6_FN, GPSR4_6,
  3027. GP_4_5_FN, GPSR4_5,
  3028. GP_4_4_FN, GPSR4_4,
  3029. GP_4_3_FN, GPSR4_3,
  3030. GP_4_2_FN, GPSR4_2,
  3031. GP_4_1_FN, GPSR4_1,
  3032. GP_4_0_FN, GPSR4_0, ))
  3033. },
  3034. { PINMUX_CFG_REG_VAR("GPSR5", 0xe6060840, 32,
  3035. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  3036. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  3037. GROUP(
  3038. /* GP5_31_21 RESERVED */
  3039. GP_5_20_FN, GPSR5_20,
  3040. GP_5_19_FN, GPSR5_19,
  3041. GP_5_18_FN, GPSR5_18,
  3042. GP_5_17_FN, GPSR5_17,
  3043. GP_5_16_FN, GPSR5_16,
  3044. GP_5_15_FN, GPSR5_15,
  3045. GP_5_14_FN, GPSR5_14,
  3046. GP_5_13_FN, GPSR5_13,
  3047. GP_5_12_FN, GPSR5_12,
  3048. GP_5_11_FN, GPSR5_11,
  3049. GP_5_10_FN, GPSR5_10,
  3050. GP_5_9_FN, GPSR5_9,
  3051. GP_5_8_FN, GPSR5_8,
  3052. GP_5_7_FN, GPSR5_7,
  3053. GP_5_6_FN, GPSR5_6,
  3054. GP_5_5_FN, GPSR5_5,
  3055. GP_5_4_FN, GPSR5_4,
  3056. GP_5_3_FN, GPSR5_3,
  3057. GP_5_2_FN, GPSR5_2,
  3058. GP_5_1_FN, GPSR5_1,
  3059. GP_5_0_FN, GPSR5_0, ))
  3060. },
  3061. { PINMUX_CFG_REG_VAR("GPSR6", 0xe6068040, 32,
  3062. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  3063. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  3064. GROUP(
  3065. /* GP6_31_21 RESERVED */
  3066. GP_6_20_FN, GPSR6_20,
  3067. GP_6_19_FN, GPSR6_19,
  3068. GP_6_18_FN, GPSR6_18,
  3069. GP_6_17_FN, GPSR6_17,
  3070. GP_6_16_FN, GPSR6_16,
  3071. GP_6_15_FN, GPSR6_15,
  3072. GP_6_14_FN, GPSR6_14,
  3073. GP_6_13_FN, GPSR6_13,
  3074. GP_6_12_FN, GPSR6_12,
  3075. GP_6_11_FN, GPSR6_11,
  3076. GP_6_10_FN, GPSR6_10,
  3077. GP_6_9_FN, GPSR6_9,
  3078. GP_6_8_FN, GPSR6_8,
  3079. GP_6_7_FN, GPSR6_7,
  3080. GP_6_6_FN, GPSR6_6,
  3081. GP_6_5_FN, GPSR6_5,
  3082. GP_6_4_FN, GPSR6_4,
  3083. GP_6_3_FN, GPSR6_3,
  3084. GP_6_2_FN, GPSR6_2,
  3085. GP_6_1_FN, GPSR6_1,
  3086. GP_6_0_FN, GPSR6_0, ))
  3087. },
  3088. { PINMUX_CFG_REG_VAR("GPSR7", 0xe6068840, 32,
  3089. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  3090. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  3091. GROUP(
  3092. /* GP7_31_21 RESERVED */
  3093. GP_7_20_FN, GPSR7_20,
  3094. GP_7_19_FN, GPSR7_19,
  3095. GP_7_18_FN, GPSR7_18,
  3096. GP_7_17_FN, GPSR7_17,
  3097. GP_7_16_FN, GPSR7_16,
  3098. GP_7_15_FN, GPSR7_15,
  3099. GP_7_14_FN, GPSR7_14,
  3100. GP_7_13_FN, GPSR7_13,
  3101. GP_7_12_FN, GPSR7_12,
  3102. GP_7_11_FN, GPSR7_11,
  3103. GP_7_10_FN, GPSR7_10,
  3104. GP_7_9_FN, GPSR7_9,
  3105. GP_7_8_FN, GPSR7_8,
  3106. GP_7_7_FN, GPSR7_7,
  3107. GP_7_6_FN, GPSR7_6,
  3108. GP_7_5_FN, GPSR7_5,
  3109. GP_7_4_FN, GPSR7_4,
  3110. GP_7_3_FN, GPSR7_3,
  3111. GP_7_2_FN, GPSR7_2,
  3112. GP_7_1_FN, GPSR7_1,
  3113. GP_7_0_FN, GPSR7_0, ))
  3114. },
  3115. { PINMUX_CFG_REG_VAR("GPSR8", 0xe6069040, 32,
  3116. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  3117. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  3118. GROUP(
  3119. /* GP8_31_21 RESERVED */
  3120. GP_8_20_FN, GPSR8_20,
  3121. GP_8_19_FN, GPSR8_19,
  3122. GP_8_18_FN, GPSR8_18,
  3123. GP_8_17_FN, GPSR8_17,
  3124. GP_8_16_FN, GPSR8_16,
  3125. GP_8_15_FN, GPSR8_15,
  3126. GP_8_14_FN, GPSR8_14,
  3127. GP_8_13_FN, GPSR8_13,
  3128. GP_8_12_FN, GPSR8_12,
  3129. GP_8_11_FN, GPSR8_11,
  3130. GP_8_10_FN, GPSR8_10,
  3131. GP_8_9_FN, GPSR8_9,
  3132. GP_8_8_FN, GPSR8_8,
  3133. GP_8_7_FN, GPSR8_7,
  3134. GP_8_6_FN, GPSR8_6,
  3135. GP_8_5_FN, GPSR8_5,
  3136. GP_8_4_FN, GPSR8_4,
  3137. GP_8_3_FN, GPSR8_3,
  3138. GP_8_2_FN, GPSR8_2,
  3139. GP_8_1_FN, GPSR8_1,
  3140. GP_8_0_FN, GPSR8_0, ))
  3141. },
  3142. { PINMUX_CFG_REG_VAR("GPSR9", 0xe6069840, 32,
  3143. GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  3144. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  3145. GROUP(
  3146. /* GP9_31_21 RESERVED */
  3147. GP_9_20_FN, GPSR9_20,
  3148. GP_9_19_FN, GPSR9_19,
  3149. GP_9_18_FN, GPSR9_18,
  3150. GP_9_17_FN, GPSR9_17,
  3151. GP_9_16_FN, GPSR9_16,
  3152. GP_9_15_FN, GPSR9_15,
  3153. GP_9_14_FN, GPSR9_14,
  3154. GP_9_13_FN, GPSR9_13,
  3155. GP_9_12_FN, GPSR9_12,
  3156. GP_9_11_FN, GPSR9_11,
  3157. GP_9_10_FN, GPSR9_10,
  3158. GP_9_9_FN, GPSR9_9,
  3159. GP_9_8_FN, GPSR9_8,
  3160. GP_9_7_FN, GPSR9_7,
  3161. GP_9_6_FN, GPSR9_6,
  3162. GP_9_5_FN, GPSR9_5,
  3163. GP_9_4_FN, GPSR9_4,
  3164. GP_9_3_FN, GPSR9_3,
  3165. GP_9_2_FN, GPSR9_2,
  3166. GP_9_1_FN, GPSR9_1,
  3167. GP_9_0_FN, GPSR9_0, ))
  3168. },
  3169. #undef F_
  3170. #undef FM
  3171. #define F_(x, y) x,
  3172. #define FM(x) FN_##x,
  3173. { PINMUX_CFG_REG("IP0SR1", 0xe6050060, 32, 4, GROUP(
  3174. IP0SR1_31_28
  3175. IP0SR1_27_24
  3176. IP0SR1_23_20
  3177. IP0SR1_19_16
  3178. IP0SR1_15_12
  3179. IP0SR1_11_8
  3180. IP0SR1_7_4
  3181. IP0SR1_3_0))
  3182. },
  3183. { PINMUX_CFG_REG("IP1SR1", 0xe6050064, 32, 4, GROUP(
  3184. IP1SR1_31_28
  3185. IP1SR1_27_24
  3186. IP1SR1_23_20
  3187. IP1SR1_19_16
  3188. IP1SR1_15_12
  3189. IP1SR1_11_8
  3190. IP1SR1_7_4
  3191. IP1SR1_3_0))
  3192. },
  3193. { PINMUX_CFG_REG("IP2SR1", 0xe6050068, 32, 4, GROUP(
  3194. IP2SR1_31_28
  3195. IP2SR1_27_24
  3196. IP2SR1_23_20
  3197. IP2SR1_19_16
  3198. IP2SR1_15_12
  3199. IP2SR1_11_8
  3200. IP2SR1_7_4
  3201. IP2SR1_3_0))
  3202. },
  3203. { PINMUX_CFG_REG_VAR("IP3SR1", 0xe605006c, 32,
  3204. GROUP(-4, 4, 4, 4, 4, 4, 4, 4),
  3205. GROUP(
  3206. /* IP3SR1_31_28 RESERVED */
  3207. IP3SR1_27_24
  3208. IP3SR1_23_20
  3209. IP3SR1_19_16
  3210. IP3SR1_15_12
  3211. IP3SR1_11_8
  3212. IP3SR1_7_4
  3213. IP3SR1_3_0))
  3214. },
  3215. { PINMUX_CFG_REG("IP0SR2", 0xe6050860, 32, 4, GROUP(
  3216. IP0SR2_31_28
  3217. IP0SR2_27_24
  3218. IP0SR2_23_20
  3219. IP0SR2_19_16
  3220. IP0SR2_15_12
  3221. IP0SR2_11_8
  3222. IP0SR2_7_4
  3223. IP0SR2_3_0))
  3224. },
  3225. { PINMUX_CFG_REG("IP1SR2", 0xe6050864, 32, 4, GROUP(
  3226. IP1SR2_31_28
  3227. IP1SR2_27_24
  3228. IP1SR2_23_20
  3229. IP1SR2_19_16
  3230. IP1SR2_15_12
  3231. IP1SR2_11_8
  3232. IP1SR2_7_4
  3233. IP1SR2_3_0))
  3234. },
  3235. { PINMUX_CFG_REG("IP2SR2", 0xe6050868, 32, 4, GROUP(
  3236. IP2SR2_31_28
  3237. IP2SR2_27_24
  3238. IP2SR2_23_20
  3239. IP2SR2_19_16
  3240. IP2SR2_15_12
  3241. IP2SR2_11_8
  3242. IP2SR2_7_4
  3243. IP2SR2_3_0))
  3244. },
  3245. { PINMUX_CFG_REG_VAR("IP0SR3", 0xe6058860, 32,
  3246. GROUP(4, 4, 4, -8, 4, 4, -4),
  3247. GROUP(
  3248. IP0SR3_31_28
  3249. IP0SR3_27_24
  3250. IP0SR3_23_20
  3251. /* IP0SR3_19_12 RESERVED */
  3252. IP0SR3_11_8
  3253. IP0SR3_7_4
  3254. /* IP0SR3_3_0 RESERVED */ ))
  3255. },
  3256. { PINMUX_CFG_REG_VAR("IP1SR3", 0xe6058864, 32,
  3257. GROUP(-8, 4, 4, 4, 4, 4, 4),
  3258. GROUP(
  3259. /* IP1SR3_31_24 RESERVED */
  3260. IP1SR3_23_20
  3261. IP1SR3_19_16
  3262. IP1SR3_15_12
  3263. IP1SR3_11_8
  3264. IP1SR3_7_4
  3265. IP1SR3_3_0))
  3266. },
  3267. { PINMUX_CFG_REG("IP0SR4", 0xe6060060, 32, 4, GROUP(
  3268. IP0SR4_31_28
  3269. IP0SR4_27_24
  3270. IP0SR4_23_20
  3271. IP0SR4_19_16
  3272. IP0SR4_15_12
  3273. IP0SR4_11_8
  3274. IP0SR4_7_4
  3275. IP0SR4_3_0))
  3276. },
  3277. { PINMUX_CFG_REG("IP1SR4", 0xe6060064, 32, 4, GROUP(
  3278. IP1SR4_31_28
  3279. IP1SR4_27_24
  3280. IP1SR4_23_20
  3281. IP1SR4_19_16
  3282. IP1SR4_15_12
  3283. IP1SR4_11_8
  3284. IP1SR4_7_4
  3285. IP1SR4_3_0))
  3286. },
  3287. { PINMUX_CFG_REG_VAR("IP2SR4", 0xe6060068, 32,
  3288. GROUP(-12, 4, 4, 4, 4, -4),
  3289. GROUP(
  3290. /* IP2SR4_31_20 RESERVED */
  3291. IP2SR4_19_16
  3292. IP2SR4_15_12
  3293. IP2SR4_11_8
  3294. IP2SR4_7_4
  3295. /* IP2SR4_3_0 RESERVED */ ))
  3296. },
  3297. { PINMUX_CFG_REG("IP0SR5", 0xe6060860, 32, 4, GROUP(
  3298. IP0SR5_31_28
  3299. IP0SR5_27_24
  3300. IP0SR5_23_20
  3301. IP0SR5_19_16
  3302. IP0SR5_15_12
  3303. IP0SR5_11_8
  3304. IP0SR5_7_4
  3305. IP0SR5_3_0))
  3306. },
  3307. { PINMUX_CFG_REG("IP1SR5", 0xe6060864, 32, 4, GROUP(
  3308. IP1SR5_31_28
  3309. IP1SR5_27_24
  3310. IP1SR5_23_20
  3311. IP1SR5_19_16
  3312. IP1SR5_15_12
  3313. IP1SR5_11_8
  3314. IP1SR5_7_4
  3315. IP1SR5_3_0))
  3316. },
  3317. { PINMUX_CFG_REG_VAR("IP2SR5", 0xe6060868, 32,
  3318. GROUP(-12, 4, 4, 4, 4, -4),
  3319. GROUP(
  3320. /* IP2SR5_31_20 RESERVED */
  3321. IP2SR5_19_16
  3322. IP2SR5_15_12
  3323. IP2SR5_11_8
  3324. IP2SR5_7_4
  3325. /* IP2SR5_3_0 RESERVED */ ))
  3326. },
  3327. #undef F_
  3328. #undef FM
  3329. #define F_(x, y) x,
  3330. #define FM(x) FN_##x,
  3331. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6050900, 32,
  3332. GROUP(-16, 2, 2, 2, 2, 2, 2, 2, -2),
  3333. GROUP(
  3334. /* RESERVED 31-16 */
  3335. MOD_SEL2_15_14
  3336. MOD_SEL2_13_12
  3337. MOD_SEL2_11_10
  3338. MOD_SEL2_9_8
  3339. MOD_SEL2_7_6
  3340. MOD_SEL2_5_4
  3341. MOD_SEL2_3_2
  3342. /* RESERVED 1-0 */ ))
  3343. },
  3344. { },
  3345. };
  3346. static const struct pinmux_drive_reg pinmux_drive_regs[] = {
  3347. { PINMUX_DRIVE_REG("DRV0CTRL0", 0xe6058080) {
  3348. { RCAR_GP_PIN(0, 7), 28, 2 }, /* QSPI1_MOSI_IO0 */
  3349. { RCAR_GP_PIN(0, 6), 24, 2 }, /* QSPI1_SPCLK */
  3350. { RCAR_GP_PIN(0, 5), 20, 2 }, /* QSPI0_SSL */
  3351. { RCAR_GP_PIN(0, 4), 16, 2 }, /* QSPI0_IO3 */
  3352. { RCAR_GP_PIN(0, 3), 12, 2 }, /* QSPI0_IO2 */
  3353. { RCAR_GP_PIN(0, 2), 8, 2 }, /* QSPI0_MISO_IO1 */
  3354. { RCAR_GP_PIN(0, 1), 4, 2 }, /* QSPI0_MOSI_IO0 */
  3355. { RCAR_GP_PIN(0, 0), 0, 2 }, /* QSPI0_SPCLK */
  3356. } },
  3357. { PINMUX_DRIVE_REG("DRV1CTRL0", 0xe6058084) {
  3358. { RCAR_GP_PIN(0, 15), 28, 3 }, /* SD_WP */
  3359. { RCAR_GP_PIN(0, 14), 24, 2 }, /* RPC_INT_N */
  3360. { RCAR_GP_PIN(0, 13), 20, 2 }, /* RPC_WP_N */
  3361. { RCAR_GP_PIN(0, 12), 16, 2 }, /* RPC_RESET_N */
  3362. { RCAR_GP_PIN(0, 11), 12, 2 }, /* QSPI1_SSL */
  3363. { RCAR_GP_PIN(0, 10), 8, 2 }, /* QSPI1_IO3 */
  3364. { RCAR_GP_PIN(0, 9), 4, 2 }, /* QSPI1_IO2 */
  3365. { RCAR_GP_PIN(0, 8), 0, 2 }, /* QSPI1_MISO_IO1 */
  3366. } },
  3367. { PINMUX_DRIVE_REG("DRV2CTRL0", 0xe6058088) {
  3368. { RCAR_GP_PIN(0, 23), 28, 3 }, /* MMC_SD_CLK */
  3369. { RCAR_GP_PIN(0, 22), 24, 3 }, /* MMC_SD_D3 */
  3370. { RCAR_GP_PIN(0, 21), 20, 3 }, /* MMC_SD_D2 */
  3371. { RCAR_GP_PIN(0, 20), 16, 3 }, /* MMC_SD_D1 */
  3372. { RCAR_GP_PIN(0, 19), 12, 3 }, /* MMC_SD_D0 */
  3373. { RCAR_GP_PIN(0, 18), 8, 3 }, /* MMC_SD_CMD */
  3374. { RCAR_GP_PIN(0, 17), 4, 3 }, /* MMC_DS */
  3375. { RCAR_GP_PIN(0, 16), 0, 3 }, /* SD_CD */
  3376. } },
  3377. { PINMUX_DRIVE_REG("DRV3CTRL0", 0xe605808c) {
  3378. { RCAR_GP_PIN(0, 27), 12, 3 }, /* MMC_D7 */
  3379. { RCAR_GP_PIN(0, 26), 8, 3 }, /* MMC_D6 */
  3380. { RCAR_GP_PIN(0, 25), 4, 3 }, /* MMC_D5 */
  3381. { RCAR_GP_PIN(0, 24), 0, 3 }, /* MMC_D4 */
  3382. } },
  3383. { PINMUX_DRIVE_REG("DRV0CTRL1", 0xe6050080) {
  3384. { RCAR_GP_PIN(1, 7), 28, 3 }, /* MSIOF0_TXD */
  3385. { RCAR_GP_PIN(1, 6), 24, 3 }, /* MSIOF0_RXD */
  3386. { RCAR_GP_PIN(1, 5), 20, 3 }, /* HTX0 */
  3387. { RCAR_GP_PIN(1, 4), 16, 3 }, /* HCTS0_N */
  3388. { RCAR_GP_PIN(1, 3), 12, 3 }, /* HRTS0_N */
  3389. { RCAR_GP_PIN(1, 2), 8, 3 }, /* HSCK0 */
  3390. { RCAR_GP_PIN(1, 1), 4, 3 }, /* HRX0 */
  3391. { RCAR_GP_PIN(1, 0), 0, 3 }, /* SCIF_CLK */
  3392. } },
  3393. { PINMUX_DRIVE_REG("DRV1CTRL1", 0xe6050084) {
  3394. { RCAR_GP_PIN(1, 15), 28, 3 }, /* MSIOF1_SYNC */
  3395. { RCAR_GP_PIN(1, 14), 24, 3 }, /* MSIOF1_SCK */
  3396. { RCAR_GP_PIN(1, 13), 20, 3 }, /* MSIOF1_TXD */
  3397. { RCAR_GP_PIN(1, 12), 16, 3 }, /* MSIOF1_RXD */
  3398. { RCAR_GP_PIN(1, 11), 12, 3 }, /* MSIOF0_SS2 */
  3399. { RCAR_GP_PIN(1, 10), 8, 3 }, /* MSIOF0_SS1 */
  3400. { RCAR_GP_PIN(1, 9), 4, 3 }, /* MSIOF0_SYNC */
  3401. { RCAR_GP_PIN(1, 8), 0, 3 }, /* MSIOF0_SCK */
  3402. } },
  3403. { PINMUX_DRIVE_REG("DRV2CTRL1", 0xe6050088) {
  3404. { RCAR_GP_PIN(1, 23), 28, 3 }, /* MSIOF2_SS2 */
  3405. { RCAR_GP_PIN(1, 22), 24, 3 }, /* MSIOF2_SS1 */
  3406. { RCAR_GP_PIN(1, 21), 20, 3 }, /* MSIOF2_SYNC */
  3407. { RCAR_GP_PIN(1, 20), 16, 3 }, /* MSIOF2_SCK */
  3408. { RCAR_GP_PIN(1, 19), 12, 3 }, /* MSIOF2_TXD */
  3409. { RCAR_GP_PIN(1, 18), 8, 3 }, /* MSIOF2_RXD */
  3410. { RCAR_GP_PIN(1, 17), 4, 3 }, /* MSIOF1_SS2 */
  3411. { RCAR_GP_PIN(1, 16), 0, 3 }, /* MSIOF1_SS1 */
  3412. } },
  3413. { PINMUX_DRIVE_REG("DRV3CTRL1", 0xe605008c) {
  3414. { RCAR_GP_PIN(1, 30), 24, 3 }, /* GP1_30 */
  3415. { RCAR_GP_PIN(1, 29), 20, 3 }, /* GP1_29 */
  3416. { RCAR_GP_PIN(1, 28), 16, 3 }, /* GP1_28 */
  3417. { RCAR_GP_PIN(1, 27), 12, 3 }, /* IRQ3 */
  3418. { RCAR_GP_PIN(1, 26), 8, 3 }, /* IRQ2 */
  3419. { RCAR_GP_PIN(1, 25), 4, 3 }, /* IRQ1 */
  3420. { RCAR_GP_PIN(1, 24), 0, 3 }, /* IRQ0 */
  3421. } },
  3422. { PINMUX_DRIVE_REG("DRV0CTRL2", 0xe6050880) {
  3423. { RCAR_GP_PIN(2, 7), 28, 3 }, /* GP2_07 */
  3424. { RCAR_GP_PIN(2, 6), 24, 3 }, /* GP2_06 */
  3425. { RCAR_GP_PIN(2, 5), 20, 3 }, /* GP2_05 */
  3426. { RCAR_GP_PIN(2, 4), 16, 3 }, /* GP2_04 */
  3427. { RCAR_GP_PIN(2, 3), 12, 3 }, /* GP2_03 */
  3428. { RCAR_GP_PIN(2, 2), 8, 3 }, /* GP2_02 */
  3429. { RCAR_GP_PIN(2, 1), 4, 2 }, /* IPC_CLKOUT */
  3430. { RCAR_GP_PIN(2, 0), 0, 2 }, /* IPC_CLKIN */
  3431. } },
  3432. { PINMUX_DRIVE_REG("DRV1CTRL2", 0xe6050884) {
  3433. { RCAR_GP_PIN(2, 15), 28, 3 }, /* GP2_15 */
  3434. { RCAR_GP_PIN(2, 14), 24, 3 }, /* GP2_14 */
  3435. { RCAR_GP_PIN(2, 13), 20, 3 }, /* GP2_13 */
  3436. { RCAR_GP_PIN(2, 12), 16, 3 }, /* GP2_12 */
  3437. { RCAR_GP_PIN(2, 11), 12, 3 }, /* GP2_11 */
  3438. { RCAR_GP_PIN(2, 10), 8, 3 }, /* GP2_10 */
  3439. { RCAR_GP_PIN(2, 9), 4, 3 }, /* GP2_9 */
  3440. { RCAR_GP_PIN(2, 8), 0, 3 }, /* GP2_8 */
  3441. } },
  3442. { PINMUX_DRIVE_REG("DRV2CTRL2", 0xe6050888) {
  3443. { RCAR_GP_PIN(2, 23), 28, 3 }, /* TCLK1_A */
  3444. { RCAR_GP_PIN(2, 22), 24, 3 }, /* TPU0TO1 */
  3445. { RCAR_GP_PIN(2, 21), 20, 3 }, /* TPU0TO0 */
  3446. { RCAR_GP_PIN(2, 20), 16, 3 }, /* CLK_EXTFXR */
  3447. { RCAR_GP_PIN(2, 19), 12, 3 }, /* RXDB_EXTFXR */
  3448. { RCAR_GP_PIN(2, 18), 8, 3 }, /* FXR_TXDB */
  3449. { RCAR_GP_PIN(2, 17), 4, 3 }, /* RXDA_EXTFXR_A */
  3450. { RCAR_GP_PIN(2, 16), 0, 3 }, /* FXR_TXDA_A */
  3451. } },
  3452. { PINMUX_DRIVE_REG("DRV3CTRL2", 0xe605088c) {
  3453. { RCAR_GP_PIN(2, 24), 0, 3 }, /* TCLK2_A */
  3454. } },
  3455. { PINMUX_DRIVE_REG("DRV0CTRL3", 0xe6058880) {
  3456. { RCAR_GP_PIN(3, 7), 28, 3 }, /* CANFD3_TX */
  3457. { RCAR_GP_PIN(3, 6), 24, 3 }, /* CANFD2_RX */
  3458. { RCAR_GP_PIN(3, 5), 20, 3 }, /* CANFD2_TX */
  3459. { RCAR_GP_PIN(3, 4), 16, 3 }, /* CANFD1_RX */
  3460. { RCAR_GP_PIN(3, 3), 12, 3 }, /* CANFD1_TX */
  3461. { RCAR_GP_PIN(3, 2), 8, 3 }, /* CANFD0_RX */
  3462. { RCAR_GP_PIN(3, 1), 4, 2 }, /* CANFD0_TX */
  3463. { RCAR_GP_PIN(3, 0), 0, 2 }, /* CAN_CLK */
  3464. } },
  3465. { PINMUX_DRIVE_REG("DRV1CTRL3", 0xe6058884) {
  3466. { RCAR_GP_PIN(3, 15), 28, 3 }, /* CANFD7_TX */
  3467. { RCAR_GP_PIN(3, 14), 24, 3 }, /* CANFD6_RX */
  3468. { RCAR_GP_PIN(3, 13), 20, 3 }, /* CANFD6_TX */
  3469. { RCAR_GP_PIN(3, 12), 16, 3 }, /* CANFD5_RX */
  3470. { RCAR_GP_PIN(3, 11), 12, 3 }, /* CANFD5_TX */
  3471. { RCAR_GP_PIN(3, 10), 8, 3 }, /* CANFD4_RX */
  3472. { RCAR_GP_PIN(3, 9), 4, 3 }, /* CANFD4_TX */
  3473. { RCAR_GP_PIN(3, 8), 0, 3 }, /* CANFD3_RX */
  3474. } },
  3475. { PINMUX_DRIVE_REG("DRV2CTRL3", 0xe6058888) {
  3476. { RCAR_GP_PIN(3, 16), 0, 3 }, /* CANFD7_RX */
  3477. } },
  3478. { PINMUX_DRIVE_REG("DRV0CTRL4", 0xe6060080) {
  3479. { RCAR_GP_PIN(4, 7), 28, 3 }, /* AVB0_TXC */
  3480. { RCAR_GP_PIN(4, 6), 24, 3 }, /* AVB0_TX_CTL */
  3481. { RCAR_GP_PIN(4, 5), 20, 3 }, /* AVB0_RD3 */
  3482. { RCAR_GP_PIN(4, 4), 16, 3 }, /* AVB0_RD2 */
  3483. { RCAR_GP_PIN(4, 3), 12, 3 }, /* AVB0_RD1 */
  3484. { RCAR_GP_PIN(4, 2), 8, 3 }, /* AVB0_RD0 */
  3485. { RCAR_GP_PIN(4, 1), 4, 3 }, /* AVB0_RXC */
  3486. { RCAR_GP_PIN(4, 0), 0, 3 }, /* AVB0_RX_CTL */
  3487. } },
  3488. { PINMUX_DRIVE_REG("DRV1CTRL4", 0xe6060084) {
  3489. { RCAR_GP_PIN(4, 15), 28, 3 }, /* AVB0_MAGIC */
  3490. { RCAR_GP_PIN(4, 14), 24, 3 }, /* AVB0_MDC */
  3491. { RCAR_GP_PIN(4, 13), 20, 3 }, /* AVB0_MDIO */
  3492. { RCAR_GP_PIN(4, 12), 16, 3 }, /* AVB0_TXCREFCLK */
  3493. { RCAR_GP_PIN(4, 11), 12, 3 }, /* AVB0_TD3 */
  3494. { RCAR_GP_PIN(4, 10), 8, 3 }, /* AVB0_TD2 */
  3495. { RCAR_GP_PIN(4, 9), 4, 3 }, /* AVB0_TD1*/
  3496. { RCAR_GP_PIN(4, 8), 0, 3 }, /* AVB0_TD0 */
  3497. } },
  3498. { PINMUX_DRIVE_REG("DRV2CTRL4", 0xe6060088) {
  3499. { RCAR_GP_PIN(4, 23), 28, 3 }, /* PCIE2_CLKREQ_N */
  3500. { RCAR_GP_PIN(4, 22), 24, 3 }, /* PCIE1_CLKREQ_N */
  3501. { RCAR_GP_PIN(4, 21), 20, 3 }, /* PCIE0_CLKREQ_N */
  3502. { RCAR_GP_PIN(4, 20), 16, 3 }, /* AVB0_AVTP_PPS */
  3503. { RCAR_GP_PIN(4, 19), 12, 3 }, /* AVB0_AVTP_CAPTURE */
  3504. { RCAR_GP_PIN(4, 18), 8, 3 }, /* AVB0_AVTP_MATCH */
  3505. { RCAR_GP_PIN(4, 17), 4, 3 }, /* AVB0_LINK */
  3506. { RCAR_GP_PIN(4, 16), 0, 3 }, /* AVB0_PHY_INT */
  3507. } },
  3508. { PINMUX_DRIVE_REG("DRV3CTRL4", 0xe606008c) {
  3509. { RCAR_GP_PIN(4, 26), 8, 3 }, /* AVS1 */
  3510. { RCAR_GP_PIN(4, 25), 4, 3 }, /* AVS0 */
  3511. { RCAR_GP_PIN(4, 24), 0, 3 }, /* PCIE3_CLKREQ_N */
  3512. } },
  3513. { PINMUX_DRIVE_REG("DRV0CTRL5", 0xe6060880) {
  3514. { RCAR_GP_PIN(5, 7), 28, 3 }, /* AVB1_TXC */
  3515. { RCAR_GP_PIN(5, 6), 24, 3 }, /* AVB1_TX_CTL */
  3516. { RCAR_GP_PIN(5, 5), 20, 3 }, /* AVB1_RD3 */
  3517. { RCAR_GP_PIN(5, 4), 16, 3 }, /* AVB1_RD2 */
  3518. { RCAR_GP_PIN(5, 3), 12, 3 }, /* AVB1_RD1 */
  3519. { RCAR_GP_PIN(5, 2), 8, 3 }, /* AVB1_RD0 */
  3520. { RCAR_GP_PIN(5, 1), 4, 3 }, /* AVB1_RXC */
  3521. { RCAR_GP_PIN(5, 0), 0, 3 }, /* AVB1_RX_CTL */
  3522. } },
  3523. { PINMUX_DRIVE_REG("DRV1CTRL5", 0xe6060884) {
  3524. { RCAR_GP_PIN(5, 15), 28, 3 }, /* AVB1_MAGIC */
  3525. { RCAR_GP_PIN(5, 14), 24, 3 }, /* AVB1_MDC */
  3526. { RCAR_GP_PIN(5, 13), 20, 3 }, /* AVB1_MDIO */
  3527. { RCAR_GP_PIN(5, 12), 16, 3 }, /* AVB1_TXCREFCLK */
  3528. { RCAR_GP_PIN(5, 11), 12, 3 }, /* AVB1_TD3 */
  3529. { RCAR_GP_PIN(5, 10), 8, 3 }, /* AVB1_TD2 */
  3530. { RCAR_GP_PIN(5, 9), 4, 3 }, /* AVB1_TD1*/
  3531. { RCAR_GP_PIN(5, 8), 0, 3 }, /* AVB1_TD0 */
  3532. } },
  3533. { PINMUX_DRIVE_REG("DRV2CTRL5", 0xe6060888) {
  3534. { RCAR_GP_PIN(5, 20), 16, 3 }, /* AVB1_AVTP_PPS */
  3535. { RCAR_GP_PIN(5, 19), 12, 3 }, /* AVB1_AVTP_CAPTURE */
  3536. { RCAR_GP_PIN(5, 18), 8, 3 }, /* AVB1_AVTP_MATCH */
  3537. { RCAR_GP_PIN(5, 17), 4, 3 }, /* AVB1_LINK */
  3538. { RCAR_GP_PIN(5, 16), 0, 3 }, /* AVB1_PHY_INT */
  3539. } },
  3540. { PINMUX_DRIVE_REG("DRV0CTRL6", 0xe6068080) {
  3541. { RCAR_GP_PIN(6, 7), 28, 3 }, /* AVB2_TXC */
  3542. { RCAR_GP_PIN(6, 6), 24, 3 }, /* AVB2_TX_CTL */
  3543. { RCAR_GP_PIN(6, 5), 20, 3 }, /* AVB2_RD3 */
  3544. { RCAR_GP_PIN(6, 4), 16, 3 }, /* AVB2_RD2 */
  3545. { RCAR_GP_PIN(6, 3), 12, 3 }, /* AVB2_RD1 */
  3546. { RCAR_GP_PIN(6, 2), 8, 3 }, /* AVB2_RD0 */
  3547. { RCAR_GP_PIN(6, 1), 4, 3 }, /* AVB2_RXC */
  3548. { RCAR_GP_PIN(6, 0), 0, 3 }, /* AVB2_RX_CTL */
  3549. } },
  3550. { PINMUX_DRIVE_REG("DRV1CTRL6", 0xe6068084) {
  3551. { RCAR_GP_PIN(6, 15), 28, 3 }, /* AVB2_MAGIC */
  3552. { RCAR_GP_PIN(6, 14), 24, 3 }, /* AVB2_MDC */
  3553. { RCAR_GP_PIN(6, 13), 20, 3 }, /* AVB2_MDIO */
  3554. { RCAR_GP_PIN(6, 12), 16, 3 }, /* AVB2_TXCREFCLK */
  3555. { RCAR_GP_PIN(6, 11), 12, 3 }, /* AVB2_TD3 */
  3556. { RCAR_GP_PIN(6, 10), 8, 3 }, /* AVB2_TD2 */
  3557. { RCAR_GP_PIN(6, 9), 4, 3 }, /* AVB2_TD1*/
  3558. { RCAR_GP_PIN(6, 8), 0, 3 }, /* AVB2_TD0 */
  3559. } },
  3560. { PINMUX_DRIVE_REG("DRV2CTRL6", 0xe6068088) {
  3561. { RCAR_GP_PIN(6, 20), 16, 3 }, /* AVB2_AVTP_PPS */
  3562. { RCAR_GP_PIN(6, 19), 12, 3 }, /* AVB2_AVTP_CAPTURE */
  3563. { RCAR_GP_PIN(6, 18), 8, 3 }, /* AVB2_AVTP_MATCH */
  3564. { RCAR_GP_PIN(6, 17), 4, 3 }, /* AVB2_LINK */
  3565. { RCAR_GP_PIN(6, 16), 0, 3 }, /* AVB2_PHY_INT */
  3566. } },
  3567. { PINMUX_DRIVE_REG("DRV0CTRL7", 0xe6068880) {
  3568. { RCAR_GP_PIN(7, 7), 28, 3 }, /* AVB3_TXC */
  3569. { RCAR_GP_PIN(7, 6), 24, 3 }, /* AVB3_TX_CTL */
  3570. { RCAR_GP_PIN(7, 5), 20, 3 }, /* AVB3_RD3 */
  3571. { RCAR_GP_PIN(7, 4), 16, 3 }, /* AVB3_RD2 */
  3572. { RCAR_GP_PIN(7, 3), 12, 3 }, /* AVB3_RD1 */
  3573. { RCAR_GP_PIN(7, 2), 8, 3 }, /* AVB3_RD0 */
  3574. { RCAR_GP_PIN(7, 1), 4, 3 }, /* AVB3_RXC */
  3575. { RCAR_GP_PIN(7, 0), 0, 3 }, /* AVB3_RX_CTL */
  3576. } },
  3577. { PINMUX_DRIVE_REG("DRV1CTRL7", 0xe6068884) {
  3578. { RCAR_GP_PIN(7, 15), 28, 3 }, /* AVB3_MAGIC */
  3579. { RCAR_GP_PIN(7, 14), 24, 3 }, /* AVB3_MDC */
  3580. { RCAR_GP_PIN(7, 13), 20, 3 }, /* AVB3_MDIO */
  3581. { RCAR_GP_PIN(7, 12), 16, 3 }, /* AVB3_TXCREFCLK */
  3582. { RCAR_GP_PIN(7, 11), 12, 3 }, /* AVB3_TD3 */
  3583. { RCAR_GP_PIN(7, 10), 8, 3 }, /* AVB3_TD2 */
  3584. { RCAR_GP_PIN(7, 9), 4, 3 }, /* AVB3_TD1*/
  3585. { RCAR_GP_PIN(7, 8), 0, 3 }, /* AVB3_TD0 */
  3586. } },
  3587. { PINMUX_DRIVE_REG("DRV2CTRL7", 0xe6068888) {
  3588. { RCAR_GP_PIN(7, 20), 16, 3 }, /* AVB3_AVTP_PPS */
  3589. { RCAR_GP_PIN(7, 19), 12, 3 }, /* AVB3_AVTP_CAPTURE */
  3590. { RCAR_GP_PIN(7, 18), 8, 3 }, /* AVB3_AVTP_MATCH */
  3591. { RCAR_GP_PIN(7, 17), 4, 3 }, /* AVB3_LINK */
  3592. { RCAR_GP_PIN(7, 16), 0, 3 }, /* AVB3_PHY_INT */
  3593. } },
  3594. { PINMUX_DRIVE_REG("DRV0CTRL8", 0xe6069080) {
  3595. { RCAR_GP_PIN(8, 7), 28, 3 }, /* AVB4_TXC */
  3596. { RCAR_GP_PIN(8, 6), 24, 3 }, /* AVB4_TX_CTL */
  3597. { RCAR_GP_PIN(8, 5), 20, 3 }, /* AVB4_RD3 */
  3598. { RCAR_GP_PIN(8, 4), 16, 3 }, /* AVB4_RD2 */
  3599. { RCAR_GP_PIN(8, 3), 12, 3 }, /* AVB4_RD1 */
  3600. { RCAR_GP_PIN(8, 2), 8, 3 }, /* AVB4_RD0 */
  3601. { RCAR_GP_PIN(8, 1), 4, 3 }, /* AVB4_RXC */
  3602. { RCAR_GP_PIN(8, 0), 0, 3 }, /* AVB4_RX_CTL */
  3603. } },
  3604. { PINMUX_DRIVE_REG("DRV1CTRL8", 0xe6069084) {
  3605. { RCAR_GP_PIN(8, 15), 28, 3 }, /* AVB4_MAGIC */
  3606. { RCAR_GP_PIN(8, 14), 24, 3 }, /* AVB4_MDC */
  3607. { RCAR_GP_PIN(8, 13), 20, 3 }, /* AVB4_MDIO */
  3608. { RCAR_GP_PIN(8, 12), 16, 3 }, /* AVB4_TXCREFCLK */
  3609. { RCAR_GP_PIN(8, 11), 12, 3 }, /* AVB4_TD3 */
  3610. { RCAR_GP_PIN(8, 10), 8, 3 }, /* AVB4_TD2 */
  3611. { RCAR_GP_PIN(8, 9), 4, 3 }, /* AVB4_TD1*/
  3612. { RCAR_GP_PIN(8, 8), 0, 3 }, /* AVB4_TD0 */
  3613. } },
  3614. { PINMUX_DRIVE_REG("DRV2CTRL8", 0xe6069088) {
  3615. { RCAR_GP_PIN(8, 20), 16, 3 }, /* AVB4_AVTP_PPS */
  3616. { RCAR_GP_PIN(8, 19), 12, 3 }, /* AVB4_AVTP_CAPTURE */
  3617. { RCAR_GP_PIN(8, 18), 8, 3 }, /* AVB4_AVTP_MATCH */
  3618. { RCAR_GP_PIN(8, 17), 4, 3 }, /* AVB4_LINK */
  3619. { RCAR_GP_PIN(8, 16), 0, 3 }, /* AVB4_PHY_INT */
  3620. } },
  3621. { PINMUX_DRIVE_REG("DRV0CTRL9", 0xe6069880) {
  3622. { RCAR_GP_PIN(9, 7), 28, 3 }, /* AVB5_TXC */
  3623. { RCAR_GP_PIN(9, 6), 24, 3 }, /* AVB5_TX_CTL */
  3624. { RCAR_GP_PIN(9, 5), 20, 3 }, /* AVB5_RD3 */
  3625. { RCAR_GP_PIN(9, 4), 16, 3 }, /* AVB5_RD2 */
  3626. { RCAR_GP_PIN(9, 3), 12, 3 }, /* AVB5_RD1 */
  3627. { RCAR_GP_PIN(9, 2), 8, 3 }, /* AVB5_RD0 */
  3628. { RCAR_GP_PIN(9, 1), 4, 3 }, /* AVB5_RXC */
  3629. { RCAR_GP_PIN(9, 0), 0, 3 }, /* AVB5_RX_CTL */
  3630. } },
  3631. { PINMUX_DRIVE_REG("DRV1CTRL9", 0xe6069884) {
  3632. { RCAR_GP_PIN(9, 15), 28, 3 }, /* AVB5_MAGIC */
  3633. { RCAR_GP_PIN(9, 14), 24, 3 }, /* AVB5_MDC */
  3634. { RCAR_GP_PIN(9, 13), 20, 3 }, /* AVB5_MDIO */
  3635. { RCAR_GP_PIN(9, 12), 16, 3 }, /* AVB5_TXCREFCLK */
  3636. { RCAR_GP_PIN(9, 11), 12, 3 }, /* AVB5_TD3 */
  3637. { RCAR_GP_PIN(9, 10), 8, 3 }, /* AVB5_TD2 */
  3638. { RCAR_GP_PIN(9, 9), 4, 3 }, /* AVB5_TD1*/
  3639. { RCAR_GP_PIN(9, 8), 0, 3 }, /* AVB5_TD0 */
  3640. } },
  3641. { PINMUX_DRIVE_REG("DRV2CTRL9", 0xe6069888) {
  3642. { RCAR_GP_PIN(9, 20), 16, 3 }, /* AVB5_AVTP_PPS */
  3643. { RCAR_GP_PIN(9, 19), 12, 3 }, /* AVB5_AVTP_CAPTURE */
  3644. { RCAR_GP_PIN(9, 18), 8, 3 }, /* AVB5_AVTP_MATCH */
  3645. { RCAR_GP_PIN(9, 17), 4, 3 }, /* AVB5_LINK */
  3646. { RCAR_GP_PIN(9, 16), 0, 3 }, /* AVB5_PHY_INT */
  3647. } },
  3648. { },
  3649. };
  3650. enum ioctrl_regs {
  3651. POC0,
  3652. POC1,
  3653. POC2,
  3654. POC4,
  3655. POC5,
  3656. POC6,
  3657. POC7,
  3658. POC8,
  3659. POC9,
  3660. TD1SEL0,
  3661. };
  3662. static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
  3663. [POC0] = { 0xe60580a0, },
  3664. [POC1] = { 0xe60500a0, },
  3665. [POC2] = { 0xe60508a0, },
  3666. [POC4] = { 0xe60600a0, },
  3667. [POC5] = { 0xe60608a0, },
  3668. [POC6] = { 0xe60680a0, },
  3669. [POC7] = { 0xe60688a0, },
  3670. [POC8] = { 0xe60690a0, },
  3671. [POC9] = { 0xe60698a0, },
  3672. [TD1SEL0] = { 0xe6058124, },
  3673. { /* sentinel */ },
  3674. };
  3675. static int r8a779a0_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
  3676. {
  3677. int bit = pin & 0x1f;
  3678. *pocctrl = pinmux_ioctrl_regs[POC0].reg;
  3679. if (pin >= RCAR_GP_PIN(0, 15) && pin <= RCAR_GP_PIN(0, 27))
  3680. return bit;
  3681. *pocctrl = pinmux_ioctrl_regs[POC1].reg;
  3682. if (pin >= RCAR_GP_PIN(1, 0) && pin <= RCAR_GP_PIN(1, 30))
  3683. return bit;
  3684. *pocctrl = pinmux_ioctrl_regs[POC2].reg;
  3685. if (pin >= RCAR_GP_PIN(2, 2) && pin <= RCAR_GP_PIN(2, 15))
  3686. return bit;
  3687. *pocctrl = pinmux_ioctrl_regs[POC4].reg;
  3688. if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
  3689. return bit;
  3690. *pocctrl = pinmux_ioctrl_regs[POC5].reg;
  3691. if (pin >= RCAR_GP_PIN(5, 0) && pin <= RCAR_GP_PIN(5, 17))
  3692. return bit;
  3693. *pocctrl = pinmux_ioctrl_regs[POC6].reg;
  3694. if (pin >= RCAR_GP_PIN(6, 0) && pin <= RCAR_GP_PIN(6, 17))
  3695. return bit;
  3696. *pocctrl = pinmux_ioctrl_regs[POC7].reg;
  3697. if (pin >= RCAR_GP_PIN(7, 0) && pin <= RCAR_GP_PIN(7, 17))
  3698. return bit;
  3699. *pocctrl = pinmux_ioctrl_regs[POC8].reg;
  3700. if (pin >= RCAR_GP_PIN(8, 0) && pin <= RCAR_GP_PIN(8, 17))
  3701. return bit;
  3702. *pocctrl = pinmux_ioctrl_regs[POC9].reg;
  3703. if (pin >= RCAR_GP_PIN(9, 0) && pin <= RCAR_GP_PIN(9, 17))
  3704. return bit;
  3705. return -EINVAL;
  3706. }
  3707. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  3708. { PINMUX_BIAS_REG("PUEN0", 0xe60580c0, "PUD0", 0xe60580e0) {
  3709. [ 0] = RCAR_GP_PIN(0, 0), /* QSPI0_SPCLK */
  3710. [ 1] = RCAR_GP_PIN(0, 1), /* QSPI0_MOSI_IO0 */
  3711. [ 2] = RCAR_GP_PIN(0, 2), /* QSPI0_MISO_IO1 */
  3712. [ 3] = RCAR_GP_PIN(0, 3), /* QSPI0_IO2 */
  3713. [ 4] = RCAR_GP_PIN(0, 4), /* QSPI0_IO3 */
  3714. [ 5] = RCAR_GP_PIN(0, 5), /* QSPI0_SSL */
  3715. [ 6] = RCAR_GP_PIN(0, 6), /* QSPI1_SPCLK */
  3716. [ 7] = RCAR_GP_PIN(0, 7), /* QSPI1_MOSI_IO0 */
  3717. [ 8] = RCAR_GP_PIN(0, 8), /* QSPI1_MISO_IO1 */
  3718. [ 9] = RCAR_GP_PIN(0, 9), /* QSPI1_IO2 */
  3719. [10] = RCAR_GP_PIN(0, 10), /* QSPI1_IO3 */
  3720. [11] = RCAR_GP_PIN(0, 11), /* QSPI1_SSL */
  3721. [12] = RCAR_GP_PIN(0, 12), /* RPC_RESET_N */
  3722. [13] = RCAR_GP_PIN(0, 13), /* RPC_WP_N */
  3723. [14] = RCAR_GP_PIN(0, 14), /* RPC_INT_N */
  3724. [15] = RCAR_GP_PIN(0, 15), /* SD_WP */
  3725. [16] = RCAR_GP_PIN(0, 16), /* SD_CD */
  3726. [17] = RCAR_GP_PIN(0, 17), /* MMC_DS */
  3727. [18] = RCAR_GP_PIN(0, 18), /* MMC_SD_CMD */
  3728. [19] = RCAR_GP_PIN(0, 19), /* MMC_SD_D0 */
  3729. [20] = RCAR_GP_PIN(0, 20), /* MMC_SD_D1 */
  3730. [21] = RCAR_GP_PIN(0, 21), /* MMC_SD_D2 */
  3731. [22] = RCAR_GP_PIN(0, 22), /* MMC_SD_D3 */
  3732. [23] = RCAR_GP_PIN(0, 23), /* MMC_SD_CLK */
  3733. [24] = RCAR_GP_PIN(0, 24), /* MMC_D4 */
  3734. [25] = RCAR_GP_PIN(0, 25), /* MMC_D5 */
  3735. [26] = RCAR_GP_PIN(0, 26), /* MMC_D6 */
  3736. [27] = RCAR_GP_PIN(0, 27), /* MMC_D7 */
  3737. [28] = SH_PFC_PIN_NONE,
  3738. [29] = SH_PFC_PIN_NONE,
  3739. [30] = SH_PFC_PIN_NONE,
  3740. [31] = SH_PFC_PIN_NONE,
  3741. } },
  3742. { PINMUX_BIAS_REG("PUEN1", 0xe60500c0, "PUD1", 0xe60500e0) {
  3743. [ 0] = RCAR_GP_PIN(1, 0), /* SCIF_CLK */
  3744. [ 1] = RCAR_GP_PIN(1, 1), /* HRX0 */
  3745. [ 2] = RCAR_GP_PIN(1, 2), /* HSCK0 */
  3746. [ 3] = RCAR_GP_PIN(1, 3), /* HRTS0_N */
  3747. [ 4] = RCAR_GP_PIN(1, 4), /* HCTS0_N */
  3748. [ 5] = RCAR_GP_PIN(1, 5), /* HTX0 */
  3749. [ 6] = RCAR_GP_PIN(1, 6), /* MSIOF0_RXD */
  3750. [ 7] = RCAR_GP_PIN(1, 7), /* MSIOF0_TXD */
  3751. [ 8] = RCAR_GP_PIN(1, 8), /* MSIOF0_SCK */
  3752. [ 9] = RCAR_GP_PIN(1, 9), /* MSIOF0_SYNC */
  3753. [10] = RCAR_GP_PIN(1, 10), /* MSIOF0_SS1 */
  3754. [11] = RCAR_GP_PIN(1, 11), /* MSIOF0_SS2 */
  3755. [12] = RCAR_GP_PIN(1, 12), /* MSIOF1_RXD */
  3756. [13] = RCAR_GP_PIN(1, 13), /* MSIOF1_TXD */
  3757. [14] = RCAR_GP_PIN(1, 14), /* MSIOF1_SCK */
  3758. [15] = RCAR_GP_PIN(1, 15), /* MSIOF1_SYNC */
  3759. [16] = RCAR_GP_PIN(1, 16), /* MSIOF1_SS1 */
  3760. [17] = RCAR_GP_PIN(1, 17), /* MSIOF1_SS2 */
  3761. [18] = RCAR_GP_PIN(1, 18), /* MSIOF2_RXD */
  3762. [19] = RCAR_GP_PIN(1, 19), /* MSIOF2_TXD */
  3763. [20] = RCAR_GP_PIN(1, 20), /* MSIOF2_SCK */
  3764. [21] = RCAR_GP_PIN(1, 21), /* MSIOF2_SYNC */
  3765. [22] = RCAR_GP_PIN(1, 22), /* MSIOF2_SS1 */
  3766. [23] = RCAR_GP_PIN(1, 23), /* MSIOF2_SS2 */
  3767. [24] = RCAR_GP_PIN(1, 24), /* IRQ0 */
  3768. [25] = RCAR_GP_PIN(1, 25), /* IRQ1 */
  3769. [26] = RCAR_GP_PIN(1, 26), /* IRQ2 */
  3770. [27] = RCAR_GP_PIN(1, 27), /* IRQ3 */
  3771. [28] = RCAR_GP_PIN(1, 28), /* GP1_28 */
  3772. [29] = RCAR_GP_PIN(1, 29), /* GP1_29 */
  3773. [30] = RCAR_GP_PIN(1, 30), /* GP1_30 */
  3774. [31] = SH_PFC_PIN_NONE,
  3775. } },
  3776. { PINMUX_BIAS_REG("PUEN2", 0xe60508c0, "PUD2", 0xe60508e0) {
  3777. [ 0] = RCAR_GP_PIN(2, 0), /* IPC_CLKIN */
  3778. [ 1] = RCAR_GP_PIN(2, 1), /* IPC_CLKOUT */
  3779. [ 2] = RCAR_GP_PIN(2, 2), /* GP2_02 */
  3780. [ 3] = RCAR_GP_PIN(2, 3), /* GP2_03 */
  3781. [ 4] = RCAR_GP_PIN(2, 4), /* GP2_04 */
  3782. [ 5] = RCAR_GP_PIN(2, 5), /* GP2_05 */
  3783. [ 6] = RCAR_GP_PIN(2, 6), /* GP2_06 */
  3784. [ 7] = RCAR_GP_PIN(2, 7), /* GP2_07 */
  3785. [ 8] = RCAR_GP_PIN(2, 8), /* GP2_08 */
  3786. [ 9] = RCAR_GP_PIN(2, 9), /* GP2_09 */
  3787. [10] = RCAR_GP_PIN(2, 10), /* GP2_10 */
  3788. [11] = RCAR_GP_PIN(2, 11), /* GP2_11 */
  3789. [12] = RCAR_GP_PIN(2, 12), /* GP2_12 */
  3790. [13] = RCAR_GP_PIN(2, 13), /* GP2_13 */
  3791. [14] = RCAR_GP_PIN(2, 14), /* GP2_14 */
  3792. [15] = RCAR_GP_PIN(2, 15), /* GP2_15 */
  3793. [16] = RCAR_GP_PIN(2, 16), /* FXR_TXDA_A */
  3794. [17] = RCAR_GP_PIN(2, 17), /* RXDA_EXTFXR_A */
  3795. [18] = RCAR_GP_PIN(2, 18), /* FXR_TXDB */
  3796. [19] = RCAR_GP_PIN(2, 19), /* RXDB_EXTFXR */
  3797. [20] = RCAR_GP_PIN(2, 20), /* CLK_EXTFXR */
  3798. [21] = RCAR_GP_PIN(2, 21), /* TPU0TO0 */
  3799. [22] = RCAR_GP_PIN(2, 22), /* TPU0TO1 */
  3800. [23] = RCAR_GP_PIN(2, 23), /* TCLK1_A */
  3801. [24] = RCAR_GP_PIN(2, 24), /* TCLK2_A */
  3802. [25] = SH_PFC_PIN_NONE,
  3803. [26] = SH_PFC_PIN_NONE,
  3804. [27] = SH_PFC_PIN_NONE,
  3805. [28] = SH_PFC_PIN_NONE,
  3806. [29] = SH_PFC_PIN_NONE,
  3807. [30] = SH_PFC_PIN_NONE,
  3808. [31] = SH_PFC_PIN_NONE,
  3809. } },
  3810. { PINMUX_BIAS_REG("PUEN3", 0xe60588c0, "PUD3", 0xe60588e0) {
  3811. [ 0] = RCAR_GP_PIN(3, 0), /* CAN_CLK */
  3812. [ 1] = RCAR_GP_PIN(3, 1), /* CANFD0_TX */
  3813. [ 2] = RCAR_GP_PIN(3, 2), /* CANFD0_RX */
  3814. [ 3] = RCAR_GP_PIN(3, 3), /* CANFD1_TX */
  3815. [ 4] = RCAR_GP_PIN(3, 4), /* CANFD1_RX */
  3816. [ 5] = RCAR_GP_PIN(3, 5), /* CANFD2_TX */
  3817. [ 6] = RCAR_GP_PIN(3, 6), /* CANFD2_RX */
  3818. [ 7] = RCAR_GP_PIN(3, 7), /* CANFD3_TX */
  3819. [ 8] = RCAR_GP_PIN(3, 8), /* CANFD3_RX */
  3820. [ 9] = RCAR_GP_PIN(3, 9), /* CANFD4_TX */
  3821. [10] = RCAR_GP_PIN(3, 10), /* CANFD4_RX */
  3822. [11] = RCAR_GP_PIN(3, 11), /* CANFD5_TX */
  3823. [12] = RCAR_GP_PIN(3, 12), /* CANFD5_RX */
  3824. [13] = RCAR_GP_PIN(3, 13), /* CANFD6_TX */
  3825. [14] = RCAR_GP_PIN(3, 14), /* CANFD6_RX */
  3826. [15] = RCAR_GP_PIN(3, 15), /* CANFD7_TX */
  3827. [16] = RCAR_GP_PIN(3, 16), /* CANFD7_RX */
  3828. [17] = SH_PFC_PIN_NONE,
  3829. [18] = SH_PFC_PIN_NONE,
  3830. [19] = SH_PFC_PIN_NONE,
  3831. [20] = SH_PFC_PIN_NONE,
  3832. [21] = SH_PFC_PIN_NONE,
  3833. [22] = SH_PFC_PIN_NONE,
  3834. [23] = SH_PFC_PIN_NONE,
  3835. [24] = SH_PFC_PIN_NONE,
  3836. [25] = SH_PFC_PIN_NONE,
  3837. [26] = SH_PFC_PIN_NONE,
  3838. [27] = SH_PFC_PIN_NONE,
  3839. [28] = SH_PFC_PIN_NONE,
  3840. [29] = SH_PFC_PIN_NONE,
  3841. [30] = SH_PFC_PIN_NONE,
  3842. [31] = SH_PFC_PIN_NONE,
  3843. } },
  3844. { PINMUX_BIAS_REG("PUEN4", 0xe60600c0, "PUD4", 0xe60600e0) {
  3845. [ 0] = RCAR_GP_PIN(4, 0), /* AVB0_RX_CTL */
  3846. [ 1] = RCAR_GP_PIN(4, 1), /* AVB0_RXC */
  3847. [ 2] = RCAR_GP_PIN(4, 2), /* AVB0_RD0 */
  3848. [ 3] = RCAR_GP_PIN(4, 3), /* AVB0_RD1 */
  3849. [ 4] = RCAR_GP_PIN(4, 4), /* AVB0_RD2 */
  3850. [ 5] = RCAR_GP_PIN(4, 5), /* AVB0_RD3 */
  3851. [ 6] = RCAR_GP_PIN(4, 6), /* AVB0_TX_CTL */
  3852. [ 7] = RCAR_GP_PIN(4, 7), /* AVB0_TXC */
  3853. [ 8] = RCAR_GP_PIN(4, 8), /* AVB0_TD0 */
  3854. [ 9] = RCAR_GP_PIN(4, 9), /* AVB0_TD1 */
  3855. [10] = RCAR_GP_PIN(4, 10), /* AVB0_TD2 */
  3856. [11] = RCAR_GP_PIN(4, 11), /* AVB0_TD3 */
  3857. [12] = RCAR_GP_PIN(4, 12), /* AVB0_TXREFCLK */
  3858. [13] = RCAR_GP_PIN(4, 13), /* AVB0_MDIO */
  3859. [14] = RCAR_GP_PIN(4, 14), /* AVB0_MDC */
  3860. [15] = RCAR_GP_PIN(4, 15), /* AVB0_MAGIC */
  3861. [16] = RCAR_GP_PIN(4, 16), /* AVB0_PHY_INT */
  3862. [17] = RCAR_GP_PIN(4, 17), /* AVB0_LINK */
  3863. [18] = RCAR_GP_PIN(4, 18), /* AVB0_AVTP_MATCH */
  3864. [19] = RCAR_GP_PIN(4, 19), /* AVB0_AVTP_CAPTURE */
  3865. [20] = RCAR_GP_PIN(4, 20), /* AVB0_AVTP_PPS */
  3866. [21] = RCAR_GP_PIN(4, 21), /* PCIE0_CLKREQ_N */
  3867. [22] = RCAR_GP_PIN(4, 22), /* PCIE1_CLKREQ_N */
  3868. [23] = RCAR_GP_PIN(4, 23), /* PCIE2_CLKREQ_N */
  3869. [24] = RCAR_GP_PIN(4, 24), /* PCIE3_CLKREQ_N */
  3870. [25] = RCAR_GP_PIN(4, 25), /* AVS0 */
  3871. [26] = RCAR_GP_PIN(4, 26), /* AVS1 */
  3872. [27] = SH_PFC_PIN_NONE,
  3873. [28] = SH_PFC_PIN_NONE,
  3874. [29] = SH_PFC_PIN_NONE,
  3875. [30] = SH_PFC_PIN_NONE,
  3876. [31] = SH_PFC_PIN_NONE,
  3877. } },
  3878. { PINMUX_BIAS_REG("PUEN5", 0xe60608c0, "PUD5", 0xe60608e0) {
  3879. [ 0] = RCAR_GP_PIN(5, 0), /* AVB1_RX_CTL */
  3880. [ 1] = RCAR_GP_PIN(5, 1), /* AVB1_RXC */
  3881. [ 2] = RCAR_GP_PIN(5, 2), /* AVB1_RD0 */
  3882. [ 3] = RCAR_GP_PIN(5, 3), /* AVB1_RD1 */
  3883. [ 4] = RCAR_GP_PIN(5, 4), /* AVB1_RD2 */
  3884. [ 5] = RCAR_GP_PIN(5, 5), /* AVB1_RD3 */
  3885. [ 6] = RCAR_GP_PIN(5, 6), /* AVB1_TX_CTL */
  3886. [ 7] = RCAR_GP_PIN(5, 7), /* AVB1_TXC */
  3887. [ 8] = RCAR_GP_PIN(5, 8), /* AVB1_TD0 */
  3888. [ 9] = RCAR_GP_PIN(5, 9), /* AVB1_TD1 */
  3889. [10] = RCAR_GP_PIN(5, 10), /* AVB1_TD2 */
  3890. [11] = RCAR_GP_PIN(5, 11), /* AVB1_TD3 */
  3891. [12] = RCAR_GP_PIN(5, 12), /* AVB1_TXCREFCLK */
  3892. [13] = RCAR_GP_PIN(5, 13), /* AVB1_MDIO */
  3893. [14] = RCAR_GP_PIN(5, 14), /* AVB1_MDC */
  3894. [15] = RCAR_GP_PIN(5, 15), /* AVB1_MAGIC */
  3895. [16] = RCAR_GP_PIN(5, 16), /* AVB1_PHY_INT */
  3896. [17] = RCAR_GP_PIN(5, 17), /* AVB1_LINK */
  3897. [18] = RCAR_GP_PIN(5, 18), /* AVB1_AVTP_MATCH */
  3898. [19] = RCAR_GP_PIN(5, 19), /* AVB1_AVTP_CAPTURE */
  3899. [20] = RCAR_GP_PIN(5, 20), /* AVB1_AVTP_PPS */
  3900. [21] = SH_PFC_PIN_NONE,
  3901. [22] = SH_PFC_PIN_NONE,
  3902. [23] = SH_PFC_PIN_NONE,
  3903. [24] = SH_PFC_PIN_NONE,
  3904. [25] = SH_PFC_PIN_NONE,
  3905. [26] = SH_PFC_PIN_NONE,
  3906. [27] = SH_PFC_PIN_NONE,
  3907. [28] = SH_PFC_PIN_NONE,
  3908. [29] = SH_PFC_PIN_NONE,
  3909. [30] = SH_PFC_PIN_NONE,
  3910. [31] = SH_PFC_PIN_NONE,
  3911. } },
  3912. { PINMUX_BIAS_REG("PUEN6", 0xe60680c0, "PUD6", 0xe60680e0) {
  3913. [ 0] = RCAR_GP_PIN(6, 0), /* AVB2_RX_CTL */
  3914. [ 1] = RCAR_GP_PIN(6, 1), /* AVB2_RXC */
  3915. [ 2] = RCAR_GP_PIN(6, 2), /* AVB2_RD0 */
  3916. [ 3] = RCAR_GP_PIN(6, 3), /* AVB2_RD1 */
  3917. [ 4] = RCAR_GP_PIN(6, 4), /* AVB2_RD2 */
  3918. [ 5] = RCAR_GP_PIN(6, 5), /* AVB2_RD3 */
  3919. [ 6] = RCAR_GP_PIN(6, 6), /* AVB2_TX_CTL */
  3920. [ 7] = RCAR_GP_PIN(6, 7), /* AVB2_TXC */
  3921. [ 8] = RCAR_GP_PIN(6, 8), /* AVB2_TD0 */
  3922. [ 9] = RCAR_GP_PIN(6, 9), /* AVB2_TD1 */
  3923. [10] = RCAR_GP_PIN(6, 10), /* AVB2_TD2 */
  3924. [11] = RCAR_GP_PIN(6, 11), /* AVB2_TD3 */
  3925. [12] = RCAR_GP_PIN(6, 12), /* AVB2_TXCREFCLK */
  3926. [13] = RCAR_GP_PIN(6, 13), /* AVB2_MDIO */
  3927. [14] = RCAR_GP_PIN(6, 14), /* AVB2_MDC */
  3928. [15] = RCAR_GP_PIN(6, 15), /* AVB2_MAGIC */
  3929. [16] = RCAR_GP_PIN(6, 16), /* AVB2_PHY_INT */
  3930. [17] = RCAR_GP_PIN(6, 17), /* AVB2_LINK */
  3931. [18] = RCAR_GP_PIN(6, 18), /* AVB2_AVTP_MATCH */
  3932. [19] = RCAR_GP_PIN(6, 19), /* AVB2_AVTP_CAPTURE */
  3933. [20] = RCAR_GP_PIN(6, 20), /* AVB2_AVTP_PPS */
  3934. [21] = SH_PFC_PIN_NONE,
  3935. [22] = SH_PFC_PIN_NONE,
  3936. [23] = SH_PFC_PIN_NONE,
  3937. [24] = SH_PFC_PIN_NONE,
  3938. [25] = SH_PFC_PIN_NONE,
  3939. [26] = SH_PFC_PIN_NONE,
  3940. [27] = SH_PFC_PIN_NONE,
  3941. [28] = SH_PFC_PIN_NONE,
  3942. [29] = SH_PFC_PIN_NONE,
  3943. [30] = SH_PFC_PIN_NONE,
  3944. [31] = SH_PFC_PIN_NONE,
  3945. } },
  3946. { PINMUX_BIAS_REG("PUEN7", 0xe60688c0, "PUD7", 0xe60688e0) {
  3947. [ 0] = RCAR_GP_PIN(7, 0), /* AVB3_RX_CTL */
  3948. [ 1] = RCAR_GP_PIN(7, 1), /* AVB3_RXC */
  3949. [ 2] = RCAR_GP_PIN(7, 2), /* AVB3_RD0 */
  3950. [ 3] = RCAR_GP_PIN(7, 3), /* AVB3_RD1 */
  3951. [ 4] = RCAR_GP_PIN(7, 4), /* AVB3_RD2 */
  3952. [ 5] = RCAR_GP_PIN(7, 5), /* AVB3_RD3 */
  3953. [ 6] = RCAR_GP_PIN(7, 6), /* AVB3_TX_CTL */
  3954. [ 7] = RCAR_GP_PIN(7, 7), /* AVB3_TXC */
  3955. [ 8] = RCAR_GP_PIN(7, 8), /* AVB3_TD0 */
  3956. [ 9] = RCAR_GP_PIN(7, 9), /* AVB3_TD1 */
  3957. [10] = RCAR_GP_PIN(7, 10), /* AVB3_TD2 */
  3958. [11] = RCAR_GP_PIN(7, 11), /* AVB3_TD3 */
  3959. [12] = RCAR_GP_PIN(7, 12), /* AVB3_TXCREFCLK */
  3960. [13] = RCAR_GP_PIN(7, 13), /* AVB3_MDIO */
  3961. [14] = RCAR_GP_PIN(7, 14), /* AVB3_MDC */
  3962. [15] = RCAR_GP_PIN(7, 15), /* AVB3_MAGIC */
  3963. [16] = RCAR_GP_PIN(7, 16), /* AVB3_PHY_INT */
  3964. [17] = RCAR_GP_PIN(7, 17), /* AVB3_LINK */
  3965. [18] = RCAR_GP_PIN(7, 18), /* AVB3_AVTP_MATCH */
  3966. [19] = RCAR_GP_PIN(7, 19), /* AVB3_AVTP_CAPTURE */
  3967. [20] = RCAR_GP_PIN(7, 20), /* AVB3_AVTP_PPS */
  3968. [21] = SH_PFC_PIN_NONE,
  3969. [22] = SH_PFC_PIN_NONE,
  3970. [23] = SH_PFC_PIN_NONE,
  3971. [24] = SH_PFC_PIN_NONE,
  3972. [25] = SH_PFC_PIN_NONE,
  3973. [26] = SH_PFC_PIN_NONE,
  3974. [27] = SH_PFC_PIN_NONE,
  3975. [28] = SH_PFC_PIN_NONE,
  3976. [29] = SH_PFC_PIN_NONE,
  3977. [30] = SH_PFC_PIN_NONE,
  3978. [31] = SH_PFC_PIN_NONE,
  3979. } },
  3980. { PINMUX_BIAS_REG("PUEN8", 0xe60690c0, "PUD8", 0xe60690e0) {
  3981. [ 0] = RCAR_GP_PIN(8, 0), /* AVB4_RX_CTL */
  3982. [ 1] = RCAR_GP_PIN(8, 1), /* AVB4_RXC */
  3983. [ 2] = RCAR_GP_PIN(8, 2), /* AVB4_RD0 */
  3984. [ 3] = RCAR_GP_PIN(8, 3), /* AVB4_RD1 */
  3985. [ 4] = RCAR_GP_PIN(8, 4), /* AVB4_RD2 */
  3986. [ 5] = RCAR_GP_PIN(8, 5), /* AVB4_RD3 */
  3987. [ 6] = RCAR_GP_PIN(8, 6), /* AVB4_TX_CTL */
  3988. [ 7] = RCAR_GP_PIN(8, 7), /* AVB4_TXC */
  3989. [ 8] = RCAR_GP_PIN(8, 8), /* AVB4_TD0 */
  3990. [ 9] = RCAR_GP_PIN(8, 9), /* AVB4_TD1 */
  3991. [10] = RCAR_GP_PIN(8, 10), /* AVB4_TD2 */
  3992. [11] = RCAR_GP_PIN(8, 11), /* AVB4_TD3 */
  3993. [12] = RCAR_GP_PIN(8, 12), /* AVB4_TXCREFCLK */
  3994. [13] = RCAR_GP_PIN(8, 13), /* AVB4_MDIO */
  3995. [14] = RCAR_GP_PIN(8, 14), /* AVB4_MDC */
  3996. [15] = RCAR_GP_PIN(8, 15), /* AVB4_MAGIC */
  3997. [16] = RCAR_GP_PIN(8, 16), /* AVB4_PHY_INT */
  3998. [17] = RCAR_GP_PIN(8, 17), /* AVB4_LINK */
  3999. [18] = RCAR_GP_PIN(8, 18), /* AVB4_AVTP_MATCH */
  4000. [19] = RCAR_GP_PIN(8, 19), /* AVB4_AVTP_CAPTURE */
  4001. [20] = RCAR_GP_PIN(8, 20), /* AVB4_AVTP_PPS */
  4002. [21] = SH_PFC_PIN_NONE,
  4003. [22] = SH_PFC_PIN_NONE,
  4004. [23] = SH_PFC_PIN_NONE,
  4005. [24] = SH_PFC_PIN_NONE,
  4006. [25] = SH_PFC_PIN_NONE,
  4007. [26] = SH_PFC_PIN_NONE,
  4008. [27] = SH_PFC_PIN_NONE,
  4009. [28] = SH_PFC_PIN_NONE,
  4010. [29] = SH_PFC_PIN_NONE,
  4011. [30] = SH_PFC_PIN_NONE,
  4012. [31] = SH_PFC_PIN_NONE,
  4013. } },
  4014. { PINMUX_BIAS_REG("PUEN9", 0xe60698c0, "PUD9", 0xe60698e0) {
  4015. [ 0] = RCAR_GP_PIN(9, 0), /* AVB5_RX_CTL */
  4016. [ 1] = RCAR_GP_PIN(9, 1), /* AVB5_RXC */
  4017. [ 2] = RCAR_GP_PIN(9, 2), /* AVB5_RD0 */
  4018. [ 3] = RCAR_GP_PIN(9, 3), /* AVB5_RD1 */
  4019. [ 4] = RCAR_GP_PIN(9, 4), /* AVB5_RD2 */
  4020. [ 5] = RCAR_GP_PIN(9, 5), /* AVB5_RD3 */
  4021. [ 6] = RCAR_GP_PIN(9, 6), /* AVB5_TX_CTL */
  4022. [ 7] = RCAR_GP_PIN(9, 7), /* AVB5_TXC */
  4023. [ 8] = RCAR_GP_PIN(9, 8), /* AVB5_TD0 */
  4024. [ 9] = RCAR_GP_PIN(9, 9), /* AVB5_TD1 */
  4025. [10] = RCAR_GP_PIN(9, 10), /* AVB5_TD2 */
  4026. [11] = RCAR_GP_PIN(9, 11), /* AVB5_TD3 */
  4027. [12] = RCAR_GP_PIN(9, 12), /* AVB5_TXCREFCLK */
  4028. [13] = RCAR_GP_PIN(9, 13), /* AVB5_MDIO */
  4029. [14] = RCAR_GP_PIN(9, 14), /* AVB5_MDC */
  4030. [15] = RCAR_GP_PIN(9, 15), /* AVB5_MAGIC */
  4031. [16] = RCAR_GP_PIN(9, 16), /* AVB5_PHY_INT */
  4032. [17] = RCAR_GP_PIN(9, 17), /* AVB5_LINK */
  4033. [18] = RCAR_GP_PIN(9, 18), /* AVB5_AVTP_MATCH */
  4034. [19] = RCAR_GP_PIN(9, 19), /* AVB5_AVTP_CAPTURE */
  4035. [20] = RCAR_GP_PIN(9, 20), /* AVB5_AVTP_PPS */
  4036. [21] = SH_PFC_PIN_NONE,
  4037. [22] = SH_PFC_PIN_NONE,
  4038. [23] = SH_PFC_PIN_NONE,
  4039. [24] = SH_PFC_PIN_NONE,
  4040. [25] = SH_PFC_PIN_NONE,
  4041. [26] = SH_PFC_PIN_NONE,
  4042. [27] = SH_PFC_PIN_NONE,
  4043. [28] = SH_PFC_PIN_NONE,
  4044. [29] = SH_PFC_PIN_NONE,
  4045. [30] = SH_PFC_PIN_NONE,
  4046. [31] = SH_PFC_PIN_NONE,
  4047. } },
  4048. { /* sentinel */ },
  4049. };
  4050. static const struct sh_pfc_soc_operations r8a779a0_pfc_ops = {
  4051. .pin_to_pocctrl = r8a779a0_pin_to_pocctrl,
  4052. .get_bias = rcar_pinmux_get_bias,
  4053. .set_bias = rcar_pinmux_set_bias,
  4054. };
  4055. const struct sh_pfc_soc_info r8a779a0_pinmux_info = {
  4056. .name = "r8a779a0_pfc",
  4057. .ops = &r8a779a0_pfc_ops,
  4058. .unlock_reg = 0x1ff, /* PMMRn mask */
  4059. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4060. .pins = pinmux_pins,
  4061. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4062. .groups = pinmux_groups,
  4063. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4064. .functions = pinmux_functions,
  4065. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4066. .cfg_regs = pinmux_config_regs,
  4067. .drive_regs = pinmux_drive_regs,
  4068. .bias_regs = pinmux_bias_regs,
  4069. .ioctrl_regs = pinmux_ioctrl_regs,
  4070. .pinmux_data = pinmux_data,
  4071. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  4072. };