pfc-r8a7794.c 180 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a7794/r8a7745 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2014-2015 Renesas Electronics Corporation
  6. * Copyright (C) 2015 Renesas Solutions Corp.
  7. * Copyright (C) 2015-2017 Cogent Embedded, Inc. <[email protected]>
  8. */
  9. #include <linux/errno.h>
  10. #include <linux/kernel.h>
  11. #include <linux/sys_soc.h>
  12. #include "core.h"
  13. #include "sh_pfc.h"
  14. #define CPU_ALL_GP(fn, sfx) \
  15. PORT_GP_CFG_32(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  16. PORT_GP_CFG_26(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  17. PORT_GP_CFG_32(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  18. PORT_GP_CFG_32(3, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  19. PORT_GP_CFG_32(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  20. PORT_GP_CFG_7(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  21. PORT_GP_1(5, 7, fn, sfx), \
  22. PORT_GP_1(5, 8, fn, sfx), \
  23. PORT_GP_1(5, 9, fn, sfx), \
  24. PORT_GP_CFG_1(5, 10, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  25. PORT_GP_CFG_1(5, 11, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  26. PORT_GP_CFG_1(5, 12, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  27. PORT_GP_CFG_1(5, 13, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  28. PORT_GP_CFG_1(5, 14, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  29. PORT_GP_CFG_1(5, 15, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  30. PORT_GP_CFG_1(5, 16, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  31. PORT_GP_CFG_1(5, 17, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  32. PORT_GP_CFG_1(5, 18, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  33. PORT_GP_CFG_1(5, 19, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  34. PORT_GP_CFG_1(5, 20, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  35. PORT_GP_CFG_1(5, 21, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  36. PORT_GP_CFG_1(5, 22, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  37. PORT_GP_CFG_1(5, 23, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  38. PORT_GP_1(5, 24, fn, sfx), \
  39. PORT_GP_1(5, 25, fn, sfx), \
  40. PORT_GP_1(5, 26, fn, sfx), \
  41. PORT_GP_1(5, 27, fn, sfx), \
  42. PORT_GP_CFG_1(6, 0, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  43. PORT_GP_CFG_1(6, 1, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  44. PORT_GP_CFG_1(6, 2, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  45. PORT_GP_CFG_1(6, 3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  46. PORT_GP_CFG_1(6, 4, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  47. PORT_GP_CFG_1(6, 5, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  48. PORT_GP_CFG_1(6, 6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  49. PORT_GP_CFG_1(6, 7, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  50. PORT_GP_CFG_1(6, 8, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  51. PORT_GP_CFG_1(6, 9, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  52. PORT_GP_CFG_1(6, 10, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  53. PORT_GP_CFG_1(6, 11, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  54. PORT_GP_CFG_1(6, 12, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  55. PORT_GP_CFG_1(6, 13, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  56. PORT_GP_CFG_1(6, 14, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  57. PORT_GP_CFG_1(6, 15, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  58. PORT_GP_CFG_1(6, 16, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  59. PORT_GP_CFG_1(6, 17, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  60. PORT_GP_CFG_1(6, 18, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  61. PORT_GP_CFG_1(6, 19, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  62. PORT_GP_CFG_1(6, 20, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  63. PORT_GP_CFG_1(6, 21, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  64. PORT_GP_CFG_1(6, 22, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  65. PORT_GP_CFG_1(6, 23, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  66. PORT_GP_CFG_1(6, 24, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  67. PORT_GP_CFG_1(6, 25, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
  68. #define CPU_ALL_NOGP(fn) \
  69. PIN_NOGP_CFG(ASEBRK_N_ACK, "ASEBRK#/ACK", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
  70. PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
  71. PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
  72. PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
  73. PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
  74. enum {
  75. PINMUX_RESERVED = 0,
  76. PINMUX_DATA_BEGIN,
  77. GP_ALL(DATA),
  78. PINMUX_DATA_END,
  79. PINMUX_FUNCTION_BEGIN,
  80. GP_ALL(FN),
  81. /* GPSR0 */
  82. FN_IP0_23_22, FN_IP0_24, FN_IP0_25, FN_IP0_27_26, FN_IP0_29_28,
  83. FN_IP0_31_30, FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6,
  84. FN_IP1_10_8, FN_IP1_12_11, FN_IP1_14_13, FN_IP1_17_15, FN_IP1_19_18,
  85. FN_IP1_21_20, FN_IP1_23_22, FN_IP1_24, FN_A2, FN_IP1_26, FN_IP1_27,
  86. FN_IP1_29_28, FN_IP1_31_30, FN_IP2_1_0, FN_IP2_3_2, FN_IP2_5_4,
  87. FN_IP2_7_6, FN_IP2_9_8, FN_IP2_11_10, FN_IP2_13_12, FN_IP2_15_14,
  88. FN_IP2_17_16,
  89. /* GPSR1 */
  90. FN_IP2_20_18, FN_IP2_23_21, FN_IP2_26_24, FN_IP2_29_27, FN_IP2_31_30,
  91. FN_IP3_1_0, FN_IP3_3_2, FN_IP3_5_4, FN_IP3_7_6, FN_IP3_9_8, FN_IP3_10,
  92. FN_IP3_11, FN_IP3_12, FN_IP3_14_13, FN_IP3_17_15, FN_IP3_20_18,
  93. FN_IP3_23_21, FN_IP3_26_24, FN_IP3_29_27, FN_IP3_30, FN_IP3_31,
  94. FN_WE0_N, FN_WE1_N, FN_IP4_1_0 , FN_IP7_31, FN_DACK0,
  95. /* GPSR2 */
  96. FN_IP4_4_2, FN_IP4_7_5, FN_IP4_9_8, FN_IP4_11_10, FN_IP4_13_12,
  97. FN_IP4_15_14, FN_IP4_17_16, FN_IP4_19_18, FN_IP4_22_20, FN_IP4_25_23,
  98. FN_IP4_27_26, FN_IP4_29_28, FN_IP4_31_30, FN_IP5_1_0, FN_IP5_3_2,
  99. FN_IP5_5_4, FN_IP5_8_6, FN_IP5_11_9, FN_IP5_13_12, FN_IP5_15_14,
  100. FN_IP5_17_16, FN_IP5_19_18, FN_IP5_21_20, FN_IP5_23_22, FN_IP5_25_24,
  101. FN_IP5_27_26, FN_IP5_29_28, FN_IP5_31_30, FN_IP6_1_0, FN_IP6_3_2,
  102. FN_IP6_5_4, FN_IP6_7_6,
  103. /* GPSR3 */
  104. FN_IP6_8, FN_IP6_9, FN_IP6_10, FN_IP6_11, FN_IP6_12, FN_IP6_13,
  105. FN_IP6_14, FN_IP6_15, FN_IP6_16, FN_IP6_19_17, FN_IP6_22_20,
  106. FN_IP6_25_23, FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3,
  107. FN_IP7_8_6, FN_IP7_11_9, FN_IP7_14_12, FN_IP7_17_15, FN_IP7_20_18,
  108. FN_IP7_23_21, FN_IP7_26_24, FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3,
  109. FN_IP8_8_6, FN_IP8_11_9, FN_IP8_14_12, FN_IP8_16_15, FN_IP8_19_17,
  110. FN_IP8_22_20,
  111. /* GPSR4 */
  112. FN_IP8_25_23, FN_IP8_28_26, FN_IP8_31_29, FN_IP9_2_0, FN_IP9_5_3,
  113. FN_IP9_8_6, FN_IP9_11_9, FN_IP9_14_12, FN_IP9_16_15, FN_IP9_18_17,
  114. FN_IP9_21_19, FN_IP9_24_22, FN_IP9_27_25, FN_IP9_30_28, FN_IP10_2_0,
  115. FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
  116. FN_IP10_20_18, FN_IP10_23_21, FN_IP10_26_24, FN_IP10_29_27,
  117. FN_IP10_31_30, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_7_6, FN_IP11_10_8,
  118. FN_IP11_13_11, FN_IP11_15_14, FN_IP11_17_16,
  119. /* GPSR5 */
  120. FN_IP11_20_18, FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
  121. FN_IP12_5_3, FN_IP12_8_6, FN_IP12_10_9, FN_IP12_12_11, FN_IP12_14_13,
  122. FN_IP12_17_15, FN_IP12_20_18, FN_IP12_23_21, FN_IP12_26_24,
  123. FN_IP12_29_27, FN_IP13_2_0, FN_IP13_5_3, FN_IP13_8_6, FN_IP13_11_9,
  124. FN_IP13_14_12, FN_IP13_17_15, FN_IP13_20_18, FN_IP13_23_21,
  125. FN_IP13_26_24, FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN, FN_USB1_OVC,
  126. /* GPSR6 */
  127. FN_SD0_CLK, FN_SD0_CMD, FN_SD0_DATA0, FN_SD0_DATA1, FN_SD0_DATA2,
  128. FN_SD0_DATA3, FN_SD0_CD, FN_SD0_WP, FN_SD1_CLK, FN_SD1_CMD,
  129. FN_SD1_DATA0, FN_SD1_DATA1, FN_SD1_DATA2, FN_SD1_DATA3, FN_IP0_0,
  130. FN_IP0_9_8, FN_IP0_10, FN_IP0_11, FN_IP0_12, FN_IP0_13, FN_IP0_14,
  131. FN_IP0_15, FN_IP0_16, FN_IP0_17, FN_IP0_19_18, FN_IP0_21_20,
  132. /* IPSR0 */
  133. FN_SD1_CD, FN_CAN0_RX, FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, FN_MMC_CLK,
  134. FN_SD2_CLK, FN_MMC_CMD, FN_SD2_CMD, FN_MMC_D0, FN_SD2_DATA0, FN_MMC_D1,
  135. FN_SD2_DATA1, FN_MMC_D2, FN_SD2_DATA2, FN_MMC_D3, FN_SD2_DATA3,
  136. FN_MMC_D4, FN_SD2_CD, FN_MMC_D5, FN_SD2_WP, FN_MMC_D6, FN_SCIF0_RXD,
  137. FN_I2C2_SCL_B, FN_CAN1_RX, FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B,
  138. FN_CAN1_TX, FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, FN_D1, FN_SCIFA3_RXD_B,
  139. FN_D2, FN_SCIFA3_TXD_B, FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, FN_D4,
  140. FN_I2C3_SDA_B, FN_SCIF5_TXD_B, FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D,
  141. /* IPSR1 */
  142. FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D,
  143. FN_D7, FN_IRQ3, FN_TCLK1, FN_PWM6_B,
  144. FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B,
  145. FN_D9, FN_HSCIF2_HTX, FN_I2C1_SDA_B,
  146. FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
  147. FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D,
  148. FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D,
  149. FN_D13, FN_SCIFA1_SCK, FN_PWM2_C, FN_TCLK2_B,
  150. FN_D14, FN_SCIFA1_RXD, FN_I2C5_SCL_B,
  151. FN_D15, FN_SCIFA1_TXD, FN_I2C5_SDA_B,
  152. FN_A0, FN_SCIFB1_SCK, FN_PWM3_B,
  153. FN_A1, FN_SCIFB1_TXD,
  154. FN_A3, FN_SCIFB0_SCK,
  155. FN_A4, FN_SCIFB0_TXD,
  156. FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C,
  157. FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C,
  158. /* IPSR2 */
  159. FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B,
  160. FN_A8, FN_MSIOF1_RXD, FN_SCIFA0_RXD_B,
  161. FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B,
  162. FN_A10, FN_MSIOF1_SCK, FN_IIC0_SCL_B,
  163. FN_A11, FN_MSIOF1_SYNC, FN_IIC0_SDA_B,
  164. FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B,
  165. FN_A13, FN_MSIOF1_SS2, FN_SCIFA5_TXD_B,
  166. FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N,
  167. FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1,
  168. FN_A16, FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN, FN_CAN_CLK_C,
  169. FN_TPUTO2_B,
  170. FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B,
  171. FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E, FN_CAN1_TX_B,
  172. FN_A19, FN_MSIOF2_SS2, FN_PWM4, FN_TPUTO2,
  173. FN_A20, FN_SPCLK,
  174. /* IPSR3 */
  175. FN_A21, FN_MOSI_IO0,
  176. FN_A22, FN_MISO_IO1, FN_ATADIR1_N,
  177. FN_A23, FN_IO2, FN_ATAWR1_N,
  178. FN_A24, FN_IO3, FN_EX_WAIT2,
  179. FN_A25, FN_SSL, FN_ATARD1_N,
  180. FN_CS0_N, FN_VI1_DATA8,
  181. FN_CS1_N_A26, FN_VI1_DATA9,
  182. FN_EX_CS0_N, FN_VI1_DATA10,
  183. FN_EX_CS1_N, FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11,
  184. FN_EX_CS2_N, FN_PWM0, FN_SCIF4_RXD_C, FN_TS_SDATA_B, FN_TPUTO3,
  185. FN_SCIFB2_TXD,
  186. FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B, FN_BPFCLK,
  187. FN_SCIFB2_SCK,
  188. FN_EX_CS4_N, FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B, FN_FMCLK,
  189. FN_SCIFB2_CTS_N,
  190. FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E, FN_TS_SPSYNC_B, FN_FMIN,
  191. FN_SCIFB2_RTS_N,
  192. FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N,
  193. FN_RD_N, FN_ATACS11_N,
  194. FN_RD_WR_N, FN_ATAG1_N,
  195. /* IPSR4 */
  196. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK,
  197. FN_DU0_DR0, FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D,
  198. FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D,
  199. FN_DU0_DR2, FN_LCDOUT18,
  200. FN_DU0_DR3, FN_LCDOUT19,
  201. FN_DU0_DR4, FN_LCDOUT20,
  202. FN_DU0_DR5, FN_LCDOUT21,
  203. FN_DU0_DR6, FN_LCDOUT22,
  204. FN_DU0_DR7, FN_LCDOUT23,
  205. FN_DU0_DG0, FN_LCDOUT8, FN_SCIFA0_RXD_C, FN_I2C3_SCL_D,
  206. FN_DU0_DG1, FN_LCDOUT9, FN_SCIFA0_TXD_C, FN_I2C3_SDA_D,
  207. FN_DU0_DG2, FN_LCDOUT10,
  208. FN_DU0_DG3, FN_LCDOUT11,
  209. FN_DU0_DG4, FN_LCDOUT12,
  210. /* IPSR5 */
  211. FN_DU0_DG5, FN_LCDOUT13,
  212. FN_DU0_DG6, FN_LCDOUT14,
  213. FN_DU0_DG7, FN_LCDOUT15,
  214. FN_DU0_DB0, FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D, FN_CAN0_RX_C,
  215. FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D, FN_CAN0_TX_C,
  216. FN_DU0_DB2, FN_LCDOUT2,
  217. FN_DU0_DB3, FN_LCDOUT3,
  218. FN_DU0_DB4, FN_LCDOUT4,
  219. FN_DU0_DB5, FN_LCDOUT5,
  220. FN_DU0_DB6, FN_LCDOUT6,
  221. FN_DU0_DB7, FN_LCDOUT7,
  222. FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
  223. FN_DU0_DOTCLKOUT0, FN_QCLK,
  224. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE,
  225. FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
  226. /* IPSR6 */
  227. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  228. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE,
  229. FN_DU0_DISP, FN_QPOLA,
  230. FN_DU0_CDE, FN_QPOLB,
  231. FN_VI0_CLK, FN_AVB_RX_CLK,
  232. FN_VI0_DATA0_VI0_B0, FN_AVB_RX_DV,
  233. FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0,
  234. FN_VI0_DATA2_VI0_B2, FN_AVB_RXD1,
  235. FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2,
  236. FN_VI0_DATA4_VI0_B4, FN_AVB_RXD3,
  237. FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4,
  238. FN_VI0_DATA6_VI0_B6, FN_AVB_RXD5,
  239. FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6,
  240. FN_VI0_CLKENB, FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C, FN_AVB_RXD7,
  241. FN_VI0_FIELD, FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C, FN_AVB_RX_ER,
  242. FN_VI0_HSYNC_N, FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C, FN_AVB_COL,
  243. FN_VI0_VSYNC_N, FN_SCIF0_TXD_B, FN_I2C0_SDA_C, FN_AUDIO_CLKOUT_B,
  244. FN_AVB_TX_EN,
  245. FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_I2C5_SCL_D, FN_AVB_TX_CLK,
  246. FN_ADIDATA,
  247. /* IPSR7 */
  248. FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_I2C5_SDA_D, FN_AVB_TXD0,
  249. FN_ADICS_SAMP,
  250. FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B, FN_CAN0_RX_B, FN_AVB_TXD1,
  251. FN_ADICLK,
  252. FN_ETH_RXD0, FN_VI0_G3, FN_MSIOF2_SYNC_B, FN_CAN0_TX_B, FN_AVB_TXD2,
  253. FN_ADICHS0,
  254. FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D, FN_AVB_TXD3,
  255. FN_ADICHS1,
  256. FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D, FN_AVB_TXD4,
  257. FN_ADICHS2,
  258. FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C, FN_AVB_TXD5, FN_SSI_SCK5_B,
  259. FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C, FN_IIC0_SCL_D, FN_AVB_TXD6,
  260. FN_SSI_WS5_B,
  261. FN_ETH_TX_EN, FN_VI0_R0, FN_SCIF2_TXD_C, FN_IIC0_SDA_D, FN_AVB_TXD7,
  262. FN_SSI_SDATA5_B,
  263. FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER, FN_SSI_SCK6_B,
  264. FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E, FN_AVB_GTX_CLK,
  265. FN_SSI_WS6_B,
  266. FN_DREQ0_N, FN_SCIFB1_RXD,
  267. /* IPSR8 */
  268. FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E, FN_AVB_MDC,
  269. FN_SSI_SDATA6_B,
  270. FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C, FN_AUDIO_CLKA_B, FN_AVB_MDIO,
  271. FN_SSI_SCK78_B,
  272. FN_HSCIF0_HTX, FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B, FN_AVB_LINK,
  273. FN_SSI_WS78_B,
  274. FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E,
  275. FN_AVB_MAGIC, FN_SSI_SDATA7_B,
  276. FN_HSCIF0_HRTS_N, FN_VI0_R7, FN_SCIF0_TXD_D, FN_I2C0_SDA_E,
  277. FN_AVB_PHY_INT, FN_SSI_SDATA8_B,
  278. FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B,
  279. FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B, FN_AVB_GTXREFCLK,
  280. FN_CAN1_RX_D, FN_TPUTO0_B,
  281. FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0, FN_CAN_CLK, FN_DVC_MUTE,
  282. FN_CAN1_TX_D,
  283. FN_I2C1_SCL, FN_SCIF4_RXD, FN_PWM5_B, FN_DU1_DR0, FN_TS_SDATA_D,
  284. FN_TPUTO1_B,
  285. FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1, FN_TS_SCK_D,
  286. FN_BPFCLK_C,
  287. FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C, FN_DU1_DR2, FN_TS_SDEN_D,
  288. FN_FMCLK_C,
  289. /* IPSR9 */
  290. FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3, FN_TS_SPSYNC_D,
  291. FN_FMIN_C,
  292. FN_MSIOF0_SCK, FN_IRQ0, FN_TS_SDATA, FN_DU1_DR4, FN_TPUTO1_C,
  293. FN_MSIOF0_SYNC, FN_PWM1, FN_TS_SCK, FN_DU1_DR5, FN_BPFCLK_B,
  294. FN_MSIOF0_SS1, FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6, FN_FMCLK_B,
  295. FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7, FN_FMIN_B,
  296. FN_HSCIF1_HRX, FN_I2C4_SCL, FN_PWM6, FN_DU1_DG0,
  297. FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1,
  298. FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2, FN_REMOCON_B,
  299. FN_SPEEDIN_B,
  300. FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK, FN_DU1_DG3, FN_SSI_SCK1_B,
  301. FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4, FN_SSI_WS1_B,
  302. FN_SCIF1_SCK, FN_PWM3, FN_TCLK2, FN_DU1_DG5, FN_SSI_SDATA1_B,
  303. /* IPSR10 */
  304. FN_SCIF1_RXD, FN_I2C5_SCL, FN_DU1_DG6, FN_SSI_SCK2_B,
  305. FN_SCIF1_TXD, FN_I2C5_SDA, FN_DU1_DG7, FN_SSI_WS2_B,
  306. FN_SCIF2_RXD, FN_IIC0_SCL, FN_DU1_DB0, FN_SSI_SDATA2_B,
  307. FN_SCIF2_TXD, FN_IIC0_SDA, FN_DU1_DB1, FN_SSI_SCK9_B,
  308. FN_SCIF2_SCK, FN_IRQ1, FN_DU1_DB2, FN_SSI_WS9_B,
  309. FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3, FN_SSI_SDATA9_B,
  310. FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4, FN_AUDIO_CLKA_C,
  311. FN_SSI_SCK4_B,
  312. FN_SCIF3_TXD, FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5, FN_AUDIO_CLKB_C,
  313. FN_SSI_WS4_B,
  314. FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6, FN_AUDIO_CLKC_C,
  315. FN_SSI_SDATA4_B,
  316. FN_I2C2_SDA, FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
  317. FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN,
  318. /* IPSR11 */
  319. FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0,
  320. FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C, FN_DU1_DOTCLKOUT1,
  321. FN_SSI_SCK6, FN_SCIFA1_SCK_B, FN_DU1_EXHSYNC_DU1_HSYNC,
  322. FN_SSI_WS6, FN_SCIFA1_RXD_B, FN_I2C4_SCL_C, FN_DU1_EXVSYNC_DU1_VSYNC,
  323. FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C,
  324. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
  325. FN_SSI_SCK78, FN_SCIFA2_SCK_B, FN_I2C5_SDA_C, FN_DU1_DISP,
  326. FN_SSI_WS78, FN_SCIFA2_RXD_B, FN_I2C5_SCL_C, FN_DU1_CDE,
  327. FN_SSI_SDATA7, FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D,
  328. FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B,
  329. FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D, FN_ADICS_SAMP_B,
  330. FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B, FN_ADICLK_B,
  331. /* IPSR12 */
  332. FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B,
  333. FN_DREQ1_N_B,
  334. FN_SSI_WS34, FN_MSIOF1_SS1_B, FN_SCIFA1_RXD_C, FN_ADICHS1_B,
  335. FN_CAN1_RX_C, FN_DACK1_B,
  336. FN_SSI_SDATA3, FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B,
  337. FN_CAN1_TX_C, FN_DREQ2_N,
  338. FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, FN_SSI_WS4, FN_MLB_SIG, FN_IECLK_B,
  339. FN_SSI_SDATA4, FN_MLB_DAT, FN_IERX_B,
  340. FN_SSI_SDATA8, FN_SCIF1_SCK_B, FN_PWM1_B, FN_IRQ9, FN_REMOCON,
  341. FN_DACK2, FN_ETH_MDIO_B,
  342. FN_SSI_SCK1, FN_SCIF1_RXD_B, FN_IIC0_SCL_C, FN_VI1_CLK, FN_CAN0_RX_D,
  343. FN_ETH_CRS_DV_B,
  344. FN_SSI_WS1, FN_SCIF1_TXD_B, FN_IIC0_SDA_C, FN_VI1_DATA0, FN_CAN0_TX_D,
  345. FN_ETH_RX_ER_B,
  346. FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_VI1_DATA1, FN_ATAWR0_N,
  347. FN_ETH_RXD0_B,
  348. FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2, FN_ATAG0_N, FN_ETH_RXD1_B,
  349. /* IPSR13 */
  350. FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3,
  351. FN_ATACS00_N, FN_ETH_LINK_B,
  352. FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B, FN_SCIFA0_TXD_D, FN_VI1_DATA4,
  353. FN_ATACS10_N, FN_ETH_REFCLK_B,
  354. FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5, FN_EX_WAIT1,
  355. FN_ETH_TXD1_B,
  356. FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E, FN_VI1_DATA6, FN_ATARD0_N,
  357. FN_ETH_TX_EN_B,
  358. FN_SSI_SDATA9, FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7,
  359. FN_ATADIR0_N, FN_ETH_MAGIC_B,
  360. FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D, FN_VI1_CLKENB,
  361. FN_TS_SDATA_C, FN_ETH_TXD0_B,
  362. FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD,
  363. FN_TS_SCK_C, FN_BPFCLK_E, FN_ETH_MDC_B,
  364. FN_AUDIO_CLKC, FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N,
  365. FN_TS_SDEN_C, FN_FMCLK_E,
  366. FN_AUDIO_CLKOUT, FN_I2C4_SDA_B, FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N,
  367. FN_TS_SPSYNC_C, FN_FMIN_E,
  368. /* MOD_SEL */
  369. FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3,
  370. FN_SEL_CAN_0, FN_SEL_CAN_1, FN_SEL_CAN_2, FN_SEL_CAN_3,
  371. FN_SEL_DARC_0, FN_SEL_DARC_1, FN_SEL_DARC_2, FN_SEL_DARC_3,
  372. FN_SEL_DARC_4,
  373. FN_SEL_ETH_0, FN_SEL_ETH_1,
  374. FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
  375. FN_SEL_I2C00_4,
  376. FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
  377. FN_SEL_I2C01_4,
  378. FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
  379. FN_SEL_I2C02_4,
  380. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
  381. FN_SEL_I2C03_4,
  382. FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
  383. FN_SEL_I2C04_4,
  384. FN_SEL_I2C05_0, FN_SEL_I2C05_1, FN_SEL_I2C05_2, FN_SEL_I2C05_3,
  385. /* MOD_SEL2 */
  386. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  387. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, FN_SEL_IIC0_3,
  388. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_MSI1_0, FN_SEL_MSI1_1,
  389. FN_SEL_MSI2_0, FN_SEL_MSI2_1, FN_SEL_RAD_0, FN_SEL_RAD_1,
  390. FN_SEL_RCN_0, FN_SEL_RCN_1, FN_SEL_RSP_0, FN_SEL_RSP_1,
  391. FN_SEL_SCIFA0_0, FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2, FN_SEL_SCIFA0_3,
  392. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  393. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1,
  394. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, FN_SEL_SCIFA4_3,
  395. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, FN_SEL_SCIFA5_3,
  396. FN_SEL_TMU_0, FN_SEL_TMU_1,
  397. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  398. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  399. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  400. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  401. /* MOD_SEL3 */
  402. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  403. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF2_0,
  404. FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF3_0, FN_SEL_SCIF3_1,
  405. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  406. FN_SEL_SCIF4_4, FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2,
  407. FN_SEL_SCIF5_3, FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI2_0,
  408. FN_SEL_SSI2_1, FN_SEL_SSI4_0, FN_SEL_SSI4_1, FN_SEL_SSI5_0,
  409. FN_SEL_SSI5_1, FN_SEL_SSI6_0, FN_SEL_SSI6_1, FN_SEL_SSI7_0,
  410. FN_SEL_SSI7_1, FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI9_0,
  411. FN_SEL_SSI9_1,
  412. PINMUX_FUNCTION_END,
  413. PINMUX_MARK_BEGIN,
  414. A2_MARK, WE0_N_MARK, WE1_N_MARK, DACK0_MARK,
  415. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  416. SD0_CLK_MARK, SD0_CMD_MARK, SD0_DATA0_MARK, SD0_DATA1_MARK,
  417. SD0_DATA2_MARK, SD0_DATA3_MARK, SD0_CD_MARK, SD0_WP_MARK,
  418. SD1_CLK_MARK, SD1_CMD_MARK, SD1_DATA0_MARK, SD1_DATA1_MARK,
  419. SD1_DATA2_MARK, SD1_DATA3_MARK,
  420. /* IPSR0 */
  421. SD1_CD_MARK, CAN0_RX_MARK, SD1_WP_MARK, IRQ7_MARK, CAN0_TX_MARK,
  422. MMC_CLK_MARK, SD2_CLK_MARK, MMC_CMD_MARK, SD2_CMD_MARK, MMC_D0_MARK,
  423. SD2_DATA0_MARK, MMC_D1_MARK, SD2_DATA1_MARK, MMC_D2_MARK,
  424. SD2_DATA2_MARK, MMC_D3_MARK, SD2_DATA3_MARK, MMC_D4_MARK, SD2_CD_MARK,
  425. MMC_D5_MARK, SD2_WP_MARK, MMC_D6_MARK, SCIF0_RXD_MARK, I2C2_SCL_B_MARK,
  426. CAN1_RX_MARK, MMC_D7_MARK, SCIF0_TXD_MARK, I2C2_SDA_B_MARK,
  427. CAN1_TX_MARK, D0_MARK, SCIFA3_SCK_B_MARK, IRQ4_MARK, D1_MARK,
  428. SCIFA3_RXD_B_MARK, D2_MARK, SCIFA3_TXD_B_MARK, D3_MARK, I2C3_SCL_B_MARK,
  429. SCIF5_RXD_B_MARK, D4_MARK, I2C3_SDA_B_MARK, SCIF5_TXD_B_MARK, D5_MARK,
  430. SCIF4_RXD_B_MARK, I2C0_SCL_D_MARK,
  431. /* IPSR1 */
  432. D6_MARK, SCIF4_TXD_B_MARK, I2C0_SDA_D_MARK,
  433. D7_MARK, IRQ3_MARK, TCLK1_MARK, PWM6_B_MARK,
  434. D8_MARK, HSCIF2_HRX_MARK, I2C1_SCL_B_MARK,
  435. D9_MARK, HSCIF2_HTX_MARK, I2C1_SDA_B_MARK,
  436. D10_MARK, HSCIF2_HSCK_MARK, SCIF1_SCK_C_MARK, IRQ6_MARK, PWM5_C_MARK,
  437. D11_MARK, HSCIF2_HCTS_N_MARK, SCIF1_RXD_C_MARK, I2C1_SCL_D_MARK,
  438. D12_MARK, HSCIF2_HRTS_N_MARK, SCIF1_TXD_C_MARK, I2C1_SDA_D_MARK,
  439. D13_MARK, SCIFA1_SCK_MARK, PWM2_C_MARK, TCLK2_B_MARK,
  440. D14_MARK, SCIFA1_RXD_MARK, I2C5_SCL_B_MARK,
  441. D15_MARK, SCIFA1_TXD_MARK, I2C5_SDA_B_MARK,
  442. A0_MARK, SCIFB1_SCK_MARK, PWM3_B_MARK,
  443. A1_MARK, SCIFB1_TXD_MARK,
  444. A3_MARK, SCIFB0_SCK_MARK,
  445. A4_MARK, SCIFB0_TXD_MARK,
  446. A5_MARK, SCIFB0_RXD_MARK, PWM4_B_MARK, TPUTO3_C_MARK,
  447. A6_MARK, SCIFB0_CTS_N_MARK, SCIFA4_RXD_B_MARK, TPUTO2_C_MARK,
  448. /* IPSR2 */
  449. A7_MARK, SCIFB0_RTS_N_MARK, SCIFA4_TXD_B_MARK,
  450. A8_MARK, MSIOF1_RXD_MARK, SCIFA0_RXD_B_MARK,
  451. A9_MARK, MSIOF1_TXD_MARK, SCIFA0_TXD_B_MARK,
  452. A10_MARK, MSIOF1_SCK_MARK, IIC0_SCL_B_MARK,
  453. A11_MARK, MSIOF1_SYNC_MARK, IIC0_SDA_B_MARK,
  454. A12_MARK, MSIOF1_SS1_MARK, SCIFA5_RXD_B_MARK,
  455. A13_MARK, MSIOF1_SS2_MARK, SCIFA5_TXD_B_MARK,
  456. A14_MARK, MSIOF2_RXD_MARK, HSCIF0_HRX_B_MARK, DREQ1_N_MARK,
  457. A15_MARK, MSIOF2_TXD_MARK, HSCIF0_HTX_B_MARK, DACK1_MARK,
  458. A16_MARK, MSIOF2_SCK_MARK, HSCIF0_HSCK_B_MARK, SPEEDIN_MARK,
  459. CAN_CLK_C_MARK, TPUTO2_B_MARK,
  460. A17_MARK, MSIOF2_SYNC_MARK, SCIF4_RXD_E_MARK, CAN1_RX_B_MARK,
  461. A18_MARK, MSIOF2_SS1_MARK, SCIF4_TXD_E_MARK, CAN1_TX_B_MARK,
  462. A19_MARK, MSIOF2_SS2_MARK, PWM4_MARK, TPUTO2_MARK,
  463. A20_MARK, SPCLK_MARK,
  464. /* IPSR3 */
  465. A21_MARK, MOSI_IO0_MARK,
  466. A22_MARK, MISO_IO1_MARK, ATADIR1_N_MARK,
  467. A23_MARK, IO2_MARK, ATAWR1_N_MARK,
  468. A24_MARK, IO3_MARK, EX_WAIT2_MARK,
  469. A25_MARK, SSL_MARK, ATARD1_N_MARK,
  470. CS0_N_MARK, VI1_DATA8_MARK,
  471. CS1_N_A26_MARK, VI1_DATA9_MARK,
  472. EX_CS0_N_MARK, VI1_DATA10_MARK,
  473. EX_CS1_N_MARK, TPUTO3_B_MARK, SCIFB2_RXD_MARK, VI1_DATA11_MARK,
  474. EX_CS2_N_MARK, PWM0_MARK, SCIF4_RXD_C_MARK, TS_SDATA_B_MARK,
  475. TPUTO3_MARK, SCIFB2_TXD_MARK,
  476. EX_CS3_N_MARK, SCIFA2_SCK_MARK, SCIF4_TXD_C_MARK, TS_SCK_B_MARK,
  477. BPFCLK_MARK, SCIFB2_SCK_MARK,
  478. EX_CS4_N_MARK, SCIFA2_RXD_MARK, I2C2_SCL_E_MARK, TS_SDEN_B_MARK,
  479. FMCLK_MARK, SCIFB2_CTS_N_MARK,
  480. EX_CS5_N_MARK, SCIFA2_TXD_MARK, I2C2_SDA_E_MARK, TS_SPSYNC_B_MARK,
  481. FMIN_MARK, SCIFB2_RTS_N_MARK,
  482. BS_N_MARK, DRACK0_MARK, PWM1_C_MARK, TPUTO0_C_MARK, ATACS01_N_MARK,
  483. RD_N_MARK, ATACS11_N_MARK,
  484. RD_WR_N_MARK, ATAG1_N_MARK,
  485. /* IPSR4 */
  486. EX_WAIT0_MARK, CAN_CLK_B_MARK, SCIF_CLK_MARK,
  487. DU0_DR0_MARK, LCDOUT16_MARK, SCIF5_RXD_C_MARK, I2C2_SCL_D_MARK,
  488. DU0_DR1_MARK, LCDOUT17_MARK, SCIF5_TXD_C_MARK, I2C2_SDA_D_MARK,
  489. DU0_DR2_MARK, LCDOUT18_MARK,
  490. DU0_DR3_MARK, LCDOUT19_MARK,
  491. DU0_DR4_MARK, LCDOUT20_MARK,
  492. DU0_DR5_MARK, LCDOUT21_MARK,
  493. DU0_DR6_MARK, LCDOUT22_MARK,
  494. DU0_DR7_MARK, LCDOUT23_MARK,
  495. DU0_DG0_MARK, LCDOUT8_MARK, SCIFA0_RXD_C_MARK, I2C3_SCL_D_MARK,
  496. DU0_DG1_MARK, LCDOUT9_MARK, SCIFA0_TXD_C_MARK, I2C3_SDA_D_MARK,
  497. DU0_DG2_MARK, LCDOUT10_MARK,
  498. DU0_DG3_MARK, LCDOUT11_MARK,
  499. DU0_DG4_MARK, LCDOUT12_MARK,
  500. /* IPSR5 */
  501. DU0_DG5_MARK, LCDOUT13_MARK,
  502. DU0_DG6_MARK, LCDOUT14_MARK,
  503. DU0_DG7_MARK, LCDOUT15_MARK,
  504. DU0_DB0_MARK, LCDOUT0_MARK, SCIFA4_RXD_C_MARK, I2C4_SCL_D_MARK,
  505. CAN0_RX_C_MARK,
  506. DU0_DB1_MARK, LCDOUT1_MARK, SCIFA4_TXD_C_MARK, I2C4_SDA_D_MARK,
  507. CAN0_TX_C_MARK,
  508. DU0_DB2_MARK, LCDOUT2_MARK,
  509. DU0_DB3_MARK, LCDOUT3_MARK,
  510. DU0_DB4_MARK, LCDOUT4_MARK,
  511. DU0_DB5_MARK, LCDOUT5_MARK,
  512. DU0_DB6_MARK, LCDOUT6_MARK,
  513. DU0_DB7_MARK, LCDOUT7_MARK,
  514. DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  515. DU0_DOTCLKOUT0_MARK, QCLK_MARK,
  516. DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK,
  517. DU0_EXHSYNC_DU0_HSYNC_MARK, QSTH_QHS_MARK,
  518. /* IPSR6 */
  519. DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
  520. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  521. DU0_DISP_MARK, QPOLA_MARK, DU0_CDE_MARK, QPOLB_MARK,
  522. VI0_CLK_MARK, AVB_RX_CLK_MARK, VI0_DATA0_VI0_B0_MARK, AVB_RX_DV_MARK,
  523. VI0_DATA1_VI0_B1_MARK, AVB_RXD0_MARK,
  524. VI0_DATA2_VI0_B2_MARK, AVB_RXD1_MARK,
  525. VI0_DATA3_VI0_B3_MARK, AVB_RXD2_MARK,
  526. VI0_DATA4_VI0_B4_MARK, AVB_RXD3_MARK,
  527. VI0_DATA5_VI0_B5_MARK, AVB_RXD4_MARK,
  528. VI0_DATA6_VI0_B6_MARK, AVB_RXD5_MARK,
  529. VI0_DATA7_VI0_B7_MARK, AVB_RXD6_MARK,
  530. VI0_CLKENB_MARK, I2C3_SCL_MARK, SCIFA5_RXD_C_MARK, IETX_C_MARK,
  531. AVB_RXD7_MARK,
  532. VI0_FIELD_MARK, I2C3_SDA_MARK, SCIFA5_TXD_C_MARK, IECLK_C_MARK,
  533. AVB_RX_ER_MARK,
  534. VI0_HSYNC_N_MARK, SCIF0_RXD_B_MARK, I2C0_SCL_C_MARK, IERX_C_MARK,
  535. AVB_COL_MARK,
  536. VI0_VSYNC_N_MARK, SCIF0_TXD_B_MARK, I2C0_SDA_C_MARK,
  537. AUDIO_CLKOUT_B_MARK, AVB_TX_EN_MARK,
  538. ETH_MDIO_MARK, VI0_G0_MARK, MSIOF2_RXD_B_MARK, I2C5_SCL_D_MARK,
  539. AVB_TX_CLK_MARK, ADIDATA_MARK,
  540. /* IPSR7 */
  541. ETH_CRS_DV_MARK, VI0_G1_MARK, MSIOF2_TXD_B_MARK, I2C5_SDA_D_MARK,
  542. AVB_TXD0_MARK, ADICS_SAMP_MARK,
  543. ETH_RX_ER_MARK, VI0_G2_MARK, MSIOF2_SCK_B_MARK, CAN0_RX_B_MARK,
  544. AVB_TXD1_MARK, ADICLK_MARK,
  545. ETH_RXD0_MARK, VI0_G3_MARK, MSIOF2_SYNC_B_MARK, CAN0_TX_B_MARK,
  546. AVB_TXD2_MARK, ADICHS0_MARK,
  547. ETH_RXD1_MARK, VI0_G4_MARK, MSIOF2_SS1_B_MARK, SCIF4_RXD_D_MARK,
  548. AVB_TXD3_MARK, ADICHS1_MARK,
  549. ETH_LINK_MARK, VI0_G5_MARK, MSIOF2_SS2_B_MARK, SCIF4_TXD_D_MARK,
  550. AVB_TXD4_MARK, ADICHS2_MARK,
  551. ETH_REFCLK_MARK, VI0_G6_MARK, SCIF2_SCK_C_MARK, AVB_TXD5_MARK,
  552. SSI_SCK5_B_MARK,
  553. ETH_TXD1_MARK, VI0_G7_MARK, SCIF2_RXD_C_MARK, IIC0_SCL_D_MARK,
  554. AVB_TXD6_MARK, SSI_WS5_B_MARK,
  555. ETH_TX_EN_MARK, VI0_R0_MARK, SCIF2_TXD_C_MARK, IIC0_SDA_D_MARK,
  556. AVB_TXD7_MARK, SSI_SDATA5_B_MARK,
  557. ETH_MAGIC_MARK, VI0_R1_MARK, SCIF3_SCK_B_MARK, AVB_TX_ER_MARK,
  558. SSI_SCK6_B_MARK,
  559. ETH_TXD0_MARK, VI0_R2_MARK, SCIF3_RXD_B_MARK, I2C4_SCL_E_MARK,
  560. AVB_GTX_CLK_MARK, SSI_WS6_B_MARK,
  561. DREQ0_N_MARK, SCIFB1_RXD_MARK,
  562. /* IPSR8 */
  563. ETH_MDC_MARK, VI0_R3_MARK, SCIF3_TXD_B_MARK, I2C4_SDA_E_MARK,
  564. AVB_MDC_MARK, SSI_SDATA6_B_MARK, HSCIF0_HRX_MARK, VI0_R4_MARK,
  565. I2C1_SCL_C_MARK, AUDIO_CLKA_B_MARK, AVB_MDIO_MARK, SSI_SCK78_B_MARK,
  566. HSCIF0_HTX_MARK, VI0_R5_MARK, I2C1_SDA_C_MARK, AUDIO_CLKB_B_MARK,
  567. AVB_LINK_MARK, SSI_WS78_B_MARK, HSCIF0_HCTS_N_MARK, VI0_R6_MARK,
  568. SCIF0_RXD_D_MARK, I2C0_SCL_E_MARK, AVB_MAGIC_MARK, SSI_SDATA7_B_MARK,
  569. HSCIF0_HRTS_N_MARK, VI0_R7_MARK, SCIF0_TXD_D_MARK, I2C0_SDA_E_MARK,
  570. AVB_PHY_INT_MARK, SSI_SDATA8_B_MARK,
  571. HSCIF0_HSCK_MARK, SCIF_CLK_B_MARK, AVB_CRS_MARK, AUDIO_CLKC_B_MARK,
  572. I2C0_SCL_MARK, SCIF0_RXD_C_MARK, PWM5_MARK, TCLK1_B_MARK,
  573. AVB_GTXREFCLK_MARK, CAN1_RX_D_MARK, TPUTO0_B_MARK, I2C0_SDA_MARK,
  574. SCIF0_TXD_C_MARK, TPUTO0_MARK, CAN_CLK_MARK, DVC_MUTE_MARK,
  575. CAN1_TX_D_MARK,
  576. I2C1_SCL_MARK, SCIF4_RXD_MARK, PWM5_B_MARK, DU1_DR0_MARK,
  577. TS_SDATA_D_MARK, TPUTO1_B_MARK,
  578. I2C1_SDA_MARK, SCIF4_TXD_MARK, IRQ5_MARK, DU1_DR1_MARK, TS_SCK_D_MARK,
  579. BPFCLK_C_MARK,
  580. MSIOF0_RXD_MARK, SCIF5_RXD_MARK, I2C2_SCL_C_MARK, DU1_DR2_MARK,
  581. TS_SDEN_D_MARK, FMCLK_C_MARK,
  582. /* IPSR9 */
  583. MSIOF0_TXD_MARK, SCIF5_TXD_MARK, I2C2_SDA_C_MARK, DU1_DR3_MARK,
  584. TS_SPSYNC_D_MARK, FMIN_C_MARK,
  585. MSIOF0_SCK_MARK, IRQ0_MARK, TS_SDATA_MARK, DU1_DR4_MARK, TPUTO1_C_MARK,
  586. MSIOF0_SYNC_MARK, PWM1_MARK, TS_SCK_MARK, DU1_DR5_MARK, BPFCLK_B_MARK,
  587. MSIOF0_SS1_MARK, SCIFA0_RXD_MARK, TS_SDEN_MARK, DU1_DR6_MARK,
  588. FMCLK_B_MARK,
  589. MSIOF0_SS2_MARK, SCIFA0_TXD_MARK, TS_SPSYNC_MARK, DU1_DR7_MARK,
  590. FMIN_B_MARK,
  591. HSCIF1_HRX_MARK, I2C4_SCL_MARK, PWM6_MARK, DU1_DG0_MARK,
  592. HSCIF1_HTX_MARK, I2C4_SDA_MARK, TPUTO1_MARK, DU1_DG1_MARK,
  593. HSCIF1_HSCK_MARK, PWM2_MARK, IETX_MARK, DU1_DG2_MARK, REMOCON_B_MARK,
  594. SPEEDIN_B_MARK,
  595. HSCIF1_HCTS_N_MARK, SCIFA4_RXD_MARK, IECLK_MARK, DU1_DG3_MARK,
  596. SSI_SCK1_B_MARK,
  597. HSCIF1_HRTS_N_MARK, SCIFA4_TXD_MARK, IERX_MARK, DU1_DG4_MARK,
  598. SSI_WS1_B_MARK,
  599. SCIF1_SCK_MARK, PWM3_MARK, TCLK2_MARK, DU1_DG5_MARK, SSI_SDATA1_B_MARK,
  600. CAN_TXCLK_MARK,
  601. /* IPSR10 */
  602. SCIF1_RXD_MARK, I2C5_SCL_MARK, DU1_DG6_MARK, SSI_SCK2_B_MARK,
  603. SCIF1_TXD_MARK, I2C5_SDA_MARK, DU1_DG7_MARK, SSI_WS2_B_MARK,
  604. SCIF2_RXD_MARK, IIC0_SCL_MARK, DU1_DB0_MARK, SSI_SDATA2_B_MARK,
  605. SCIF2_TXD_MARK, IIC0_SDA_MARK, DU1_DB1_MARK, SSI_SCK9_B_MARK,
  606. SCIF2_SCK_MARK, IRQ1_MARK, DU1_DB2_MARK, SSI_WS9_B_MARK,
  607. SCIF3_SCK_MARK, IRQ2_MARK, BPFCLK_D_MARK, DU1_DB3_MARK,
  608. SSI_SDATA9_B_MARK,
  609. SCIF3_RXD_MARK, I2C1_SCL_E_MARK, FMCLK_D_MARK, DU1_DB4_MARK,
  610. AUDIO_CLKA_C_MARK, SSI_SCK4_B_MARK,
  611. SCIF3_TXD_MARK, I2C1_SDA_E_MARK, FMIN_D_MARK, DU1_DB5_MARK,
  612. AUDIO_CLKB_C_MARK, SSI_WS4_B_MARK,
  613. I2C2_SCL_MARK, SCIFA5_RXD_MARK, DU1_DB6_MARK, AUDIO_CLKC_C_MARK,
  614. SSI_SDATA4_B_MARK,
  615. I2C2_SDA_MARK, SCIFA5_TXD_MARK, DU1_DB7_MARK, AUDIO_CLKOUT_C_MARK,
  616. SSI_SCK5_MARK, SCIFA3_SCK_MARK, DU1_DOTCLKIN_MARK,
  617. /* IPSR11 */
  618. SSI_WS5_MARK, SCIFA3_RXD_MARK, I2C3_SCL_C_MARK, DU1_DOTCLKOUT0_MARK,
  619. SSI_SDATA5_MARK, SCIFA3_TXD_MARK, I2C3_SDA_C_MARK, DU1_DOTCLKOUT1_MARK,
  620. SSI_SCK6_MARK, SCIFA1_SCK_B_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  621. SSI_WS6_MARK, SCIFA1_RXD_B_MARK, I2C4_SCL_C_MARK,
  622. DU1_EXVSYNC_DU1_VSYNC_MARK,
  623. SSI_SDATA6_MARK, SCIFA1_TXD_B_MARK, I2C4_SDA_C_MARK,
  624. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  625. SSI_SCK78_MARK, SCIFA2_SCK_B_MARK, I2C5_SDA_C_MARK, DU1_DISP_MARK,
  626. SSI_WS78_MARK, SCIFA2_RXD_B_MARK, I2C5_SCL_C_MARK, DU1_CDE_MARK,
  627. SSI_SDATA7_MARK, SCIFA2_TXD_B_MARK, IRQ8_MARK, AUDIO_CLKA_D_MARK,
  628. CAN_CLK_D_MARK,
  629. SSI_SCK0129_MARK, MSIOF1_RXD_B_MARK, SCIF5_RXD_D_MARK, ADIDATA_B_MARK,
  630. SSI_WS0129_MARK, MSIOF1_TXD_B_MARK, SCIF5_TXD_D_MARK, ADICS_SAMP_B_MARK,
  631. SSI_SDATA0_MARK, MSIOF1_SCK_B_MARK, PWM0_B_MARK, ADICLK_B_MARK,
  632. /* IPSR12 */
  633. SSI_SCK34_MARK, MSIOF1_SYNC_B_MARK, SCIFA1_SCK_C_MARK, ADICHS0_B_MARK,
  634. DREQ1_N_B_MARK,
  635. SSI_WS34_MARK, MSIOF1_SS1_B_MARK, SCIFA1_RXD_C_MARK, ADICHS1_B_MARK,
  636. CAN1_RX_C_MARK, DACK1_B_MARK,
  637. SSI_SDATA3_MARK, MSIOF1_SS2_B_MARK, SCIFA1_TXD_C_MARK, ADICHS2_B_MARK,
  638. CAN1_TX_C_MARK, DREQ2_N_MARK,
  639. SSI_SCK4_MARK, MLB_CLK_MARK, IETX_B_MARK,
  640. SSI_WS4_MARK, MLB_SIG_MARK, IECLK_B_MARK,
  641. SSI_SDATA4_MARK, MLB_DAT_MARK, IERX_B_MARK,
  642. SSI_SDATA8_MARK, SCIF1_SCK_B_MARK, PWM1_B_MARK, IRQ9_MARK, REMOCON_MARK,
  643. DACK2_MARK, ETH_MDIO_B_MARK,
  644. SSI_SCK1_MARK, SCIF1_RXD_B_MARK, IIC0_SCL_C_MARK, VI1_CLK_MARK,
  645. CAN0_RX_D_MARK, ETH_CRS_DV_B_MARK,
  646. SSI_WS1_MARK, SCIF1_TXD_B_MARK, IIC0_SDA_C_MARK, VI1_DATA0_MARK,
  647. CAN0_TX_D_MARK, ETH_RX_ER_B_MARK,
  648. SSI_SDATA1_MARK, HSCIF1_HRX_B_MARK, VI1_DATA1_MARK, ATAWR0_N_MARK,
  649. ETH_RXD0_B_MARK,
  650. SSI_SCK2_MARK, HSCIF1_HTX_B_MARK, VI1_DATA2_MARK, ATAG0_N_MARK,
  651. ETH_RXD1_B_MARK,
  652. /* IPSR13 */
  653. SSI_WS2_MARK, HSCIF1_HCTS_N_B_MARK, SCIFA0_RXD_D_MARK, VI1_DATA3_MARK,
  654. ATACS00_N_MARK, ETH_LINK_B_MARK,
  655. SSI_SDATA2_MARK, HSCIF1_HRTS_N_B_MARK, SCIFA0_TXD_D_MARK,
  656. VI1_DATA4_MARK, ATACS10_N_MARK, ETH_REFCLK_B_MARK,
  657. SSI_SCK9_MARK, SCIF2_SCK_B_MARK, PWM2_B_MARK, VI1_DATA5_MARK,
  658. EX_WAIT1_MARK, ETH_TXD1_B_MARK,
  659. SSI_WS9_MARK, SCIF2_RXD_B_MARK, I2C3_SCL_E_MARK, VI1_DATA6_MARK,
  660. ATARD0_N_MARK, ETH_TX_EN_B_MARK,
  661. SSI_SDATA9_MARK, SCIF2_TXD_B_MARK, I2C3_SDA_E_MARK, VI1_DATA7_MARK,
  662. ATADIR0_N_MARK, ETH_MAGIC_B_MARK,
  663. AUDIO_CLKA_MARK, I2C0_SCL_B_MARK, SCIFA4_RXD_D_MARK, VI1_CLKENB_MARK,
  664. TS_SDATA_C_MARK, ETH_TXD0_B_MARK,
  665. AUDIO_CLKB_MARK, I2C0_SDA_B_MARK, SCIFA4_TXD_D_MARK, VI1_FIELD_MARK,
  666. TS_SCK_C_MARK, BPFCLK_E_MARK, ETH_MDC_B_MARK,
  667. AUDIO_CLKC_MARK, I2C4_SCL_B_MARK, SCIFA5_RXD_D_MARK, VI1_HSYNC_N_MARK,
  668. TS_SDEN_C_MARK, FMCLK_E_MARK,
  669. AUDIO_CLKOUT_MARK, I2C4_SDA_B_MARK, SCIFA5_TXD_D_MARK, VI1_VSYNC_N_MARK,
  670. TS_SPSYNC_C_MARK, FMIN_E_MARK,
  671. PINMUX_MARK_END,
  672. };
  673. static const u16 pinmux_data[] = {
  674. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  675. PINMUX_SINGLE(A2),
  676. PINMUX_SINGLE(WE0_N),
  677. PINMUX_SINGLE(WE1_N),
  678. PINMUX_SINGLE(DACK0),
  679. PINMUX_SINGLE(USB0_PWEN),
  680. PINMUX_SINGLE(USB0_OVC),
  681. PINMUX_SINGLE(USB1_PWEN),
  682. PINMUX_SINGLE(USB1_OVC),
  683. PINMUX_SINGLE(SD0_CLK),
  684. PINMUX_SINGLE(SD0_CMD),
  685. PINMUX_SINGLE(SD0_DATA0),
  686. PINMUX_SINGLE(SD0_DATA1),
  687. PINMUX_SINGLE(SD0_DATA2),
  688. PINMUX_SINGLE(SD0_DATA3),
  689. PINMUX_SINGLE(SD0_CD),
  690. PINMUX_SINGLE(SD0_WP),
  691. PINMUX_SINGLE(SD1_CLK),
  692. PINMUX_SINGLE(SD1_CMD),
  693. PINMUX_SINGLE(SD1_DATA0),
  694. PINMUX_SINGLE(SD1_DATA1),
  695. PINMUX_SINGLE(SD1_DATA2),
  696. PINMUX_SINGLE(SD1_DATA3),
  697. /* IPSR0 */
  698. PINMUX_IPSR_GPSR(IP0_0, SD1_CD),
  699. PINMUX_IPSR_MSEL(IP0_0, CAN0_RX, SEL_CAN0_0),
  700. PINMUX_IPSR_GPSR(IP0_9_8, SD1_WP),
  701. PINMUX_IPSR_GPSR(IP0_9_8, IRQ7),
  702. PINMUX_IPSR_MSEL(IP0_9_8, CAN0_TX, SEL_CAN0_0),
  703. PINMUX_IPSR_GPSR(IP0_10, MMC_CLK),
  704. PINMUX_IPSR_GPSR(IP0_10, SD2_CLK),
  705. PINMUX_IPSR_GPSR(IP0_11, MMC_CMD),
  706. PINMUX_IPSR_GPSR(IP0_11, SD2_CMD),
  707. PINMUX_IPSR_GPSR(IP0_12, MMC_D0),
  708. PINMUX_IPSR_GPSR(IP0_12, SD2_DATA0),
  709. PINMUX_IPSR_GPSR(IP0_13, MMC_D1),
  710. PINMUX_IPSR_GPSR(IP0_13, SD2_DATA1),
  711. PINMUX_IPSR_GPSR(IP0_14, MMC_D2),
  712. PINMUX_IPSR_GPSR(IP0_14, SD2_DATA2),
  713. PINMUX_IPSR_GPSR(IP0_15, MMC_D3),
  714. PINMUX_IPSR_GPSR(IP0_15, SD2_DATA3),
  715. PINMUX_IPSR_GPSR(IP0_16, MMC_D4),
  716. PINMUX_IPSR_GPSR(IP0_16, SD2_CD),
  717. PINMUX_IPSR_GPSR(IP0_17, MMC_D5),
  718. PINMUX_IPSR_GPSR(IP0_17, SD2_WP),
  719. PINMUX_IPSR_GPSR(IP0_19_18, MMC_D6),
  720. PINMUX_IPSR_MSEL(IP0_19_18, SCIF0_RXD, SEL_SCIF0_0),
  721. PINMUX_IPSR_MSEL(IP0_19_18, I2C2_SCL_B, SEL_I2C02_1),
  722. PINMUX_IPSR_MSEL(IP0_19_18, CAN1_RX, SEL_CAN1_0),
  723. PINMUX_IPSR_GPSR(IP0_21_20, MMC_D7),
  724. PINMUX_IPSR_MSEL(IP0_21_20, SCIF0_TXD, SEL_SCIF0_0),
  725. PINMUX_IPSR_MSEL(IP0_21_20, I2C2_SDA_B, SEL_I2C02_1),
  726. PINMUX_IPSR_MSEL(IP0_21_20, CAN1_TX, SEL_CAN1_0),
  727. PINMUX_IPSR_GPSR(IP0_23_22, D0),
  728. PINMUX_IPSR_MSEL(IP0_23_22, SCIFA3_SCK_B, SEL_SCIFA3_1),
  729. PINMUX_IPSR_GPSR(IP0_23_22, IRQ4),
  730. PINMUX_IPSR_GPSR(IP0_24, D1),
  731. PINMUX_IPSR_MSEL(IP0_24, SCIFA3_RXD_B, SEL_SCIFA3_1),
  732. PINMUX_IPSR_GPSR(IP0_25, D2),
  733. PINMUX_IPSR_MSEL(IP0_25, SCIFA3_TXD_B, SEL_SCIFA3_1),
  734. PINMUX_IPSR_GPSR(IP0_27_26, D3),
  735. PINMUX_IPSR_MSEL(IP0_27_26, I2C3_SCL_B, SEL_I2C03_1),
  736. PINMUX_IPSR_MSEL(IP0_27_26, SCIF5_RXD_B, SEL_SCIF5_1),
  737. PINMUX_IPSR_GPSR(IP0_29_28, D4),
  738. PINMUX_IPSR_MSEL(IP0_29_28, I2C3_SDA_B, SEL_I2C03_1),
  739. PINMUX_IPSR_MSEL(IP0_29_28, SCIF5_TXD_B, SEL_SCIF5_1),
  740. PINMUX_IPSR_GPSR(IP0_31_30, D5),
  741. PINMUX_IPSR_MSEL(IP0_31_30, SCIF4_RXD_B, SEL_SCIF4_1),
  742. PINMUX_IPSR_MSEL(IP0_31_30, I2C0_SCL_D, SEL_I2C00_3),
  743. /* IPSR1 */
  744. PINMUX_IPSR_GPSR(IP1_1_0, D6),
  745. PINMUX_IPSR_MSEL(IP1_1_0, SCIF4_TXD_B, SEL_SCIF4_1),
  746. PINMUX_IPSR_MSEL(IP1_1_0, I2C0_SDA_D, SEL_I2C00_3),
  747. PINMUX_IPSR_GPSR(IP1_3_2, D7),
  748. PINMUX_IPSR_GPSR(IP1_3_2, IRQ3),
  749. PINMUX_IPSR_MSEL(IP1_3_2, TCLK1, SEL_TMU_0),
  750. PINMUX_IPSR_GPSR(IP1_3_2, PWM6_B),
  751. PINMUX_IPSR_GPSR(IP1_5_4, D8),
  752. PINMUX_IPSR_GPSR(IP1_5_4, HSCIF2_HRX),
  753. PINMUX_IPSR_MSEL(IP1_5_4, I2C1_SCL_B, SEL_I2C01_1),
  754. PINMUX_IPSR_GPSR(IP1_7_6, D9),
  755. PINMUX_IPSR_GPSR(IP1_7_6, HSCIF2_HTX),
  756. PINMUX_IPSR_MSEL(IP1_7_6, I2C1_SDA_B, SEL_I2C01_1),
  757. PINMUX_IPSR_GPSR(IP1_10_8, D10),
  758. PINMUX_IPSR_GPSR(IP1_10_8, HSCIF2_HSCK),
  759. PINMUX_IPSR_MSEL(IP1_10_8, SCIF1_SCK_C, SEL_SCIF1_2),
  760. PINMUX_IPSR_GPSR(IP1_10_8, IRQ6),
  761. PINMUX_IPSR_GPSR(IP1_10_8, PWM5_C),
  762. PINMUX_IPSR_GPSR(IP1_12_11, D11),
  763. PINMUX_IPSR_GPSR(IP1_12_11, HSCIF2_HCTS_N),
  764. PINMUX_IPSR_MSEL(IP1_12_11, SCIF1_RXD_C, SEL_SCIF1_2),
  765. PINMUX_IPSR_MSEL(IP1_12_11, I2C1_SCL_D, SEL_I2C01_3),
  766. PINMUX_IPSR_GPSR(IP1_14_13, D12),
  767. PINMUX_IPSR_GPSR(IP1_14_13, HSCIF2_HRTS_N),
  768. PINMUX_IPSR_MSEL(IP1_14_13, SCIF1_TXD_C, SEL_SCIF1_2),
  769. PINMUX_IPSR_MSEL(IP1_14_13, I2C1_SDA_D, SEL_I2C01_3),
  770. PINMUX_IPSR_GPSR(IP1_17_15, D13),
  771. PINMUX_IPSR_MSEL(IP1_17_15, SCIFA1_SCK, SEL_SCIFA1_0),
  772. PINMUX_IPSR_GPSR(IP1_17_15, PWM2_C),
  773. PINMUX_IPSR_MSEL(IP1_17_15, TCLK2_B, SEL_TMU_1),
  774. PINMUX_IPSR_GPSR(IP1_19_18, D14),
  775. PINMUX_IPSR_MSEL(IP1_19_18, SCIFA1_RXD, SEL_SCIFA1_0),
  776. PINMUX_IPSR_MSEL(IP1_19_18, I2C5_SCL_B, SEL_I2C05_1),
  777. PINMUX_IPSR_GPSR(IP1_21_20, D15),
  778. PINMUX_IPSR_MSEL(IP1_21_20, SCIFA1_TXD, SEL_SCIFA1_0),
  779. PINMUX_IPSR_MSEL(IP1_21_20, I2C5_SDA_B, SEL_I2C05_1),
  780. PINMUX_IPSR_GPSR(IP1_23_22, A0),
  781. PINMUX_IPSR_GPSR(IP1_23_22, SCIFB1_SCK),
  782. PINMUX_IPSR_GPSR(IP1_23_22, PWM3_B),
  783. PINMUX_IPSR_GPSR(IP1_24, A1),
  784. PINMUX_IPSR_GPSR(IP1_24, SCIFB1_TXD),
  785. PINMUX_IPSR_GPSR(IP1_26, A3),
  786. PINMUX_IPSR_GPSR(IP1_26, SCIFB0_SCK),
  787. PINMUX_IPSR_GPSR(IP1_27, A4),
  788. PINMUX_IPSR_GPSR(IP1_27, SCIFB0_TXD),
  789. PINMUX_IPSR_GPSR(IP1_29_28, A5),
  790. PINMUX_IPSR_GPSR(IP1_29_28, SCIFB0_RXD),
  791. PINMUX_IPSR_GPSR(IP1_29_28, PWM4_B),
  792. PINMUX_IPSR_GPSR(IP1_29_28, TPUTO3_C),
  793. PINMUX_IPSR_GPSR(IP1_31_30, A6),
  794. PINMUX_IPSR_GPSR(IP1_31_30, SCIFB0_CTS_N),
  795. PINMUX_IPSR_MSEL(IP1_31_30, SCIFA4_RXD_B, SEL_SCIFA4_1),
  796. PINMUX_IPSR_GPSR(IP1_31_30, TPUTO2_C),
  797. /* IPSR2 */
  798. PINMUX_IPSR_GPSR(IP2_1_0, A7),
  799. PINMUX_IPSR_GPSR(IP2_1_0, SCIFB0_RTS_N),
  800. PINMUX_IPSR_MSEL(IP2_1_0, SCIFA4_TXD_B, SEL_SCIFA4_1),
  801. PINMUX_IPSR_GPSR(IP2_3_2, A8),
  802. PINMUX_IPSR_MSEL(IP2_3_2, MSIOF1_RXD, SEL_MSI1_0),
  803. PINMUX_IPSR_MSEL(IP2_3_2, SCIFA0_RXD_B, SEL_SCIFA0_1),
  804. PINMUX_IPSR_GPSR(IP2_5_4, A9),
  805. PINMUX_IPSR_MSEL(IP2_5_4, MSIOF1_TXD, SEL_MSI1_0),
  806. PINMUX_IPSR_MSEL(IP2_5_4, SCIFA0_TXD_B, SEL_SCIFA0_1),
  807. PINMUX_IPSR_GPSR(IP2_7_6, A10),
  808. PINMUX_IPSR_MSEL(IP2_7_6, MSIOF1_SCK, SEL_MSI1_0),
  809. PINMUX_IPSR_MSEL(IP2_7_6, IIC0_SCL_B, SEL_IIC0_1),
  810. PINMUX_IPSR_GPSR(IP2_9_8, A11),
  811. PINMUX_IPSR_MSEL(IP2_9_8, MSIOF1_SYNC, SEL_MSI1_0),
  812. PINMUX_IPSR_MSEL(IP2_9_8, IIC0_SDA_B, SEL_IIC0_1),
  813. PINMUX_IPSR_GPSR(IP2_11_10, A12),
  814. PINMUX_IPSR_MSEL(IP2_11_10, MSIOF1_SS1, SEL_MSI1_0),
  815. PINMUX_IPSR_MSEL(IP2_11_10, SCIFA5_RXD_B, SEL_SCIFA5_1),
  816. PINMUX_IPSR_GPSR(IP2_13_12, A13),
  817. PINMUX_IPSR_MSEL(IP2_13_12, MSIOF1_SS2, SEL_MSI1_0),
  818. PINMUX_IPSR_MSEL(IP2_13_12, SCIFA5_TXD_B, SEL_SCIFA5_1),
  819. PINMUX_IPSR_GPSR(IP2_15_14, A14),
  820. PINMUX_IPSR_MSEL(IP2_15_14, MSIOF2_RXD, SEL_MSI2_0),
  821. PINMUX_IPSR_MSEL(IP2_15_14, HSCIF0_HRX_B, SEL_HSCIF0_1),
  822. PINMUX_IPSR_MSEL(IP2_15_14, DREQ1_N, SEL_LBS_0),
  823. PINMUX_IPSR_GPSR(IP2_17_16, A15),
  824. PINMUX_IPSR_MSEL(IP2_17_16, MSIOF2_TXD, SEL_MSI2_0),
  825. PINMUX_IPSR_MSEL(IP2_17_16, HSCIF0_HTX_B, SEL_HSCIF0_1),
  826. PINMUX_IPSR_MSEL(IP2_17_16, DACK1, SEL_LBS_0),
  827. PINMUX_IPSR_GPSR(IP2_20_18, A16),
  828. PINMUX_IPSR_MSEL(IP2_20_18, MSIOF2_SCK, SEL_MSI2_0),
  829. PINMUX_IPSR_MSEL(IP2_20_18, HSCIF0_HSCK_B, SEL_HSCIF0_1),
  830. PINMUX_IPSR_MSEL(IP2_20_18, SPEEDIN, SEL_RSP_0),
  831. PINMUX_IPSR_MSEL(IP2_20_18, CAN_CLK_C, SEL_CAN_2),
  832. PINMUX_IPSR_GPSR(IP2_20_18, TPUTO2_B),
  833. PINMUX_IPSR_GPSR(IP2_23_21, A17),
  834. PINMUX_IPSR_MSEL(IP2_23_21, MSIOF2_SYNC, SEL_MSI2_0),
  835. PINMUX_IPSR_MSEL(IP2_23_21, SCIF4_RXD_E, SEL_SCIF4_4),
  836. PINMUX_IPSR_MSEL(IP2_23_21, CAN1_RX_B, SEL_CAN1_1),
  837. PINMUX_IPSR_GPSR(IP2_26_24, A18),
  838. PINMUX_IPSR_MSEL(IP2_26_24, MSIOF2_SS1, SEL_MSI2_0),
  839. PINMUX_IPSR_MSEL(IP2_26_24, SCIF4_TXD_E, SEL_SCIF4_4),
  840. PINMUX_IPSR_MSEL(IP2_26_24, CAN1_TX_B, SEL_CAN1_1),
  841. PINMUX_IPSR_GPSR(IP2_29_27, A19),
  842. PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_SS2, SEL_MSI2_0),
  843. PINMUX_IPSR_GPSR(IP2_29_27, PWM4),
  844. PINMUX_IPSR_GPSR(IP2_29_27, TPUTO2),
  845. PINMUX_IPSR_GPSR(IP2_31_30, A20),
  846. PINMUX_IPSR_GPSR(IP2_31_30, SPCLK),
  847. /* IPSR3 */
  848. PINMUX_IPSR_GPSR(IP3_1_0, A21),
  849. PINMUX_IPSR_GPSR(IP3_1_0, MOSI_IO0),
  850. PINMUX_IPSR_GPSR(IP3_3_2, A22),
  851. PINMUX_IPSR_GPSR(IP3_3_2, MISO_IO1),
  852. PINMUX_IPSR_GPSR(IP3_3_2, ATADIR1_N),
  853. PINMUX_IPSR_GPSR(IP3_5_4, A23),
  854. PINMUX_IPSR_GPSR(IP3_5_4, IO2),
  855. PINMUX_IPSR_GPSR(IP3_5_4, ATAWR1_N),
  856. PINMUX_IPSR_GPSR(IP3_7_6, A24),
  857. PINMUX_IPSR_GPSR(IP3_7_6, IO3),
  858. PINMUX_IPSR_GPSR(IP3_7_6, EX_WAIT2),
  859. PINMUX_IPSR_GPSR(IP3_9_8, A25),
  860. PINMUX_IPSR_GPSR(IP3_9_8, SSL),
  861. PINMUX_IPSR_GPSR(IP3_9_8, ATARD1_N),
  862. PINMUX_IPSR_GPSR(IP3_10, CS0_N),
  863. PINMUX_IPSR_GPSR(IP3_10, VI1_DATA8),
  864. PINMUX_IPSR_GPSR(IP3_11, CS1_N_A26),
  865. PINMUX_IPSR_GPSR(IP3_11, VI1_DATA9),
  866. PINMUX_IPSR_GPSR(IP3_12, EX_CS0_N),
  867. PINMUX_IPSR_GPSR(IP3_12, VI1_DATA10),
  868. PINMUX_IPSR_GPSR(IP3_14_13, EX_CS1_N),
  869. PINMUX_IPSR_GPSR(IP3_14_13, TPUTO3_B),
  870. PINMUX_IPSR_GPSR(IP3_14_13, SCIFB2_RXD),
  871. PINMUX_IPSR_GPSR(IP3_14_13, VI1_DATA11),
  872. PINMUX_IPSR_GPSR(IP3_17_15, EX_CS2_N),
  873. PINMUX_IPSR_GPSR(IP3_17_15, PWM0),
  874. PINMUX_IPSR_MSEL(IP3_17_15, SCIF4_RXD_C, SEL_SCIF4_2),
  875. PINMUX_IPSR_MSEL(IP3_17_15, TS_SDATA_B, SEL_TSIF0_1),
  876. PINMUX_IPSR_GPSR(IP3_17_15, TPUTO3),
  877. PINMUX_IPSR_GPSR(IP3_17_15, SCIFB2_TXD),
  878. PINMUX_IPSR_GPSR(IP3_20_18, EX_CS3_N),
  879. PINMUX_IPSR_MSEL(IP3_20_18, SCIFA2_SCK, SEL_SCIFA2_0),
  880. PINMUX_IPSR_MSEL(IP3_20_18, SCIF4_TXD_C, SEL_SCIF4_2),
  881. PINMUX_IPSR_MSEL(IP3_20_18, TS_SCK_B, SEL_TSIF0_1),
  882. PINMUX_IPSR_MSEL(IP3_20_18, BPFCLK, SEL_DARC_0),
  883. PINMUX_IPSR_GPSR(IP3_20_18, SCIFB2_SCK),
  884. PINMUX_IPSR_GPSR(IP3_23_21, EX_CS4_N),
  885. PINMUX_IPSR_MSEL(IP3_23_21, SCIFA2_RXD, SEL_SCIFA2_0),
  886. PINMUX_IPSR_MSEL(IP3_23_21, I2C2_SCL_E, SEL_I2C02_4),
  887. PINMUX_IPSR_MSEL(IP3_23_21, TS_SDEN_B, SEL_TSIF0_1),
  888. PINMUX_IPSR_MSEL(IP3_23_21, FMCLK, SEL_DARC_0),
  889. PINMUX_IPSR_GPSR(IP3_23_21, SCIFB2_CTS_N),
  890. PINMUX_IPSR_GPSR(IP3_26_24, EX_CS5_N),
  891. PINMUX_IPSR_MSEL(IP3_26_24, SCIFA2_TXD, SEL_SCIFA2_0),
  892. PINMUX_IPSR_MSEL(IP3_26_24, I2C2_SDA_E, SEL_I2C02_4),
  893. PINMUX_IPSR_MSEL(IP3_26_24, TS_SPSYNC_B, SEL_TSIF0_1),
  894. PINMUX_IPSR_MSEL(IP3_26_24, FMIN, SEL_DARC_0),
  895. PINMUX_IPSR_GPSR(IP3_26_24, SCIFB2_RTS_N),
  896. PINMUX_IPSR_GPSR(IP3_29_27, BS_N),
  897. PINMUX_IPSR_GPSR(IP3_29_27, DRACK0),
  898. PINMUX_IPSR_GPSR(IP3_29_27, PWM1_C),
  899. PINMUX_IPSR_GPSR(IP3_29_27, TPUTO0_C),
  900. PINMUX_IPSR_GPSR(IP3_29_27, ATACS01_N),
  901. PINMUX_IPSR_GPSR(IP3_30, RD_N),
  902. PINMUX_IPSR_GPSR(IP3_30, ATACS11_N),
  903. PINMUX_IPSR_GPSR(IP3_31, RD_WR_N),
  904. PINMUX_IPSR_GPSR(IP3_31, ATAG1_N),
  905. /* IPSR4 */
  906. PINMUX_IPSR_GPSR(IP4_1_0, EX_WAIT0),
  907. PINMUX_IPSR_MSEL(IP4_1_0, CAN_CLK_B, SEL_CAN_1),
  908. PINMUX_IPSR_MSEL(IP4_1_0, SCIF_CLK, SEL_SCIF0_0),
  909. PINMUX_IPSR_GPSR(IP4_4_2, DU0_DR0),
  910. PINMUX_IPSR_GPSR(IP4_4_2, LCDOUT16),
  911. PINMUX_IPSR_MSEL(IP4_4_2, SCIF5_RXD_C, SEL_SCIF5_2),
  912. PINMUX_IPSR_MSEL(IP4_4_2, I2C2_SCL_D, SEL_I2C02_3),
  913. PINMUX_IPSR_GPSR(IP4_7_5, DU0_DR1),
  914. PINMUX_IPSR_GPSR(IP4_7_5, LCDOUT17),
  915. PINMUX_IPSR_MSEL(IP4_7_5, SCIF5_TXD_C, SEL_SCIF5_2),
  916. PINMUX_IPSR_MSEL(IP4_7_5, I2C2_SDA_D, SEL_I2C02_3),
  917. PINMUX_IPSR_GPSR(IP4_9_8, DU0_DR2),
  918. PINMUX_IPSR_GPSR(IP4_9_8, LCDOUT18),
  919. PINMUX_IPSR_GPSR(IP4_11_10, DU0_DR3),
  920. PINMUX_IPSR_GPSR(IP4_11_10, LCDOUT19),
  921. PINMUX_IPSR_GPSR(IP4_13_12, DU0_DR4),
  922. PINMUX_IPSR_GPSR(IP4_13_12, LCDOUT20),
  923. PINMUX_IPSR_GPSR(IP4_15_14, DU0_DR5),
  924. PINMUX_IPSR_GPSR(IP4_15_14, LCDOUT21),
  925. PINMUX_IPSR_GPSR(IP4_17_16, DU0_DR6),
  926. PINMUX_IPSR_GPSR(IP4_17_16, LCDOUT22),
  927. PINMUX_IPSR_GPSR(IP4_19_18, DU0_DR7),
  928. PINMUX_IPSR_GPSR(IP4_19_18, LCDOUT23),
  929. PINMUX_IPSR_GPSR(IP4_22_20, DU0_DG0),
  930. PINMUX_IPSR_GPSR(IP4_22_20, LCDOUT8),
  931. PINMUX_IPSR_MSEL(IP4_22_20, SCIFA0_RXD_C, SEL_SCIFA0_2),
  932. PINMUX_IPSR_MSEL(IP4_22_20, I2C3_SCL_D, SEL_I2C03_3),
  933. PINMUX_IPSR_GPSR(IP4_25_23, DU0_DG1),
  934. PINMUX_IPSR_GPSR(IP4_25_23, LCDOUT9),
  935. PINMUX_IPSR_MSEL(IP4_25_23, SCIFA0_TXD_C, SEL_SCIFA0_2),
  936. PINMUX_IPSR_MSEL(IP4_25_23, I2C3_SDA_D, SEL_I2C03_3),
  937. PINMUX_IPSR_GPSR(IP4_27_26, DU0_DG2),
  938. PINMUX_IPSR_GPSR(IP4_27_26, LCDOUT10),
  939. PINMUX_IPSR_GPSR(IP4_29_28, DU0_DG3),
  940. PINMUX_IPSR_GPSR(IP4_29_28, LCDOUT11),
  941. PINMUX_IPSR_GPSR(IP4_31_30, DU0_DG4),
  942. PINMUX_IPSR_GPSR(IP4_31_30, LCDOUT12),
  943. /* IPSR5 */
  944. PINMUX_IPSR_GPSR(IP5_1_0, DU0_DG5),
  945. PINMUX_IPSR_GPSR(IP5_1_0, LCDOUT13),
  946. PINMUX_IPSR_GPSR(IP5_3_2, DU0_DG6),
  947. PINMUX_IPSR_GPSR(IP5_3_2, LCDOUT14),
  948. PINMUX_IPSR_GPSR(IP5_5_4, DU0_DG7),
  949. PINMUX_IPSR_GPSR(IP5_5_4, LCDOUT15),
  950. PINMUX_IPSR_GPSR(IP5_8_6, DU0_DB0),
  951. PINMUX_IPSR_GPSR(IP5_8_6, LCDOUT0),
  952. PINMUX_IPSR_MSEL(IP5_8_6, SCIFA4_RXD_C, SEL_SCIFA4_2),
  953. PINMUX_IPSR_MSEL(IP5_8_6, I2C4_SCL_D, SEL_I2C04_3),
  954. PINMUX_IPSR_MSEL(IP7_8_6, CAN0_RX_C, SEL_CAN0_2),
  955. PINMUX_IPSR_GPSR(IP5_11_9, DU0_DB1),
  956. PINMUX_IPSR_GPSR(IP5_11_9, LCDOUT1),
  957. PINMUX_IPSR_MSEL(IP5_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
  958. PINMUX_IPSR_MSEL(IP5_11_9, I2C4_SDA_D, SEL_I2C04_3),
  959. PINMUX_IPSR_MSEL(IP5_11_9, CAN0_TX_C, SEL_CAN0_2),
  960. PINMUX_IPSR_GPSR(IP5_13_12, DU0_DB2),
  961. PINMUX_IPSR_GPSR(IP5_13_12, LCDOUT2),
  962. PINMUX_IPSR_GPSR(IP5_15_14, DU0_DB3),
  963. PINMUX_IPSR_GPSR(IP5_15_14, LCDOUT3),
  964. PINMUX_IPSR_GPSR(IP5_17_16, DU0_DB4),
  965. PINMUX_IPSR_GPSR(IP5_17_16, LCDOUT4),
  966. PINMUX_IPSR_GPSR(IP5_19_18, DU0_DB5),
  967. PINMUX_IPSR_GPSR(IP5_19_18, LCDOUT5),
  968. PINMUX_IPSR_GPSR(IP5_21_20, DU0_DB6),
  969. PINMUX_IPSR_GPSR(IP5_21_20, LCDOUT6),
  970. PINMUX_IPSR_GPSR(IP5_23_22, DU0_DB7),
  971. PINMUX_IPSR_GPSR(IP5_23_22, LCDOUT7),
  972. PINMUX_IPSR_GPSR(IP5_25_24, DU0_DOTCLKIN),
  973. PINMUX_IPSR_GPSR(IP5_25_24, QSTVA_QVS),
  974. PINMUX_IPSR_GPSR(IP5_27_26, DU0_DOTCLKOUT0),
  975. PINMUX_IPSR_GPSR(IP5_27_26, QCLK),
  976. PINMUX_IPSR_GPSR(IP5_29_28, DU0_DOTCLKOUT1),
  977. PINMUX_IPSR_GPSR(IP5_29_28, QSTVB_QVE),
  978. PINMUX_IPSR_GPSR(IP5_31_30, DU0_EXHSYNC_DU0_HSYNC),
  979. PINMUX_IPSR_GPSR(IP5_31_30, QSTH_QHS),
  980. /* IPSR6 */
  981. PINMUX_IPSR_GPSR(IP6_1_0, DU0_EXVSYNC_DU0_VSYNC),
  982. PINMUX_IPSR_GPSR(IP6_1_0, QSTB_QHE),
  983. PINMUX_IPSR_GPSR(IP6_3_2, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  984. PINMUX_IPSR_GPSR(IP6_3_2, QCPV_QDE),
  985. PINMUX_IPSR_GPSR(IP6_5_4, DU0_DISP),
  986. PINMUX_IPSR_GPSR(IP6_5_4, QPOLA),
  987. PINMUX_IPSR_GPSR(IP6_7_6, DU0_CDE),
  988. PINMUX_IPSR_GPSR(IP6_7_6, QPOLB),
  989. PINMUX_IPSR_GPSR(IP6_8, VI0_CLK),
  990. PINMUX_IPSR_GPSR(IP6_8, AVB_RX_CLK),
  991. PINMUX_IPSR_GPSR(IP6_9, VI0_DATA0_VI0_B0),
  992. PINMUX_IPSR_GPSR(IP6_9, AVB_RX_DV),
  993. PINMUX_IPSR_GPSR(IP6_10, VI0_DATA1_VI0_B1),
  994. PINMUX_IPSR_GPSR(IP6_10, AVB_RXD0),
  995. PINMUX_IPSR_GPSR(IP6_11, VI0_DATA2_VI0_B2),
  996. PINMUX_IPSR_GPSR(IP6_11, AVB_RXD1),
  997. PINMUX_IPSR_GPSR(IP6_12, VI0_DATA3_VI0_B3),
  998. PINMUX_IPSR_GPSR(IP6_12, AVB_RXD2),
  999. PINMUX_IPSR_GPSR(IP6_13, VI0_DATA4_VI0_B4),
  1000. PINMUX_IPSR_GPSR(IP6_13, AVB_RXD3),
  1001. PINMUX_IPSR_GPSR(IP6_14, VI0_DATA5_VI0_B5),
  1002. PINMUX_IPSR_GPSR(IP6_14, AVB_RXD4),
  1003. PINMUX_IPSR_GPSR(IP6_15, VI0_DATA6_VI0_B6),
  1004. PINMUX_IPSR_GPSR(IP6_15, AVB_RXD5),
  1005. PINMUX_IPSR_GPSR(IP6_16, VI0_DATA7_VI0_B7),
  1006. PINMUX_IPSR_GPSR(IP6_16, AVB_RXD6),
  1007. PINMUX_IPSR_GPSR(IP6_19_17, VI0_CLKENB),
  1008. PINMUX_IPSR_MSEL(IP6_19_17, I2C3_SCL, SEL_I2C03_0),
  1009. PINMUX_IPSR_MSEL(IP6_19_17, SCIFA5_RXD_C, SEL_SCIFA5_2),
  1010. PINMUX_IPSR_MSEL(IP6_19_17, IETX_C, SEL_IEB_2),
  1011. PINMUX_IPSR_GPSR(IP6_19_17, AVB_RXD7),
  1012. PINMUX_IPSR_GPSR(IP6_22_20, VI0_FIELD),
  1013. PINMUX_IPSR_MSEL(IP6_22_20, I2C3_SDA, SEL_I2C03_0),
  1014. PINMUX_IPSR_MSEL(IP6_22_20, SCIFA5_TXD_C, SEL_SCIFA5_2),
  1015. PINMUX_IPSR_MSEL(IP6_22_20, IECLK_C, SEL_IEB_2),
  1016. PINMUX_IPSR_GPSR(IP6_22_20, AVB_RX_ER),
  1017. PINMUX_IPSR_GPSR(IP6_25_23, VI0_HSYNC_N),
  1018. PINMUX_IPSR_MSEL(IP6_25_23, SCIF0_RXD_B, SEL_SCIF0_1),
  1019. PINMUX_IPSR_MSEL(IP6_25_23, I2C0_SCL_C, SEL_I2C00_2),
  1020. PINMUX_IPSR_MSEL(IP6_25_23, IERX_C, SEL_IEB_2),
  1021. PINMUX_IPSR_GPSR(IP6_25_23, AVB_COL),
  1022. PINMUX_IPSR_GPSR(IP6_28_26, VI0_VSYNC_N),
  1023. PINMUX_IPSR_MSEL(IP6_28_26, SCIF0_TXD_B, SEL_SCIF0_1),
  1024. PINMUX_IPSR_MSEL(IP6_28_26, I2C0_SDA_C, SEL_I2C00_2),
  1025. PINMUX_IPSR_MSEL(IP6_28_26, AUDIO_CLKOUT_B, SEL_ADG_1),
  1026. PINMUX_IPSR_GPSR(IP6_28_26, AVB_TX_EN),
  1027. PINMUX_IPSR_MSEL(IP6_31_29, ETH_MDIO, SEL_ETH_0),
  1028. PINMUX_IPSR_GPSR(IP6_31_29, VI0_G0),
  1029. PINMUX_IPSR_MSEL(IP6_31_29, MSIOF2_RXD_B, SEL_MSI2_1),
  1030. PINMUX_IPSR_MSEL(IP6_31_29, I2C5_SCL_D, SEL_I2C05_3),
  1031. PINMUX_IPSR_GPSR(IP6_31_29, AVB_TX_CLK),
  1032. PINMUX_IPSR_MSEL(IP6_31_29, ADIDATA, SEL_RAD_0),
  1033. /* IPSR7 */
  1034. PINMUX_IPSR_MSEL(IP7_2_0, ETH_CRS_DV, SEL_ETH_0),
  1035. PINMUX_IPSR_GPSR(IP7_2_0, VI0_G1),
  1036. PINMUX_IPSR_MSEL(IP7_2_0, MSIOF2_TXD_B, SEL_MSI2_1),
  1037. PINMUX_IPSR_MSEL(IP7_2_0, I2C5_SDA_D, SEL_I2C05_3),
  1038. PINMUX_IPSR_GPSR(IP7_2_0, AVB_TXD0),
  1039. PINMUX_IPSR_MSEL(IP7_2_0, ADICS_SAMP, SEL_RAD_0),
  1040. PINMUX_IPSR_MSEL(IP7_5_3, ETH_RX_ER, SEL_ETH_0),
  1041. PINMUX_IPSR_GPSR(IP7_5_3, VI0_G2),
  1042. PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_MSI2_1),
  1043. PINMUX_IPSR_MSEL(IP7_5_3, CAN0_RX_B, SEL_CAN0_1),
  1044. PINMUX_IPSR_GPSR(IP7_5_3, AVB_TXD1),
  1045. PINMUX_IPSR_MSEL(IP7_5_3, ADICLK, SEL_RAD_0),
  1046. PINMUX_IPSR_MSEL(IP7_8_6, ETH_RXD0, SEL_ETH_0),
  1047. PINMUX_IPSR_GPSR(IP7_8_6, VI0_G3),
  1048. PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_MSI2_1),
  1049. PINMUX_IPSR_MSEL(IP7_8_6, CAN0_TX_B, SEL_CAN0_1),
  1050. PINMUX_IPSR_GPSR(IP7_8_6, AVB_TXD2),
  1051. PINMUX_IPSR_MSEL(IP7_8_6, ADICHS0, SEL_RAD_0),
  1052. PINMUX_IPSR_MSEL(IP7_11_9, ETH_RXD1, SEL_ETH_0),
  1053. PINMUX_IPSR_GPSR(IP7_11_9, VI0_G4),
  1054. PINMUX_IPSR_MSEL(IP7_11_9, MSIOF2_SS1_B, SEL_MSI2_1),
  1055. PINMUX_IPSR_MSEL(IP7_11_9, SCIF4_RXD_D, SEL_SCIF4_3),
  1056. PINMUX_IPSR_GPSR(IP7_11_9, AVB_TXD3),
  1057. PINMUX_IPSR_MSEL(IP7_11_9, ADICHS1, SEL_RAD_0),
  1058. PINMUX_IPSR_MSEL(IP7_14_12, ETH_LINK, SEL_ETH_0),
  1059. PINMUX_IPSR_GPSR(IP7_14_12, VI0_G5),
  1060. PINMUX_IPSR_MSEL(IP7_14_12, MSIOF2_SS2_B, SEL_MSI2_1),
  1061. PINMUX_IPSR_MSEL(IP7_14_12, SCIF4_TXD_D, SEL_SCIF4_3),
  1062. PINMUX_IPSR_GPSR(IP7_14_12, AVB_TXD4),
  1063. PINMUX_IPSR_MSEL(IP7_14_12, ADICHS2, SEL_RAD_0),
  1064. PINMUX_IPSR_MSEL(IP7_17_15, ETH_REFCLK, SEL_ETH_0),
  1065. PINMUX_IPSR_GPSR(IP7_17_15, VI0_G6),
  1066. PINMUX_IPSR_MSEL(IP7_17_15, SCIF2_SCK_C, SEL_SCIF2_2),
  1067. PINMUX_IPSR_GPSR(IP7_17_15, AVB_TXD5),
  1068. PINMUX_IPSR_MSEL(IP7_17_15, SSI_SCK5_B, SEL_SSI5_1),
  1069. PINMUX_IPSR_MSEL(IP7_20_18, ETH_TXD1, SEL_ETH_0),
  1070. PINMUX_IPSR_GPSR(IP7_20_18, VI0_G7),
  1071. PINMUX_IPSR_MSEL(IP7_20_18, SCIF2_RXD_C, SEL_SCIF2_2),
  1072. PINMUX_IPSR_MSEL(IP7_20_18, IIC0_SCL_D, SEL_IIC0_3),
  1073. PINMUX_IPSR_GPSR(IP7_20_18, AVB_TXD6),
  1074. PINMUX_IPSR_MSEL(IP7_20_18, SSI_WS5_B, SEL_SSI5_1),
  1075. PINMUX_IPSR_MSEL(IP7_23_21, ETH_TX_EN, SEL_ETH_0),
  1076. PINMUX_IPSR_GPSR(IP7_23_21, VI0_R0),
  1077. PINMUX_IPSR_MSEL(IP7_23_21, SCIF2_TXD_C, SEL_SCIF2_2),
  1078. PINMUX_IPSR_MSEL(IP7_23_21, IIC0_SDA_D, SEL_IIC0_3),
  1079. PINMUX_IPSR_GPSR(IP7_23_21, AVB_TXD7),
  1080. PINMUX_IPSR_MSEL(IP7_23_21, SSI_SDATA5_B, SEL_SSI5_1),
  1081. PINMUX_IPSR_MSEL(IP7_26_24, ETH_MAGIC, SEL_ETH_0),
  1082. PINMUX_IPSR_GPSR(IP7_26_24, VI0_R1),
  1083. PINMUX_IPSR_MSEL(IP7_26_24, SCIF3_SCK_B, SEL_SCIF3_1),
  1084. PINMUX_IPSR_GPSR(IP7_26_24, AVB_TX_ER),
  1085. PINMUX_IPSR_MSEL(IP7_26_24, SSI_SCK6_B, SEL_SSI6_1),
  1086. PINMUX_IPSR_MSEL(IP7_29_27, ETH_TXD0, SEL_ETH_0),
  1087. PINMUX_IPSR_GPSR(IP7_29_27, VI0_R2),
  1088. PINMUX_IPSR_MSEL(IP7_29_27, SCIF3_RXD_B, SEL_SCIF3_1),
  1089. PINMUX_IPSR_MSEL(IP7_29_27, I2C4_SCL_E, SEL_I2C04_4),
  1090. PINMUX_IPSR_GPSR(IP7_29_27, AVB_GTX_CLK),
  1091. PINMUX_IPSR_MSEL(IP7_29_27, SSI_WS6_B, SEL_SSI6_1),
  1092. PINMUX_IPSR_GPSR(IP7_31, DREQ0_N),
  1093. PINMUX_IPSR_GPSR(IP7_31, SCIFB1_RXD),
  1094. /* IPSR8 */
  1095. PINMUX_IPSR_MSEL(IP8_2_0, ETH_MDC, SEL_ETH_0),
  1096. PINMUX_IPSR_GPSR(IP8_2_0, VI0_R3),
  1097. PINMUX_IPSR_MSEL(IP8_2_0, SCIF3_TXD_B, SEL_SCIF3_1),
  1098. PINMUX_IPSR_MSEL(IP8_2_0, I2C4_SDA_E, SEL_I2C04_4),
  1099. PINMUX_IPSR_GPSR(IP8_2_0, AVB_MDC),
  1100. PINMUX_IPSR_MSEL(IP8_2_0, SSI_SDATA6_B, SEL_SSI6_1),
  1101. PINMUX_IPSR_MSEL(IP8_5_3, HSCIF0_HRX, SEL_HSCIF0_0),
  1102. PINMUX_IPSR_GPSR(IP8_5_3, VI0_R4),
  1103. PINMUX_IPSR_MSEL(IP8_5_3, I2C1_SCL_C, SEL_I2C01_2),
  1104. PINMUX_IPSR_MSEL(IP8_5_3, AUDIO_CLKA_B, SEL_ADG_1),
  1105. PINMUX_IPSR_GPSR(IP8_5_3, AVB_MDIO),
  1106. PINMUX_IPSR_MSEL(IP8_5_3, SSI_SCK78_B, SEL_SSI7_1),
  1107. PINMUX_IPSR_MSEL(IP8_8_6, HSCIF0_HTX, SEL_HSCIF0_0),
  1108. PINMUX_IPSR_GPSR(IP8_8_6, VI0_R5),
  1109. PINMUX_IPSR_MSEL(IP8_8_6, I2C1_SDA_C, SEL_I2C01_2),
  1110. PINMUX_IPSR_MSEL(IP8_8_6, AUDIO_CLKB_B, SEL_ADG_1),
  1111. PINMUX_IPSR_GPSR(IP8_5_3, AVB_LINK),
  1112. PINMUX_IPSR_MSEL(IP8_8_6, SSI_WS78_B, SEL_SSI7_1),
  1113. PINMUX_IPSR_GPSR(IP8_11_9, HSCIF0_HCTS_N),
  1114. PINMUX_IPSR_GPSR(IP8_11_9, VI0_R6),
  1115. PINMUX_IPSR_MSEL(IP8_11_9, SCIF0_RXD_D, SEL_SCIF0_3),
  1116. PINMUX_IPSR_MSEL(IP8_11_9, I2C0_SCL_E, SEL_I2C00_4),
  1117. PINMUX_IPSR_GPSR(IP8_11_9, AVB_MAGIC),
  1118. PINMUX_IPSR_MSEL(IP8_11_9, SSI_SDATA7_B, SEL_SSI7_1),
  1119. PINMUX_IPSR_GPSR(IP8_14_12, HSCIF0_HRTS_N),
  1120. PINMUX_IPSR_GPSR(IP8_14_12, VI0_R7),
  1121. PINMUX_IPSR_MSEL(IP8_14_12, SCIF0_TXD_D, SEL_SCIF0_3),
  1122. PINMUX_IPSR_MSEL(IP8_14_12, I2C0_SDA_E, SEL_I2C00_4),
  1123. PINMUX_IPSR_GPSR(IP8_14_12, AVB_PHY_INT),
  1124. PINMUX_IPSR_MSEL(IP8_14_12, SSI_SDATA8_B, SEL_SSI8_1),
  1125. PINMUX_IPSR_MSEL(IP8_16_15, HSCIF0_HSCK, SEL_HSCIF0_0),
  1126. PINMUX_IPSR_MSEL(IP8_16_15, SCIF_CLK_B, SEL_SCIF0_1),
  1127. PINMUX_IPSR_GPSR(IP8_16_15, AVB_CRS),
  1128. PINMUX_IPSR_MSEL(IP8_16_15, AUDIO_CLKC_B, SEL_ADG_1),
  1129. PINMUX_IPSR_MSEL(IP8_19_17, I2C0_SCL, SEL_I2C00_0),
  1130. PINMUX_IPSR_MSEL(IP8_19_17, SCIF0_RXD_C, SEL_SCIF0_2),
  1131. PINMUX_IPSR_GPSR(IP8_19_17, PWM5),
  1132. PINMUX_IPSR_MSEL(IP8_19_17, TCLK1_B, SEL_TMU_1),
  1133. PINMUX_IPSR_GPSR(IP8_19_17, AVB_GTXREFCLK),
  1134. PINMUX_IPSR_MSEL(IP8_19_17, CAN1_RX_D, SEL_CAN1_3),
  1135. PINMUX_IPSR_GPSR(IP8_19_17, TPUTO0_B),
  1136. PINMUX_IPSR_MSEL(IP8_22_20, I2C0_SDA, SEL_I2C00_0),
  1137. PINMUX_IPSR_MSEL(IP8_22_20, SCIF0_TXD_C, SEL_SCIF0_2),
  1138. PINMUX_IPSR_GPSR(IP8_22_20, TPUTO0),
  1139. PINMUX_IPSR_MSEL(IP8_22_20, CAN_CLK, SEL_CAN_0),
  1140. PINMUX_IPSR_GPSR(IP8_22_20, DVC_MUTE),
  1141. PINMUX_IPSR_MSEL(IP8_22_20, CAN1_TX_D, SEL_CAN1_3),
  1142. PINMUX_IPSR_MSEL(IP8_25_23, I2C1_SCL, SEL_I2C01_0),
  1143. PINMUX_IPSR_MSEL(IP8_25_23, SCIF4_RXD, SEL_SCIF4_0),
  1144. PINMUX_IPSR_GPSR(IP8_25_23, PWM5_B),
  1145. PINMUX_IPSR_GPSR(IP8_25_23, DU1_DR0),
  1146. PINMUX_IPSR_MSEL(IP8_25_23, TS_SDATA_D, SEL_TSIF0_3),
  1147. PINMUX_IPSR_GPSR(IP8_25_23, TPUTO1_B),
  1148. PINMUX_IPSR_MSEL(IP8_28_26, I2C1_SDA, SEL_I2C01_0),
  1149. PINMUX_IPSR_MSEL(IP8_28_26, SCIF4_TXD, SEL_SCIF4_0),
  1150. PINMUX_IPSR_GPSR(IP8_28_26, IRQ5),
  1151. PINMUX_IPSR_GPSR(IP8_28_26, DU1_DR1),
  1152. PINMUX_IPSR_MSEL(IP8_28_26, TS_SCK_D, SEL_TSIF0_3),
  1153. PINMUX_IPSR_MSEL(IP8_28_26, BPFCLK_C, SEL_DARC_2),
  1154. PINMUX_IPSR_GPSR(IP8_31_29, MSIOF0_RXD),
  1155. PINMUX_IPSR_MSEL(IP8_31_29, SCIF5_RXD, SEL_SCIF5_0),
  1156. PINMUX_IPSR_MSEL(IP8_31_29, I2C2_SCL_C, SEL_I2C02_2),
  1157. PINMUX_IPSR_GPSR(IP8_31_29, DU1_DR2),
  1158. PINMUX_IPSR_MSEL(IP8_31_29, TS_SDEN_D, SEL_TSIF0_3),
  1159. PINMUX_IPSR_MSEL(IP8_31_29, FMCLK_C, SEL_DARC_2),
  1160. /* IPSR9 */
  1161. PINMUX_IPSR_GPSR(IP9_2_0, MSIOF0_TXD),
  1162. PINMUX_IPSR_MSEL(IP9_2_0, SCIF5_TXD, SEL_SCIF5_0),
  1163. PINMUX_IPSR_MSEL(IP9_2_0, I2C2_SDA_C, SEL_I2C02_2),
  1164. PINMUX_IPSR_GPSR(IP9_2_0, DU1_DR3),
  1165. PINMUX_IPSR_MSEL(IP9_2_0, TS_SPSYNC_D, SEL_TSIF0_3),
  1166. PINMUX_IPSR_MSEL(IP9_2_0, FMIN_C, SEL_DARC_2),
  1167. PINMUX_IPSR_GPSR(IP9_5_3, MSIOF0_SCK),
  1168. PINMUX_IPSR_GPSR(IP9_5_3, IRQ0),
  1169. PINMUX_IPSR_MSEL(IP9_5_3, TS_SDATA, SEL_TSIF0_0),
  1170. PINMUX_IPSR_GPSR(IP9_5_3, DU1_DR4),
  1171. PINMUX_IPSR_GPSR(IP9_5_3, TPUTO1_C),
  1172. PINMUX_IPSR_GPSR(IP9_8_6, MSIOF0_SYNC),
  1173. PINMUX_IPSR_GPSR(IP9_8_6, PWM1),
  1174. PINMUX_IPSR_MSEL(IP9_8_6, TS_SCK, SEL_TSIF0_0),
  1175. PINMUX_IPSR_GPSR(IP9_8_6, DU1_DR5),
  1176. PINMUX_IPSR_MSEL(IP9_8_6, BPFCLK_B, SEL_DARC_1),
  1177. PINMUX_IPSR_GPSR(IP9_11_9, MSIOF0_SS1),
  1178. PINMUX_IPSR_MSEL(IP9_11_9, SCIFA0_RXD, SEL_SCIFA0_0),
  1179. PINMUX_IPSR_MSEL(IP9_11_9, TS_SDEN, SEL_TSIF0_0),
  1180. PINMUX_IPSR_GPSR(IP9_11_9, DU1_DR6),
  1181. PINMUX_IPSR_MSEL(IP9_11_9, FMCLK_B, SEL_DARC_1),
  1182. PINMUX_IPSR_GPSR(IP9_14_12, MSIOF0_SS2),
  1183. PINMUX_IPSR_MSEL(IP9_14_12, SCIFA0_TXD, SEL_SCIFA0_0),
  1184. PINMUX_IPSR_MSEL(IP9_14_12, TS_SPSYNC, SEL_TSIF0_0),
  1185. PINMUX_IPSR_GPSR(IP9_14_12, DU1_DR7),
  1186. PINMUX_IPSR_MSEL(IP9_14_12, FMIN_B, SEL_DARC_1),
  1187. PINMUX_IPSR_MSEL(IP9_16_15, HSCIF1_HRX, SEL_HSCIF1_0),
  1188. PINMUX_IPSR_MSEL(IP9_16_15, I2C4_SCL, SEL_I2C04_0),
  1189. PINMUX_IPSR_GPSR(IP9_16_15, PWM6),
  1190. PINMUX_IPSR_GPSR(IP9_16_15, DU1_DG0),
  1191. PINMUX_IPSR_MSEL(IP9_18_17, HSCIF1_HTX, SEL_HSCIF1_0),
  1192. PINMUX_IPSR_MSEL(IP9_18_17, I2C4_SDA, SEL_I2C04_0),
  1193. PINMUX_IPSR_GPSR(IP9_18_17, TPUTO1),
  1194. PINMUX_IPSR_GPSR(IP9_18_17, DU1_DG1),
  1195. PINMUX_IPSR_GPSR(IP9_21_19, HSCIF1_HSCK),
  1196. PINMUX_IPSR_GPSR(IP9_21_19, PWM2),
  1197. PINMUX_IPSR_MSEL(IP9_21_19, IETX, SEL_IEB_0),
  1198. PINMUX_IPSR_GPSR(IP9_21_19, DU1_DG2),
  1199. PINMUX_IPSR_MSEL(IP9_21_19, REMOCON_B, SEL_RCN_1),
  1200. PINMUX_IPSR_MSEL(IP9_21_19, SPEEDIN_B, SEL_RSP_1),
  1201. PINMUX_IPSR_MSEL(IP9_24_22, HSCIF1_HCTS_N, SEL_HSCIF1_0),
  1202. PINMUX_IPSR_MSEL(IP9_24_22, SCIFA4_RXD, SEL_SCIFA4_0),
  1203. PINMUX_IPSR_MSEL(IP9_24_22, IECLK, SEL_IEB_0),
  1204. PINMUX_IPSR_GPSR(IP9_24_22, DU1_DG3),
  1205. PINMUX_IPSR_MSEL(IP9_24_22, SSI_SCK1_B, SEL_SSI1_1),
  1206. PINMUX_IPSR_MSEL(IP9_27_25, HSCIF1_HRTS_N, SEL_HSCIF1_0),
  1207. PINMUX_IPSR_MSEL(IP9_27_25, SCIFA4_TXD, SEL_SCIFA4_0),
  1208. PINMUX_IPSR_MSEL(IP9_27_25, IERX, SEL_IEB_0),
  1209. PINMUX_IPSR_GPSR(IP9_27_25, DU1_DG4),
  1210. PINMUX_IPSR_MSEL(IP9_27_25, SSI_WS1_B, SEL_SSI1_1),
  1211. PINMUX_IPSR_MSEL(IP9_30_28, SCIF1_SCK, SEL_SCIF1_0),
  1212. PINMUX_IPSR_GPSR(IP9_30_28, PWM3),
  1213. PINMUX_IPSR_MSEL(IP9_30_28, TCLK2, SEL_TMU_0),
  1214. PINMUX_IPSR_GPSR(IP9_30_28, DU1_DG5),
  1215. PINMUX_IPSR_MSEL(IP9_30_28, SSI_SDATA1_B, SEL_SSI1_1),
  1216. /* IPSR10 */
  1217. PINMUX_IPSR_MSEL(IP10_2_0, SCIF1_RXD, SEL_SCIF1_0),
  1218. PINMUX_IPSR_MSEL(IP10_2_0, I2C5_SCL, SEL_I2C05_0),
  1219. PINMUX_IPSR_GPSR(IP10_2_0, DU1_DG6),
  1220. PINMUX_IPSR_MSEL(IP10_2_0, SSI_SCK2_B, SEL_SSI2_1),
  1221. PINMUX_IPSR_MSEL(IP10_5_3, SCIF1_TXD, SEL_SCIF1_0),
  1222. PINMUX_IPSR_MSEL(IP10_5_3, I2C5_SDA, SEL_I2C05_0),
  1223. PINMUX_IPSR_GPSR(IP10_5_3, DU1_DG7),
  1224. PINMUX_IPSR_MSEL(IP10_5_3, SSI_WS2_B, SEL_SSI2_1),
  1225. PINMUX_IPSR_MSEL(IP10_8_6, SCIF2_RXD, SEL_SCIF2_0),
  1226. PINMUX_IPSR_MSEL(IP10_8_6, IIC0_SCL, SEL_IIC0_0),
  1227. PINMUX_IPSR_GPSR(IP10_8_6, DU1_DB0),
  1228. PINMUX_IPSR_MSEL(IP10_8_6, SSI_SDATA2_B, SEL_SSI2_1),
  1229. PINMUX_IPSR_MSEL(IP10_11_9, SCIF2_TXD, SEL_SCIF2_0),
  1230. PINMUX_IPSR_MSEL(IP10_11_9, IIC0_SDA, SEL_IIC0_0),
  1231. PINMUX_IPSR_GPSR(IP10_11_9, DU1_DB1),
  1232. PINMUX_IPSR_MSEL(IP10_11_9, SSI_SCK9_B, SEL_SSI9_1),
  1233. PINMUX_IPSR_MSEL(IP10_14_12, SCIF2_SCK, SEL_SCIF2_0),
  1234. PINMUX_IPSR_GPSR(IP10_14_12, IRQ1),
  1235. PINMUX_IPSR_GPSR(IP10_14_12, DU1_DB2),
  1236. PINMUX_IPSR_MSEL(IP10_14_12, SSI_WS9_B, SEL_SSI9_1),
  1237. PINMUX_IPSR_MSEL(IP10_17_15, SCIF3_SCK, SEL_SCIF3_0),
  1238. PINMUX_IPSR_GPSR(IP10_17_15, IRQ2),
  1239. PINMUX_IPSR_MSEL(IP10_17_15, BPFCLK_D, SEL_DARC_3),
  1240. PINMUX_IPSR_GPSR(IP10_17_15, DU1_DB3),
  1241. PINMUX_IPSR_MSEL(IP10_17_15, SSI_SDATA9_B, SEL_SSI9_1),
  1242. PINMUX_IPSR_MSEL(IP10_20_18, SCIF3_RXD, SEL_SCIF3_0),
  1243. PINMUX_IPSR_MSEL(IP10_20_18, I2C1_SCL_E, SEL_I2C01_4),
  1244. PINMUX_IPSR_MSEL(IP10_20_18, FMCLK_D, SEL_DARC_3),
  1245. PINMUX_IPSR_GPSR(IP10_20_18, DU1_DB4),
  1246. PINMUX_IPSR_MSEL(IP10_20_18, AUDIO_CLKA_C, SEL_ADG_2),
  1247. PINMUX_IPSR_MSEL(IP10_20_18, SSI_SCK4_B, SEL_SSI4_1),
  1248. PINMUX_IPSR_MSEL(IP10_23_21, SCIF3_TXD, SEL_SCIF3_0),
  1249. PINMUX_IPSR_MSEL(IP10_23_21, I2C1_SDA_E, SEL_I2C01_4),
  1250. PINMUX_IPSR_MSEL(IP10_23_21, FMIN_D, SEL_DARC_3),
  1251. PINMUX_IPSR_GPSR(IP10_23_21, DU1_DB5),
  1252. PINMUX_IPSR_MSEL(IP10_23_21, AUDIO_CLKB_C, SEL_ADG_2),
  1253. PINMUX_IPSR_MSEL(IP10_23_21, SSI_WS4_B, SEL_SSI4_1),
  1254. PINMUX_IPSR_MSEL(IP10_26_24, I2C2_SCL, SEL_I2C02_0),
  1255. PINMUX_IPSR_MSEL(IP10_26_24, SCIFA5_RXD, SEL_SCIFA5_0),
  1256. PINMUX_IPSR_GPSR(IP10_26_24, DU1_DB6),
  1257. PINMUX_IPSR_MSEL(IP10_26_24, AUDIO_CLKC_C, SEL_ADG_2),
  1258. PINMUX_IPSR_MSEL(IP10_26_24, SSI_SDATA4_B, SEL_SSI4_1),
  1259. PINMUX_IPSR_MSEL(IP10_29_27, I2C2_SDA, SEL_I2C02_0),
  1260. PINMUX_IPSR_MSEL(IP10_29_27, SCIFA5_TXD, SEL_SCIFA5_0),
  1261. PINMUX_IPSR_GPSR(IP10_29_27, DU1_DB7),
  1262. PINMUX_IPSR_MSEL(IP10_29_27, AUDIO_CLKOUT_C, SEL_ADG_2),
  1263. PINMUX_IPSR_MSEL(IP10_31_30, SSI_SCK5, SEL_SSI5_0),
  1264. PINMUX_IPSR_MSEL(IP10_31_30, SCIFA3_SCK, SEL_SCIFA3_0),
  1265. PINMUX_IPSR_GPSR(IP10_31_30, DU1_DOTCLKIN),
  1266. /* IPSR11 */
  1267. PINMUX_IPSR_MSEL(IP11_2_0, SSI_WS5, SEL_SSI5_0),
  1268. PINMUX_IPSR_MSEL(IP11_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
  1269. PINMUX_IPSR_MSEL(IP11_2_0, I2C3_SCL_C, SEL_I2C03_2),
  1270. PINMUX_IPSR_GPSR(IP11_2_0, DU1_DOTCLKOUT0),
  1271. PINMUX_IPSR_MSEL(IP11_5_3, SSI_SDATA5, SEL_SSI5_0),
  1272. PINMUX_IPSR_MSEL(IP11_5_3, SCIFA3_TXD, SEL_SCIFA3_0),
  1273. PINMUX_IPSR_MSEL(IP11_5_3, I2C3_SDA_C, SEL_I2C03_2),
  1274. PINMUX_IPSR_GPSR(IP11_5_3, DU1_DOTCLKOUT1),
  1275. PINMUX_IPSR_MSEL(IP11_7_6, SSI_SCK6, SEL_SSI6_0),
  1276. PINMUX_IPSR_MSEL(IP11_7_6, SCIFA1_SCK_B, SEL_SCIFA1_1),
  1277. PINMUX_IPSR_GPSR(IP11_7_6, DU1_EXHSYNC_DU1_HSYNC),
  1278. PINMUX_IPSR_MSEL(IP11_10_8, SSI_WS6, SEL_SSI6_0),
  1279. PINMUX_IPSR_MSEL(IP11_10_8, SCIFA1_RXD_B, SEL_SCIFA1_1),
  1280. PINMUX_IPSR_MSEL(IP11_10_8, I2C4_SCL_C, SEL_I2C04_2),
  1281. PINMUX_IPSR_GPSR(IP11_10_8, DU1_EXVSYNC_DU1_VSYNC),
  1282. PINMUX_IPSR_MSEL(IP11_13_11, SSI_SDATA6, SEL_SSI6_0),
  1283. PINMUX_IPSR_MSEL(IP11_13_11, SCIFA1_TXD_B, SEL_SCIFA1_1),
  1284. PINMUX_IPSR_MSEL(IP11_13_11, I2C4_SDA_C, SEL_I2C04_2),
  1285. PINMUX_IPSR_GPSR(IP11_13_11, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1286. PINMUX_IPSR_MSEL(IP11_15_14, SSI_SCK78, SEL_SSI7_0),
  1287. PINMUX_IPSR_MSEL(IP11_15_14, SCIFA2_SCK_B, SEL_SCIFA2_1),
  1288. PINMUX_IPSR_MSEL(IP11_15_14, I2C5_SDA_C, SEL_I2C05_2),
  1289. PINMUX_IPSR_GPSR(IP11_15_14, DU1_DISP),
  1290. PINMUX_IPSR_MSEL(IP11_17_16, SSI_WS78, SEL_SSI7_0),
  1291. PINMUX_IPSR_MSEL(IP11_17_16, SCIFA2_RXD_B, SEL_SCIFA2_1),
  1292. PINMUX_IPSR_MSEL(IP11_17_16, I2C5_SCL_C, SEL_I2C05_2),
  1293. PINMUX_IPSR_GPSR(IP11_17_16, DU1_CDE),
  1294. PINMUX_IPSR_MSEL(IP11_20_18, SSI_SDATA7, SEL_SSI7_0),
  1295. PINMUX_IPSR_MSEL(IP11_20_18, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1296. PINMUX_IPSR_GPSR(IP11_20_18, IRQ8),
  1297. PINMUX_IPSR_MSEL(IP11_20_18, AUDIO_CLKA_D, SEL_ADG_3),
  1298. PINMUX_IPSR_MSEL(IP11_20_18, CAN_CLK_D, SEL_CAN_3),
  1299. PINMUX_IPSR_GPSR(IP11_23_21, SSI_SCK0129),
  1300. PINMUX_IPSR_MSEL(IP11_23_21, MSIOF1_RXD_B, SEL_MSI1_1),
  1301. PINMUX_IPSR_MSEL(IP11_23_21, SCIF5_RXD_D, SEL_SCIF5_3),
  1302. PINMUX_IPSR_MSEL(IP11_23_21, ADIDATA_B, SEL_RAD_1),
  1303. PINMUX_IPSR_GPSR(IP11_26_24, SSI_WS0129),
  1304. PINMUX_IPSR_MSEL(IP11_26_24, MSIOF1_TXD_B, SEL_MSI1_1),
  1305. PINMUX_IPSR_MSEL(IP11_26_24, SCIF5_TXD_D, SEL_SCIF5_3),
  1306. PINMUX_IPSR_MSEL(IP11_26_24, ADICS_SAMP_B, SEL_RAD_1),
  1307. PINMUX_IPSR_GPSR(IP11_29_27, SSI_SDATA0),
  1308. PINMUX_IPSR_MSEL(IP11_29_27, MSIOF1_SCK_B, SEL_MSI1_1),
  1309. PINMUX_IPSR_GPSR(IP11_29_27, PWM0_B),
  1310. PINMUX_IPSR_MSEL(IP11_29_27, ADICLK_B, SEL_RAD_1),
  1311. /* IPSR12 */
  1312. PINMUX_IPSR_GPSR(IP12_2_0, SSI_SCK34),
  1313. PINMUX_IPSR_MSEL(IP12_2_0, MSIOF1_SYNC_B, SEL_MSI1_1),
  1314. PINMUX_IPSR_MSEL(IP12_2_0, SCIFA1_SCK_C, SEL_SCIFA1_2),
  1315. PINMUX_IPSR_MSEL(IP12_2_0, ADICHS0_B, SEL_RAD_1),
  1316. PINMUX_IPSR_MSEL(IP12_2_0, DREQ1_N_B, SEL_LBS_1),
  1317. PINMUX_IPSR_GPSR(IP12_5_3, SSI_WS34),
  1318. PINMUX_IPSR_MSEL(IP12_5_3, MSIOF1_SS1_B, SEL_MSI1_1),
  1319. PINMUX_IPSR_MSEL(IP12_5_3, SCIFA1_RXD_C, SEL_SCIFA1_2),
  1320. PINMUX_IPSR_MSEL(IP12_5_3, ADICHS1_B, SEL_RAD_1),
  1321. PINMUX_IPSR_MSEL(IP12_5_3, CAN1_RX_C, SEL_CAN1_2),
  1322. PINMUX_IPSR_MSEL(IP12_5_3, DACK1_B, SEL_LBS_1),
  1323. PINMUX_IPSR_GPSR(IP12_8_6, SSI_SDATA3),
  1324. PINMUX_IPSR_MSEL(IP12_8_6, MSIOF1_SS2_B, SEL_MSI1_1),
  1325. PINMUX_IPSR_MSEL(IP12_8_6, SCIFA1_TXD_C, SEL_SCIFA1_2),
  1326. PINMUX_IPSR_MSEL(IP12_8_6, ADICHS2_B, SEL_RAD_1),
  1327. PINMUX_IPSR_MSEL(IP12_8_6, CAN1_TX_C, SEL_CAN1_2),
  1328. PINMUX_IPSR_GPSR(IP12_8_6, DREQ2_N),
  1329. PINMUX_IPSR_MSEL(IP12_10_9, SSI_SCK4, SEL_SSI4_0),
  1330. PINMUX_IPSR_GPSR(IP12_10_9, MLB_CLK),
  1331. PINMUX_IPSR_MSEL(IP12_10_9, IETX_B, SEL_IEB_1),
  1332. PINMUX_IPSR_MSEL(IP12_12_11, SSI_WS4, SEL_SSI4_0),
  1333. PINMUX_IPSR_GPSR(IP12_12_11, MLB_SIG),
  1334. PINMUX_IPSR_MSEL(IP12_12_11, IECLK_B, SEL_IEB_1),
  1335. PINMUX_IPSR_MSEL(IP12_14_13, SSI_SDATA4, SEL_SSI4_0),
  1336. PINMUX_IPSR_GPSR(IP12_14_13, MLB_DAT),
  1337. PINMUX_IPSR_MSEL(IP12_14_13, IERX_B, SEL_IEB_1),
  1338. PINMUX_IPSR_MSEL(IP12_17_15, SSI_SDATA8, SEL_SSI8_0),
  1339. PINMUX_IPSR_MSEL(IP12_17_15, SCIF1_SCK_B, SEL_SCIF1_1),
  1340. PINMUX_IPSR_GPSR(IP12_17_15, PWM1_B),
  1341. PINMUX_IPSR_GPSR(IP12_17_15, IRQ9),
  1342. PINMUX_IPSR_MSEL(IP12_17_15, REMOCON, SEL_RCN_0),
  1343. PINMUX_IPSR_GPSR(IP12_17_15, DACK2),
  1344. PINMUX_IPSR_MSEL(IP12_17_15, ETH_MDIO_B, SEL_ETH_1),
  1345. PINMUX_IPSR_MSEL(IP12_20_18, SSI_SCK1, SEL_SSI1_0),
  1346. PINMUX_IPSR_MSEL(IP12_20_18, SCIF1_RXD_B, SEL_SCIF1_1),
  1347. PINMUX_IPSR_MSEL(IP12_20_18, IIC0_SCL_C, SEL_IIC0_2),
  1348. PINMUX_IPSR_GPSR(IP12_20_18, VI1_CLK),
  1349. PINMUX_IPSR_MSEL(IP12_20_18, CAN0_RX_D, SEL_CAN0_3),
  1350. PINMUX_IPSR_MSEL(IP12_20_18, ETH_CRS_DV_B, SEL_ETH_1),
  1351. PINMUX_IPSR_MSEL(IP12_23_21, SSI_WS1, SEL_SSI1_0),
  1352. PINMUX_IPSR_MSEL(IP12_23_21, SCIF1_TXD_B, SEL_SCIF1_1),
  1353. PINMUX_IPSR_MSEL(IP12_23_21, IIC0_SDA_C, SEL_IIC0_2),
  1354. PINMUX_IPSR_GPSR(IP12_23_21, VI1_DATA0),
  1355. PINMUX_IPSR_MSEL(IP12_23_21, CAN0_TX_D, SEL_CAN0_3),
  1356. PINMUX_IPSR_MSEL(IP12_23_21, ETH_RX_ER_B, SEL_ETH_1),
  1357. PINMUX_IPSR_MSEL(IP12_26_24, SSI_SDATA1, SEL_SSI1_0),
  1358. PINMUX_IPSR_MSEL(IP12_26_24, HSCIF1_HRX_B, SEL_HSCIF1_1),
  1359. PINMUX_IPSR_GPSR(IP12_26_24, VI1_DATA1),
  1360. PINMUX_IPSR_GPSR(IP12_26_24, ATAWR0_N),
  1361. PINMUX_IPSR_MSEL(IP12_26_24, ETH_RXD0_B, SEL_ETH_1),
  1362. PINMUX_IPSR_MSEL(IP12_29_27, SSI_SCK2, SEL_SSI2_0),
  1363. PINMUX_IPSR_MSEL(IP12_29_27, HSCIF1_HTX_B, SEL_HSCIF1_1),
  1364. PINMUX_IPSR_GPSR(IP12_29_27, VI1_DATA2),
  1365. PINMUX_IPSR_GPSR(IP12_29_27, ATAG0_N),
  1366. PINMUX_IPSR_MSEL(IP12_29_27, ETH_RXD1_B, SEL_ETH_1),
  1367. /* IPSR13 */
  1368. PINMUX_IPSR_MSEL(IP13_2_0, SSI_WS2, SEL_SSI2_0),
  1369. PINMUX_IPSR_MSEL(IP13_2_0, HSCIF1_HCTS_N_B, SEL_HSCIF1_1),
  1370. PINMUX_IPSR_MSEL(IP13_2_0, SCIFA0_RXD_D, SEL_SCIFA0_3),
  1371. PINMUX_IPSR_GPSR(IP13_2_0, VI1_DATA3),
  1372. PINMUX_IPSR_GPSR(IP13_2_0, ATACS00_N),
  1373. PINMUX_IPSR_MSEL(IP13_2_0, ETH_LINK_B, SEL_ETH_1),
  1374. PINMUX_IPSR_MSEL(IP13_5_3, SSI_SDATA2, SEL_SSI2_0),
  1375. PINMUX_IPSR_MSEL(IP13_5_3, HSCIF1_HRTS_N_B, SEL_HSCIF1_1),
  1376. PINMUX_IPSR_MSEL(IP13_5_3, SCIFA0_TXD_D, SEL_SCIFA0_3),
  1377. PINMUX_IPSR_GPSR(IP13_5_3, VI1_DATA4),
  1378. PINMUX_IPSR_GPSR(IP13_5_3, ATACS10_N),
  1379. PINMUX_IPSR_MSEL(IP13_5_3, ETH_REFCLK_B, SEL_ETH_1),
  1380. PINMUX_IPSR_MSEL(IP13_8_6, SSI_SCK9, SEL_SSI9_0),
  1381. PINMUX_IPSR_MSEL(IP13_8_6, SCIF2_SCK_B, SEL_SCIF2_1),
  1382. PINMUX_IPSR_GPSR(IP13_8_6, PWM2_B),
  1383. PINMUX_IPSR_GPSR(IP13_8_6, VI1_DATA5),
  1384. PINMUX_IPSR_GPSR(IP13_8_6, EX_WAIT1),
  1385. PINMUX_IPSR_MSEL(IP13_8_6, ETH_TXD1_B, SEL_ETH_1),
  1386. PINMUX_IPSR_MSEL(IP13_11_9, SSI_WS9, SEL_SSI9_0),
  1387. PINMUX_IPSR_MSEL(IP13_11_9, SCIF2_RXD_B, SEL_SCIF2_1),
  1388. PINMUX_IPSR_MSEL(IP13_11_9, I2C3_SCL_E, SEL_I2C03_4),
  1389. PINMUX_IPSR_GPSR(IP13_11_9, VI1_DATA6),
  1390. PINMUX_IPSR_GPSR(IP13_11_9, ATARD0_N),
  1391. PINMUX_IPSR_MSEL(IP13_11_9, ETH_TX_EN_B, SEL_ETH_1),
  1392. PINMUX_IPSR_MSEL(IP13_14_12, SSI_SDATA9, SEL_SSI9_0),
  1393. PINMUX_IPSR_MSEL(IP13_14_12, SCIF2_TXD_B, SEL_SCIF2_1),
  1394. PINMUX_IPSR_MSEL(IP13_14_12, I2C3_SDA_E, SEL_I2C03_4),
  1395. PINMUX_IPSR_GPSR(IP13_14_12, VI1_DATA7),
  1396. PINMUX_IPSR_GPSR(IP13_14_12, ATADIR0_N),
  1397. PINMUX_IPSR_MSEL(IP13_14_12, ETH_MAGIC_B, SEL_ETH_1),
  1398. PINMUX_IPSR_MSEL(IP13_17_15, AUDIO_CLKA, SEL_ADG_0),
  1399. PINMUX_IPSR_MSEL(IP13_17_15, I2C0_SCL_B, SEL_I2C00_1),
  1400. PINMUX_IPSR_MSEL(IP13_17_15, SCIFA4_RXD_D, SEL_SCIFA4_3),
  1401. PINMUX_IPSR_GPSR(IP13_17_15, VI1_CLKENB),
  1402. PINMUX_IPSR_MSEL(IP13_17_15, TS_SDATA_C, SEL_TSIF0_2),
  1403. PINMUX_IPSR_MSEL(IP13_17_15, ETH_TXD0_B, SEL_ETH_1),
  1404. PINMUX_IPSR_MSEL(IP13_20_18, AUDIO_CLKB, SEL_ADG_0),
  1405. PINMUX_IPSR_MSEL(IP13_20_18, I2C0_SDA_B, SEL_I2C00_1),
  1406. PINMUX_IPSR_MSEL(IP13_20_18, SCIFA4_TXD_D, SEL_SCIFA4_3),
  1407. PINMUX_IPSR_GPSR(IP13_20_18, VI1_FIELD),
  1408. PINMUX_IPSR_MSEL(IP13_20_18, TS_SCK_C, SEL_TSIF0_2),
  1409. PINMUX_IPSR_MSEL(IP13_20_18, BPFCLK_E, SEL_DARC_4),
  1410. PINMUX_IPSR_MSEL(IP13_20_18, ETH_MDC_B, SEL_ETH_1),
  1411. PINMUX_IPSR_MSEL(IP13_23_21, AUDIO_CLKC, SEL_ADG_0),
  1412. PINMUX_IPSR_MSEL(IP13_23_21, I2C4_SCL_B, SEL_I2C04_1),
  1413. PINMUX_IPSR_MSEL(IP13_23_21, SCIFA5_RXD_D, SEL_SCIFA5_3),
  1414. PINMUX_IPSR_GPSR(IP13_23_21, VI1_HSYNC_N),
  1415. PINMUX_IPSR_MSEL(IP13_23_21, TS_SDEN_C, SEL_TSIF0_2),
  1416. PINMUX_IPSR_MSEL(IP13_23_21, FMCLK_E, SEL_DARC_4),
  1417. PINMUX_IPSR_MSEL(IP13_26_24, AUDIO_CLKOUT, SEL_ADG_0),
  1418. PINMUX_IPSR_MSEL(IP13_26_24, I2C4_SDA_B, SEL_I2C04_1),
  1419. PINMUX_IPSR_MSEL(IP13_26_24, SCIFA5_TXD_D, SEL_SCIFA5_3),
  1420. PINMUX_IPSR_GPSR(IP13_26_24, VI1_VSYNC_N),
  1421. PINMUX_IPSR_MSEL(IP13_26_24, TS_SPSYNC_C, SEL_TSIF0_2),
  1422. PINMUX_IPSR_MSEL(IP13_26_24, FMIN_E, SEL_DARC_4),
  1423. };
  1424. /*
  1425. * Pins not associated with a GPIO port.
  1426. */
  1427. enum {
  1428. GP_ASSIGN_LAST(),
  1429. NOGP_ALL(),
  1430. };
  1431. static const struct sh_pfc_pin pinmux_pins[] = {
  1432. PINMUX_GPIO_GP_ALL(),
  1433. PINMUX_NOGP_ALL(),
  1434. };
  1435. /* - Audio Clock ------------------------------------------------------------ */
  1436. static const unsigned int audio_clka_pins[] = {
  1437. /* CLKA */
  1438. RCAR_GP_PIN(5, 20),
  1439. };
  1440. static const unsigned int audio_clka_mux[] = {
  1441. AUDIO_CLKA_MARK,
  1442. };
  1443. static const unsigned int audio_clka_b_pins[] = {
  1444. /* CLKA */
  1445. RCAR_GP_PIN(3, 25),
  1446. };
  1447. static const unsigned int audio_clka_b_mux[] = {
  1448. AUDIO_CLKA_B_MARK,
  1449. };
  1450. static const unsigned int audio_clka_c_pins[] = {
  1451. /* CLKA */
  1452. RCAR_GP_PIN(4, 20),
  1453. };
  1454. static const unsigned int audio_clka_c_mux[] = {
  1455. AUDIO_CLKA_C_MARK,
  1456. };
  1457. static const unsigned int audio_clka_d_pins[] = {
  1458. /* CLKA */
  1459. RCAR_GP_PIN(5, 0),
  1460. };
  1461. static const unsigned int audio_clka_d_mux[] = {
  1462. AUDIO_CLKA_D_MARK,
  1463. };
  1464. static const unsigned int audio_clkb_pins[] = {
  1465. /* CLKB */
  1466. RCAR_GP_PIN(5, 21),
  1467. };
  1468. static const unsigned int audio_clkb_mux[] = {
  1469. AUDIO_CLKB_MARK,
  1470. };
  1471. static const unsigned int audio_clkb_b_pins[] = {
  1472. /* CLKB */
  1473. RCAR_GP_PIN(3, 26),
  1474. };
  1475. static const unsigned int audio_clkb_b_mux[] = {
  1476. AUDIO_CLKB_B_MARK,
  1477. };
  1478. static const unsigned int audio_clkb_c_pins[] = {
  1479. /* CLKB */
  1480. RCAR_GP_PIN(4, 21),
  1481. };
  1482. static const unsigned int audio_clkb_c_mux[] = {
  1483. AUDIO_CLKB_C_MARK,
  1484. };
  1485. static const unsigned int audio_clkc_pins[] = {
  1486. /* CLKC */
  1487. RCAR_GP_PIN(5, 22),
  1488. };
  1489. static const unsigned int audio_clkc_mux[] = {
  1490. AUDIO_CLKC_MARK,
  1491. };
  1492. static const unsigned int audio_clkc_b_pins[] = {
  1493. /* CLKC */
  1494. RCAR_GP_PIN(3, 29),
  1495. };
  1496. static const unsigned int audio_clkc_b_mux[] = {
  1497. AUDIO_CLKC_B_MARK,
  1498. };
  1499. static const unsigned int audio_clkc_c_pins[] = {
  1500. /* CLKC */
  1501. RCAR_GP_PIN(4, 22),
  1502. };
  1503. static const unsigned int audio_clkc_c_mux[] = {
  1504. AUDIO_CLKC_C_MARK,
  1505. };
  1506. static const unsigned int audio_clkout_pins[] = {
  1507. /* CLKOUT */
  1508. RCAR_GP_PIN(5, 23),
  1509. };
  1510. static const unsigned int audio_clkout_mux[] = {
  1511. AUDIO_CLKOUT_MARK,
  1512. };
  1513. static const unsigned int audio_clkout_b_pins[] = {
  1514. /* CLKOUT */
  1515. RCAR_GP_PIN(3, 12),
  1516. };
  1517. static const unsigned int audio_clkout_b_mux[] = {
  1518. AUDIO_CLKOUT_B_MARK,
  1519. };
  1520. static const unsigned int audio_clkout_c_pins[] = {
  1521. /* CLKOUT */
  1522. RCAR_GP_PIN(4, 23),
  1523. };
  1524. static const unsigned int audio_clkout_c_mux[] = {
  1525. AUDIO_CLKOUT_C_MARK,
  1526. };
  1527. /* - AVB -------------------------------------------------------------------- */
  1528. static const unsigned int avb_link_pins[] = {
  1529. RCAR_GP_PIN(3, 26),
  1530. };
  1531. static const unsigned int avb_link_mux[] = {
  1532. AVB_LINK_MARK,
  1533. };
  1534. static const unsigned int avb_magic_pins[] = {
  1535. RCAR_GP_PIN(3, 27),
  1536. };
  1537. static const unsigned int avb_magic_mux[] = {
  1538. AVB_MAGIC_MARK,
  1539. };
  1540. static const unsigned int avb_phy_int_pins[] = {
  1541. RCAR_GP_PIN(3, 28),
  1542. };
  1543. static const unsigned int avb_phy_int_mux[] = {
  1544. AVB_PHY_INT_MARK,
  1545. };
  1546. static const unsigned int avb_mdio_pins[] = {
  1547. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  1548. };
  1549. static const unsigned int avb_mdio_mux[] = {
  1550. AVB_MDC_MARK, AVB_MDIO_MARK,
  1551. };
  1552. static const unsigned int avb_mii_pins[] = {
  1553. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  1554. RCAR_GP_PIN(3, 17),
  1555. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
  1556. RCAR_GP_PIN(3, 5),
  1557. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  1558. RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 22),
  1559. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 11),
  1560. };
  1561. static const unsigned int avb_mii_mux[] = {
  1562. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1563. AVB_TXD3_MARK,
  1564. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1565. AVB_RXD3_MARK,
  1566. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1567. AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
  1568. AVB_TX_CLK_MARK, AVB_COL_MARK,
  1569. };
  1570. static const unsigned int avb_gmii_pins[] = {
  1571. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  1572. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  1573. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  1574. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
  1575. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  1576. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  1577. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  1578. RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 30),
  1579. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 13),
  1580. RCAR_GP_PIN(3, 11),
  1581. };
  1582. static const unsigned int avb_gmii_mux[] = {
  1583. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1584. AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
  1585. AVB_TXD6_MARK, AVB_TXD7_MARK,
  1586. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1587. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
  1588. AVB_RXD6_MARK, AVB_RXD7_MARK,
  1589. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1590. AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
  1591. AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
  1592. AVB_COL_MARK,
  1593. };
  1594. /* - CAN -------------------------------------------------------------------- */
  1595. static const unsigned int can0_data_pins[] = {
  1596. /* TX, RX */
  1597. RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 14),
  1598. };
  1599. static const unsigned int can0_data_mux[] = {
  1600. CAN0_TX_MARK, CAN0_RX_MARK,
  1601. };
  1602. static const unsigned int can0_data_b_pins[] = {
  1603. /* TX, RX */
  1604. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 15),
  1605. };
  1606. static const unsigned int can0_data_b_mux[] = {
  1607. CAN0_TX_B_MARK, CAN0_RX_B_MARK,
  1608. };
  1609. static const unsigned int can0_data_c_pins[] = {
  1610. /* TX, RX */
  1611. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16),
  1612. };
  1613. static const unsigned int can0_data_c_mux[] = {
  1614. CAN0_TX_C_MARK, CAN0_RX_C_MARK,
  1615. };
  1616. static const unsigned int can0_data_d_pins[] = {
  1617. /* TX, RX */
  1618. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
  1619. };
  1620. static const unsigned int can0_data_d_mux[] = {
  1621. CAN0_TX_D_MARK, CAN0_RX_D_MARK,
  1622. };
  1623. static const unsigned int can1_data_pins[] = {
  1624. /* TX, RX */
  1625. RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 24),
  1626. };
  1627. static const unsigned int can1_data_mux[] = {
  1628. CAN1_TX_MARK, CAN1_RX_MARK,
  1629. };
  1630. static const unsigned int can1_data_b_pins[] = {
  1631. /* TX, RX */
  1632. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
  1633. };
  1634. static const unsigned int can1_data_b_mux[] = {
  1635. CAN1_TX_B_MARK, CAN1_RX_B_MARK,
  1636. };
  1637. static const unsigned int can1_data_c_pins[] = {
  1638. /* TX, RX */
  1639. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  1640. };
  1641. static const unsigned int can1_data_c_mux[] = {
  1642. CAN1_TX_C_MARK, CAN1_RX_C_MARK,
  1643. };
  1644. static const unsigned int can1_data_d_pins[] = {
  1645. /* TX, RX */
  1646. RCAR_GP_PIN(3, 31), RCAR_GP_PIN(3, 30),
  1647. };
  1648. static const unsigned int can1_data_d_mux[] = {
  1649. CAN1_TX_D_MARK, CAN1_RX_D_MARK,
  1650. };
  1651. static const unsigned int can_clk_pins[] = {
  1652. /* CLK */
  1653. RCAR_GP_PIN(3, 31),
  1654. };
  1655. static const unsigned int can_clk_mux[] = {
  1656. CAN_CLK_MARK,
  1657. };
  1658. static const unsigned int can_clk_b_pins[] = {
  1659. /* CLK */
  1660. RCAR_GP_PIN(1, 23),
  1661. };
  1662. static const unsigned int can_clk_b_mux[] = {
  1663. CAN_CLK_B_MARK,
  1664. };
  1665. static const unsigned int can_clk_c_pins[] = {
  1666. /* CLK */
  1667. RCAR_GP_PIN(1, 0),
  1668. };
  1669. static const unsigned int can_clk_c_mux[] = {
  1670. CAN_CLK_C_MARK,
  1671. };
  1672. static const unsigned int can_clk_d_pins[] = {
  1673. /* CLK */
  1674. RCAR_GP_PIN(5, 0),
  1675. };
  1676. static const unsigned int can_clk_d_mux[] = {
  1677. CAN_CLK_D_MARK,
  1678. };
  1679. /* - DU --------------------------------------------------------------------- */
  1680. static const unsigned int du0_rgb666_pins[] = {
  1681. /* R[7:2], G[7:2], B[7:2] */
  1682. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
  1683. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1684. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  1685. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
  1686. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
  1687. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
  1688. };
  1689. static const unsigned int du0_rgb666_mux[] = {
  1690. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1691. DU0_DR3_MARK, DU0_DR2_MARK,
  1692. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1693. DU0_DG3_MARK, DU0_DG2_MARK,
  1694. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1695. DU0_DB3_MARK, DU0_DB2_MARK,
  1696. };
  1697. static const unsigned int du0_rgb888_pins[] = {
  1698. /* R[7:0], G[7:0], B[7:0] */
  1699. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
  1700. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1701. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 0),
  1702. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  1703. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
  1704. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 8),
  1705. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
  1706. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
  1707. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16),
  1708. };
  1709. static const unsigned int du0_rgb888_mux[] = {
  1710. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1711. DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
  1712. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1713. DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
  1714. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1715. DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
  1716. };
  1717. static const unsigned int du0_clk0_out_pins[] = {
  1718. /* DOTCLKOUT0 */
  1719. RCAR_GP_PIN(2, 25),
  1720. };
  1721. static const unsigned int du0_clk0_out_mux[] = {
  1722. DU0_DOTCLKOUT0_MARK
  1723. };
  1724. static const unsigned int du0_clk1_out_pins[] = {
  1725. /* DOTCLKOUT1 */
  1726. RCAR_GP_PIN(2, 26),
  1727. };
  1728. static const unsigned int du0_clk1_out_mux[] = {
  1729. DU0_DOTCLKOUT1_MARK
  1730. };
  1731. static const unsigned int du0_clk_in_pins[] = {
  1732. /* CLKIN */
  1733. RCAR_GP_PIN(2, 24),
  1734. };
  1735. static const unsigned int du0_clk_in_mux[] = {
  1736. DU0_DOTCLKIN_MARK
  1737. };
  1738. static const unsigned int du0_sync_pins[] = {
  1739. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1740. RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 27),
  1741. };
  1742. static const unsigned int du0_sync_mux[] = {
  1743. DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK
  1744. };
  1745. static const unsigned int du0_oddf_pins[] = {
  1746. /* EXODDF/ODDF/DISP/CDE */
  1747. RCAR_GP_PIN(2, 29),
  1748. };
  1749. static const unsigned int du0_oddf_mux[] = {
  1750. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK,
  1751. };
  1752. static const unsigned int du0_cde_pins[] = {
  1753. /* CDE */
  1754. RCAR_GP_PIN(2, 31),
  1755. };
  1756. static const unsigned int du0_cde_mux[] = {
  1757. DU0_CDE_MARK,
  1758. };
  1759. static const unsigned int du0_disp_pins[] = {
  1760. /* DISP */
  1761. RCAR_GP_PIN(2, 30),
  1762. };
  1763. static const unsigned int du0_disp_mux[] = {
  1764. DU0_DISP_MARK
  1765. };
  1766. static const unsigned int du1_rgb666_pins[] = {
  1767. /* R[7:2], G[7:2], B[7:2] */
  1768. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5),
  1769. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
  1770. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  1771. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
  1772. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
  1773. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
  1774. };
  1775. static const unsigned int du1_rgb666_mux[] = {
  1776. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1777. DU1_DR3_MARK, DU1_DR2_MARK,
  1778. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1779. DU1_DG3_MARK, DU1_DG2_MARK,
  1780. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1781. DU1_DB3_MARK, DU1_DB2_MARK,
  1782. };
  1783. static const unsigned int du1_rgb888_pins[] = {
  1784. /* R[7:0], G[7:0], B[7:0] */
  1785. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5),
  1786. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
  1787. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
  1788. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  1789. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
  1790. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8),
  1791. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
  1792. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
  1793. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  1794. };
  1795. static const unsigned int du1_rgb888_mux[] = {
  1796. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1797. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1798. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1799. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1800. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1801. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1802. };
  1803. static const unsigned int du1_clk0_out_pins[] = {
  1804. /* DOTCLKOUT0 */
  1805. RCAR_GP_PIN(4, 25),
  1806. };
  1807. static const unsigned int du1_clk0_out_mux[] = {
  1808. DU1_DOTCLKOUT0_MARK
  1809. };
  1810. static const unsigned int du1_clk1_out_pins[] = {
  1811. /* DOTCLKOUT1 */
  1812. RCAR_GP_PIN(4, 26),
  1813. };
  1814. static const unsigned int du1_clk1_out_mux[] = {
  1815. DU1_DOTCLKOUT1_MARK
  1816. };
  1817. static const unsigned int du1_clk_in_pins[] = {
  1818. /* DOTCLKIN */
  1819. RCAR_GP_PIN(4, 24),
  1820. };
  1821. static const unsigned int du1_clk_in_mux[] = {
  1822. DU1_DOTCLKIN_MARK
  1823. };
  1824. static const unsigned int du1_sync_pins[] = {
  1825. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1826. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
  1827. };
  1828. static const unsigned int du1_sync_mux[] = {
  1829. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
  1830. };
  1831. static const unsigned int du1_oddf_pins[] = {
  1832. /* EXODDF/ODDF/DISP/CDE */
  1833. RCAR_GP_PIN(4, 29),
  1834. };
  1835. static const unsigned int du1_oddf_mux[] = {
  1836. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  1837. };
  1838. static const unsigned int du1_cde_pins[] = {
  1839. /* CDE */
  1840. RCAR_GP_PIN(4, 31),
  1841. };
  1842. static const unsigned int du1_cde_mux[] = {
  1843. DU1_CDE_MARK
  1844. };
  1845. static const unsigned int du1_disp_pins[] = {
  1846. /* DISP */
  1847. RCAR_GP_PIN(4, 30),
  1848. };
  1849. static const unsigned int du1_disp_mux[] = {
  1850. DU1_DISP_MARK
  1851. };
  1852. /* - ETH -------------------------------------------------------------------- */
  1853. static const unsigned int eth_link_pins[] = {
  1854. /* LINK */
  1855. RCAR_GP_PIN(3, 18),
  1856. };
  1857. static const unsigned int eth_link_mux[] = {
  1858. ETH_LINK_MARK,
  1859. };
  1860. static const unsigned int eth_magic_pins[] = {
  1861. /* MAGIC */
  1862. RCAR_GP_PIN(3, 22),
  1863. };
  1864. static const unsigned int eth_magic_mux[] = {
  1865. ETH_MAGIC_MARK,
  1866. };
  1867. static const unsigned int eth_mdio_pins[] = {
  1868. /* MDC, MDIO */
  1869. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 13),
  1870. };
  1871. static const unsigned int eth_mdio_mux[] = {
  1872. ETH_MDC_MARK, ETH_MDIO_MARK,
  1873. };
  1874. static const unsigned int eth_rmii_pins[] = {
  1875. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1876. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 15),
  1877. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 20),
  1878. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 19),
  1879. };
  1880. static const unsigned int eth_rmii_mux[] = {
  1881. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1882. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  1883. };
  1884. static const unsigned int eth_link_b_pins[] = {
  1885. /* LINK */
  1886. RCAR_GP_PIN(5, 15),
  1887. };
  1888. static const unsigned int eth_link_b_mux[] = {
  1889. ETH_LINK_B_MARK,
  1890. };
  1891. static const unsigned int eth_magic_b_pins[] = {
  1892. /* MAGIC */
  1893. RCAR_GP_PIN(5, 19),
  1894. };
  1895. static const unsigned int eth_magic_b_mux[] = {
  1896. ETH_MAGIC_B_MARK,
  1897. };
  1898. static const unsigned int eth_mdio_b_pins[] = {
  1899. /* MDC, MDIO */
  1900. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 10),
  1901. };
  1902. static const unsigned int eth_mdio_b_mux[] = {
  1903. ETH_MDC_B_MARK, ETH_MDIO_B_MARK,
  1904. };
  1905. static const unsigned int eth_rmii_b_pins[] = {
  1906. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1907. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 12),
  1908. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 17),
  1909. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 16),
  1910. };
  1911. static const unsigned int eth_rmii_b_mux[] = {
  1912. ETH_RXD0_B_MARK, ETH_RXD1_B_MARK, ETH_RX_ER_B_MARK, ETH_CRS_DV_B_MARK,
  1913. ETH_TXD0_B_MARK, ETH_TXD1_B_MARK, ETH_TX_EN_B_MARK, ETH_REFCLK_B_MARK,
  1914. };
  1915. /* - HSCIF0 ----------------------------------------------------------------- */
  1916. static const unsigned int hscif0_data_pins[] = {
  1917. /* RX, TX */
  1918. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  1919. };
  1920. static const unsigned int hscif0_data_mux[] = {
  1921. HSCIF0_HRX_MARK, HSCIF0_HTX_MARK,
  1922. };
  1923. static const unsigned int hscif0_clk_pins[] = {
  1924. /* SCK */
  1925. RCAR_GP_PIN(3, 29),
  1926. };
  1927. static const unsigned int hscif0_clk_mux[] = {
  1928. HSCIF0_HSCK_MARK,
  1929. };
  1930. static const unsigned int hscif0_ctrl_pins[] = {
  1931. /* RTS, CTS */
  1932. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
  1933. };
  1934. static const unsigned int hscif0_ctrl_mux[] = {
  1935. HSCIF0_HRTS_N_MARK, HSCIF0_HCTS_N_MARK,
  1936. };
  1937. static const unsigned int hscif0_data_b_pins[] = {
  1938. /* RX, TX */
  1939. RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 31),
  1940. };
  1941. static const unsigned int hscif0_data_b_mux[] = {
  1942. HSCIF0_HRX_B_MARK, HSCIF0_HTX_B_MARK,
  1943. };
  1944. static const unsigned int hscif0_clk_b_pins[] = {
  1945. /* SCK */
  1946. RCAR_GP_PIN(1, 0),
  1947. };
  1948. static const unsigned int hscif0_clk_b_mux[] = {
  1949. HSCIF0_HSCK_B_MARK,
  1950. };
  1951. /* - HSCIF1 ----------------------------------------------------------------- */
  1952. static const unsigned int hscif1_data_pins[] = {
  1953. /* RX, TX */
  1954. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1955. };
  1956. static const unsigned int hscif1_data_mux[] = {
  1957. HSCIF1_HRX_MARK, HSCIF1_HTX_MARK,
  1958. };
  1959. static const unsigned int hscif1_clk_pins[] = {
  1960. /* SCK */
  1961. RCAR_GP_PIN(4, 10),
  1962. };
  1963. static const unsigned int hscif1_clk_mux[] = {
  1964. HSCIF1_HSCK_MARK,
  1965. };
  1966. static const unsigned int hscif1_ctrl_pins[] = {
  1967. /* RTS, CTS */
  1968. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
  1969. };
  1970. static const unsigned int hscif1_ctrl_mux[] = {
  1971. HSCIF1_HRTS_N_MARK, HSCIF1_HCTS_N_MARK,
  1972. };
  1973. static const unsigned int hscif1_data_b_pins[] = {
  1974. /* RX, TX */
  1975. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  1976. };
  1977. static const unsigned int hscif1_data_b_mux[] = {
  1978. HSCIF1_HRX_B_MARK, HSCIF1_HTX_B_MARK,
  1979. };
  1980. static const unsigned int hscif1_ctrl_b_pins[] = {
  1981. /* RTS, CTS */
  1982. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
  1983. };
  1984. static const unsigned int hscif1_ctrl_b_mux[] = {
  1985. HSCIF1_HRTS_N_B_MARK, HSCIF1_HCTS_N_B_MARK,
  1986. };
  1987. /* - HSCIF2 ----------------------------------------------------------------- */
  1988. static const unsigned int hscif2_data_pins[] = {
  1989. /* RX, TX */
  1990. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  1991. };
  1992. static const unsigned int hscif2_data_mux[] = {
  1993. HSCIF2_HRX_MARK, HSCIF2_HTX_MARK,
  1994. };
  1995. static const unsigned int hscif2_clk_pins[] = {
  1996. /* SCK */
  1997. RCAR_GP_PIN(0, 10),
  1998. };
  1999. static const unsigned int hscif2_clk_mux[] = {
  2000. HSCIF2_HSCK_MARK,
  2001. };
  2002. static const unsigned int hscif2_ctrl_pins[] = {
  2003. /* RTS, CTS */
  2004. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
  2005. };
  2006. static const unsigned int hscif2_ctrl_mux[] = {
  2007. HSCIF2_HRTS_N_MARK, HSCIF2_HCTS_N_MARK,
  2008. };
  2009. /* - I2C0 ------------------------------------------------------------------- */
  2010. static const unsigned int i2c0_pins[] = {
  2011. /* SCL, SDA */
  2012. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  2013. };
  2014. static const unsigned int i2c0_mux[] = {
  2015. I2C0_SCL_MARK, I2C0_SDA_MARK,
  2016. };
  2017. static const unsigned int i2c0_b_pins[] = {
  2018. /* SCL, SDA */
  2019. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  2020. };
  2021. static const unsigned int i2c0_b_mux[] = {
  2022. I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
  2023. };
  2024. static const unsigned int i2c0_c_pins[] = {
  2025. /* SCL, SDA */
  2026. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  2027. };
  2028. static const unsigned int i2c0_c_mux[] = {
  2029. I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
  2030. };
  2031. static const unsigned int i2c0_d_pins[] = {
  2032. /* SCL, SDA */
  2033. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2034. };
  2035. static const unsigned int i2c0_d_mux[] = {
  2036. I2C0_SCL_D_MARK, I2C0_SDA_D_MARK,
  2037. };
  2038. static const unsigned int i2c0_e_pins[] = {
  2039. /* SCL, SDA */
  2040. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  2041. };
  2042. static const unsigned int i2c0_e_mux[] = {
  2043. I2C0_SCL_E_MARK, I2C0_SDA_E_MARK,
  2044. };
  2045. /* - I2C1 ------------------------------------------------------------------- */
  2046. static const unsigned int i2c1_pins[] = {
  2047. /* SCL, SDA */
  2048. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  2049. };
  2050. static const unsigned int i2c1_mux[] = {
  2051. I2C1_SCL_MARK, I2C1_SDA_MARK,
  2052. };
  2053. static const unsigned int i2c1_b_pins[] = {
  2054. /* SCL, SDA */
  2055. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  2056. };
  2057. static const unsigned int i2c1_b_mux[] = {
  2058. I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
  2059. };
  2060. static const unsigned int i2c1_c_pins[] = {
  2061. /* SCL, SDA */
  2062. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  2063. };
  2064. static const unsigned int i2c1_c_mux[] = {
  2065. I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
  2066. };
  2067. static const unsigned int i2c1_d_pins[] = {
  2068. /* SCL, SDA */
  2069. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12),
  2070. };
  2071. static const unsigned int i2c1_d_mux[] = {
  2072. I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
  2073. };
  2074. static const unsigned int i2c1_e_pins[] = {
  2075. /* SCL, SDA */
  2076. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  2077. };
  2078. static const unsigned int i2c1_e_mux[] = {
  2079. I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
  2080. };
  2081. /* - I2C2 ------------------------------------------------------------------- */
  2082. static const unsigned int i2c2_pins[] = {
  2083. /* SCL, SDA */
  2084. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  2085. };
  2086. static const unsigned int i2c2_mux[] = {
  2087. I2C2_SCL_MARK, I2C2_SDA_MARK,
  2088. };
  2089. static const unsigned int i2c2_b_pins[] = {
  2090. /* SCL, SDA */
  2091. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  2092. };
  2093. static const unsigned int i2c2_b_mux[] = {
  2094. I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
  2095. };
  2096. static const unsigned int i2c2_c_pins[] = {
  2097. /* SCL, SDA */
  2098. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  2099. };
  2100. static const unsigned int i2c2_c_mux[] = {
  2101. I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
  2102. };
  2103. static const unsigned int i2c2_d_pins[] = {
  2104. /* SCL, SDA */
  2105. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2106. };
  2107. static const unsigned int i2c2_d_mux[] = {
  2108. I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
  2109. };
  2110. static const unsigned int i2c2_e_pins[] = {
  2111. /* SCL, SDA */
  2112. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  2113. };
  2114. static const unsigned int i2c2_e_mux[] = {
  2115. I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
  2116. };
  2117. /* - I2C3 ------------------------------------------------------------------- */
  2118. static const unsigned int i2c3_pins[] = {
  2119. /* SCL, SDA */
  2120. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
  2121. };
  2122. static const unsigned int i2c3_mux[] = {
  2123. I2C3_SCL_MARK, I2C3_SDA_MARK,
  2124. };
  2125. static const unsigned int i2c3_b_pins[] = {
  2126. /* SCL, SDA */
  2127. RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4),
  2128. };
  2129. static const unsigned int i2c3_b_mux[] = {
  2130. I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
  2131. };
  2132. static const unsigned int i2c3_c_pins[] = {
  2133. /* SCL, SDA */
  2134. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  2135. };
  2136. static const unsigned int i2c3_c_mux[] = {
  2137. I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
  2138. };
  2139. static const unsigned int i2c3_d_pins[] = {
  2140. /* SCL, SDA */
  2141. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2142. };
  2143. static const unsigned int i2c3_d_mux[] = {
  2144. I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
  2145. };
  2146. static const unsigned int i2c3_e_pins[] = {
  2147. /* SCL, SDA */
  2148. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  2149. };
  2150. static const unsigned int i2c3_e_mux[] = {
  2151. I2C3_SCL_E_MARK, I2C3_SDA_E_MARK,
  2152. };
  2153. /* - I2C4 ------------------------------------------------------------------- */
  2154. static const unsigned int i2c4_pins[] = {
  2155. /* SCL, SDA */
  2156. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  2157. };
  2158. static const unsigned int i2c4_mux[] = {
  2159. I2C4_SCL_MARK, I2C4_SDA_MARK,
  2160. };
  2161. static const unsigned int i2c4_b_pins[] = {
  2162. /* SCL, SDA */
  2163. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  2164. };
  2165. static const unsigned int i2c4_b_mux[] = {
  2166. I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
  2167. };
  2168. static const unsigned int i2c4_c_pins[] = {
  2169. /* SCL, SDA */
  2170. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2171. };
  2172. static const unsigned int i2c4_c_mux[] = {
  2173. I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
  2174. };
  2175. static const unsigned int i2c4_d_pins[] = {
  2176. /* SCL, SDA */
  2177. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  2178. };
  2179. static const unsigned int i2c4_d_mux[] = {
  2180. I2C4_SCL_D_MARK, I2C4_SDA_D_MARK,
  2181. };
  2182. static const unsigned int i2c4_e_pins[] = {
  2183. /* SCL, SDA */
  2184. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
  2185. };
  2186. static const unsigned int i2c4_e_mux[] = {
  2187. I2C4_SCL_E_MARK, I2C4_SDA_E_MARK,
  2188. };
  2189. /* - I2C5 ------------------------------------------------------------------- */
  2190. static const unsigned int i2c5_pins[] = {
  2191. /* SCL, SDA */
  2192. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  2193. };
  2194. static const unsigned int i2c5_mux[] = {
  2195. I2C5_SCL_MARK, I2C5_SDA_MARK,
  2196. };
  2197. static const unsigned int i2c5_b_pins[] = {
  2198. /* SCL, SDA */
  2199. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2200. };
  2201. static const unsigned int i2c5_b_mux[] = {
  2202. I2C5_SCL_B_MARK, I2C5_SDA_B_MARK,
  2203. };
  2204. static const unsigned int i2c5_c_pins[] = {
  2205. /* SCL, SDA */
  2206. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2207. };
  2208. static const unsigned int i2c5_c_mux[] = {
  2209. I2C5_SCL_C_MARK, I2C5_SDA_C_MARK,
  2210. };
  2211. static const unsigned int i2c5_d_pins[] = {
  2212. /* SCL, SDA */
  2213. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  2214. };
  2215. static const unsigned int i2c5_d_mux[] = {
  2216. I2C5_SCL_D_MARK, I2C5_SDA_D_MARK,
  2217. };
  2218. /* - INTC ------------------------------------------------------------------- */
  2219. static const unsigned int intc_irq0_pins[] = {
  2220. /* IRQ0 */
  2221. RCAR_GP_PIN(4, 4),
  2222. };
  2223. static const unsigned int intc_irq0_mux[] = {
  2224. IRQ0_MARK,
  2225. };
  2226. static const unsigned int intc_irq1_pins[] = {
  2227. /* IRQ1 */
  2228. RCAR_GP_PIN(4, 18),
  2229. };
  2230. static const unsigned int intc_irq1_mux[] = {
  2231. IRQ1_MARK,
  2232. };
  2233. static const unsigned int intc_irq2_pins[] = {
  2234. /* IRQ2 */
  2235. RCAR_GP_PIN(4, 19),
  2236. };
  2237. static const unsigned int intc_irq2_mux[] = {
  2238. IRQ2_MARK,
  2239. };
  2240. static const unsigned int intc_irq3_pins[] = {
  2241. /* IRQ3 */
  2242. RCAR_GP_PIN(0, 7),
  2243. };
  2244. static const unsigned int intc_irq3_mux[] = {
  2245. IRQ3_MARK,
  2246. };
  2247. static const unsigned int intc_irq4_pins[] = {
  2248. /* IRQ4 */
  2249. RCAR_GP_PIN(0, 0),
  2250. };
  2251. static const unsigned int intc_irq4_mux[] = {
  2252. IRQ4_MARK,
  2253. };
  2254. static const unsigned int intc_irq5_pins[] = {
  2255. /* IRQ5 */
  2256. RCAR_GP_PIN(4, 1),
  2257. };
  2258. static const unsigned int intc_irq5_mux[] = {
  2259. IRQ5_MARK,
  2260. };
  2261. static const unsigned int intc_irq6_pins[] = {
  2262. /* IRQ6 */
  2263. RCAR_GP_PIN(0, 10),
  2264. };
  2265. static const unsigned int intc_irq6_mux[] = {
  2266. IRQ6_MARK,
  2267. };
  2268. static const unsigned int intc_irq7_pins[] = {
  2269. /* IRQ7 */
  2270. RCAR_GP_PIN(6, 15),
  2271. };
  2272. static const unsigned int intc_irq7_mux[] = {
  2273. IRQ7_MARK,
  2274. };
  2275. static const unsigned int intc_irq8_pins[] = {
  2276. /* IRQ8 */
  2277. RCAR_GP_PIN(5, 0),
  2278. };
  2279. static const unsigned int intc_irq8_mux[] = {
  2280. IRQ8_MARK,
  2281. };
  2282. static const unsigned int intc_irq9_pins[] = {
  2283. /* IRQ9 */
  2284. RCAR_GP_PIN(5, 10),
  2285. };
  2286. static const unsigned int intc_irq9_mux[] = {
  2287. IRQ9_MARK,
  2288. };
  2289. /* - MMCIF ------------------------------------------------------------------ */
  2290. static const unsigned int mmc_data_pins[] = {
  2291. /* D[0:7] */
  2292. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2293. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2294. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2295. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  2296. };
  2297. static const unsigned int mmc_data_mux[] = {
  2298. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2299. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
  2300. };
  2301. static const unsigned int mmc_ctrl_pins[] = {
  2302. /* CLK, CMD */
  2303. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  2304. };
  2305. static const unsigned int mmc_ctrl_mux[] = {
  2306. MMC_CLK_MARK, MMC_CMD_MARK,
  2307. };
  2308. /* - MSIOF0 ----------------------------------------------------------------- */
  2309. static const unsigned int msiof0_clk_pins[] = {
  2310. /* SCK */
  2311. RCAR_GP_PIN(4, 4),
  2312. };
  2313. static const unsigned int msiof0_clk_mux[] = {
  2314. MSIOF0_SCK_MARK,
  2315. };
  2316. static const unsigned int msiof0_sync_pins[] = {
  2317. /* SYNC */
  2318. RCAR_GP_PIN(4, 5),
  2319. };
  2320. static const unsigned int msiof0_sync_mux[] = {
  2321. MSIOF0_SYNC_MARK,
  2322. };
  2323. static const unsigned int msiof0_ss1_pins[] = {
  2324. /* SS1 */
  2325. RCAR_GP_PIN(4, 6),
  2326. };
  2327. static const unsigned int msiof0_ss1_mux[] = {
  2328. MSIOF0_SS1_MARK,
  2329. };
  2330. static const unsigned int msiof0_ss2_pins[] = {
  2331. /* SS2 */
  2332. RCAR_GP_PIN(4, 7),
  2333. };
  2334. static const unsigned int msiof0_ss2_mux[] = {
  2335. MSIOF0_SS2_MARK,
  2336. };
  2337. static const unsigned int msiof0_rx_pins[] = {
  2338. /* RXD */
  2339. RCAR_GP_PIN(4, 2),
  2340. };
  2341. static const unsigned int msiof0_rx_mux[] = {
  2342. MSIOF0_RXD_MARK,
  2343. };
  2344. static const unsigned int msiof0_tx_pins[] = {
  2345. /* TXD */
  2346. RCAR_GP_PIN(4, 3),
  2347. };
  2348. static const unsigned int msiof0_tx_mux[] = {
  2349. MSIOF0_TXD_MARK,
  2350. };
  2351. /* - MSIOF1 ----------------------------------------------------------------- */
  2352. static const unsigned int msiof1_clk_pins[] = {
  2353. /* SCK */
  2354. RCAR_GP_PIN(0, 26),
  2355. };
  2356. static const unsigned int msiof1_clk_mux[] = {
  2357. MSIOF1_SCK_MARK,
  2358. };
  2359. static const unsigned int msiof1_sync_pins[] = {
  2360. /* SYNC */
  2361. RCAR_GP_PIN(0, 27),
  2362. };
  2363. static const unsigned int msiof1_sync_mux[] = {
  2364. MSIOF1_SYNC_MARK,
  2365. };
  2366. static const unsigned int msiof1_ss1_pins[] = {
  2367. /* SS1 */
  2368. RCAR_GP_PIN(0, 28),
  2369. };
  2370. static const unsigned int msiof1_ss1_mux[] = {
  2371. MSIOF1_SS1_MARK,
  2372. };
  2373. static const unsigned int msiof1_ss2_pins[] = {
  2374. /* SS2 */
  2375. RCAR_GP_PIN(0, 29),
  2376. };
  2377. static const unsigned int msiof1_ss2_mux[] = {
  2378. MSIOF1_SS2_MARK,
  2379. };
  2380. static const unsigned int msiof1_rx_pins[] = {
  2381. /* RXD */
  2382. RCAR_GP_PIN(0, 24),
  2383. };
  2384. static const unsigned int msiof1_rx_mux[] = {
  2385. MSIOF1_RXD_MARK,
  2386. };
  2387. static const unsigned int msiof1_tx_pins[] = {
  2388. /* TXD */
  2389. RCAR_GP_PIN(0, 25),
  2390. };
  2391. static const unsigned int msiof1_tx_mux[] = {
  2392. MSIOF1_TXD_MARK,
  2393. };
  2394. static const unsigned int msiof1_clk_b_pins[] = {
  2395. /* SCK */
  2396. RCAR_GP_PIN(5, 3),
  2397. };
  2398. static const unsigned int msiof1_clk_b_mux[] = {
  2399. MSIOF1_SCK_B_MARK,
  2400. };
  2401. static const unsigned int msiof1_sync_b_pins[] = {
  2402. /* SYNC */
  2403. RCAR_GP_PIN(5, 4),
  2404. };
  2405. static const unsigned int msiof1_sync_b_mux[] = {
  2406. MSIOF1_SYNC_B_MARK,
  2407. };
  2408. static const unsigned int msiof1_ss1_b_pins[] = {
  2409. /* SS1 */
  2410. RCAR_GP_PIN(5, 5),
  2411. };
  2412. static const unsigned int msiof1_ss1_b_mux[] = {
  2413. MSIOF1_SS1_B_MARK,
  2414. };
  2415. static const unsigned int msiof1_ss2_b_pins[] = {
  2416. /* SS2 */
  2417. RCAR_GP_PIN(5, 6),
  2418. };
  2419. static const unsigned int msiof1_ss2_b_mux[] = {
  2420. MSIOF1_SS2_B_MARK,
  2421. };
  2422. static const unsigned int msiof1_rx_b_pins[] = {
  2423. /* RXD */
  2424. RCAR_GP_PIN(5, 1),
  2425. };
  2426. static const unsigned int msiof1_rx_b_mux[] = {
  2427. MSIOF1_RXD_B_MARK,
  2428. };
  2429. static const unsigned int msiof1_tx_b_pins[] = {
  2430. /* TXD */
  2431. RCAR_GP_PIN(5, 2),
  2432. };
  2433. static const unsigned int msiof1_tx_b_mux[] = {
  2434. MSIOF1_TXD_B_MARK,
  2435. };
  2436. /* - MSIOF2 ----------------------------------------------------------------- */
  2437. static const unsigned int msiof2_clk_pins[] = {
  2438. /* SCK */
  2439. RCAR_GP_PIN(1, 0),
  2440. };
  2441. static const unsigned int msiof2_clk_mux[] = {
  2442. MSIOF2_SCK_MARK,
  2443. };
  2444. static const unsigned int msiof2_sync_pins[] = {
  2445. /* SYNC */
  2446. RCAR_GP_PIN(1, 1),
  2447. };
  2448. static const unsigned int msiof2_sync_mux[] = {
  2449. MSIOF2_SYNC_MARK,
  2450. };
  2451. static const unsigned int msiof2_ss1_pins[] = {
  2452. /* SS1 */
  2453. RCAR_GP_PIN(1, 2),
  2454. };
  2455. static const unsigned int msiof2_ss1_mux[] = {
  2456. MSIOF2_SS1_MARK,
  2457. };
  2458. static const unsigned int msiof2_ss2_pins[] = {
  2459. /* SS2 */
  2460. RCAR_GP_PIN(1, 3),
  2461. };
  2462. static const unsigned int msiof2_ss2_mux[] = {
  2463. MSIOF2_SS2_MARK,
  2464. };
  2465. static const unsigned int msiof2_rx_pins[] = {
  2466. /* RXD */
  2467. RCAR_GP_PIN(0, 30),
  2468. };
  2469. static const unsigned int msiof2_rx_mux[] = {
  2470. MSIOF2_RXD_MARK,
  2471. };
  2472. static const unsigned int msiof2_tx_pins[] = {
  2473. /* TXD */
  2474. RCAR_GP_PIN(0, 31),
  2475. };
  2476. static const unsigned int msiof2_tx_mux[] = {
  2477. MSIOF2_TXD_MARK,
  2478. };
  2479. static const unsigned int msiof2_clk_b_pins[] = {
  2480. /* SCK */
  2481. RCAR_GP_PIN(3, 15),
  2482. };
  2483. static const unsigned int msiof2_clk_b_mux[] = {
  2484. MSIOF2_SCK_B_MARK,
  2485. };
  2486. static const unsigned int msiof2_sync_b_pins[] = {
  2487. /* SYNC */
  2488. RCAR_GP_PIN(3, 16),
  2489. };
  2490. static const unsigned int msiof2_sync_b_mux[] = {
  2491. MSIOF2_SYNC_B_MARK,
  2492. };
  2493. static const unsigned int msiof2_ss1_b_pins[] = {
  2494. /* SS1 */
  2495. RCAR_GP_PIN(3, 17),
  2496. };
  2497. static const unsigned int msiof2_ss1_b_mux[] = {
  2498. MSIOF2_SS1_B_MARK,
  2499. };
  2500. static const unsigned int msiof2_ss2_b_pins[] = {
  2501. /* SS2 */
  2502. RCAR_GP_PIN(3, 18),
  2503. };
  2504. static const unsigned int msiof2_ss2_b_mux[] = {
  2505. MSIOF2_SS2_B_MARK,
  2506. };
  2507. static const unsigned int msiof2_rx_b_pins[] = {
  2508. /* RXD */
  2509. RCAR_GP_PIN(3, 13),
  2510. };
  2511. static const unsigned int msiof2_rx_b_mux[] = {
  2512. MSIOF2_RXD_B_MARK,
  2513. };
  2514. static const unsigned int msiof2_tx_b_pins[] = {
  2515. /* TXD */
  2516. RCAR_GP_PIN(3, 14),
  2517. };
  2518. static const unsigned int msiof2_tx_b_mux[] = {
  2519. MSIOF2_TXD_B_MARK,
  2520. };
  2521. /* - PWM -------------------------------------------------------------------- */
  2522. static const unsigned int pwm0_pins[] = {
  2523. RCAR_GP_PIN(1, 14),
  2524. };
  2525. static const unsigned int pwm0_mux[] = {
  2526. PWM0_MARK,
  2527. };
  2528. static const unsigned int pwm0_b_pins[] = {
  2529. RCAR_GP_PIN(5, 3),
  2530. };
  2531. static const unsigned int pwm0_b_mux[] = {
  2532. PWM0_B_MARK,
  2533. };
  2534. static const unsigned int pwm1_pins[] = {
  2535. RCAR_GP_PIN(4, 5),
  2536. };
  2537. static const unsigned int pwm1_mux[] = {
  2538. PWM1_MARK,
  2539. };
  2540. static const unsigned int pwm1_b_pins[] = {
  2541. RCAR_GP_PIN(5, 10),
  2542. };
  2543. static const unsigned int pwm1_b_mux[] = {
  2544. PWM1_B_MARK,
  2545. };
  2546. static const unsigned int pwm1_c_pins[] = {
  2547. RCAR_GP_PIN(1, 18),
  2548. };
  2549. static const unsigned int pwm1_c_mux[] = {
  2550. PWM1_C_MARK,
  2551. };
  2552. static const unsigned int pwm2_pins[] = {
  2553. RCAR_GP_PIN(4, 10),
  2554. };
  2555. static const unsigned int pwm2_mux[] = {
  2556. PWM2_MARK,
  2557. };
  2558. static const unsigned int pwm2_b_pins[] = {
  2559. RCAR_GP_PIN(5, 17),
  2560. };
  2561. static const unsigned int pwm2_b_mux[] = {
  2562. PWM2_B_MARK,
  2563. };
  2564. static const unsigned int pwm2_c_pins[] = {
  2565. RCAR_GP_PIN(0, 13),
  2566. };
  2567. static const unsigned int pwm2_c_mux[] = {
  2568. PWM2_C_MARK,
  2569. };
  2570. static const unsigned int pwm3_pins[] = {
  2571. RCAR_GP_PIN(4, 13),
  2572. };
  2573. static const unsigned int pwm3_mux[] = {
  2574. PWM3_MARK,
  2575. };
  2576. static const unsigned int pwm3_b_pins[] = {
  2577. RCAR_GP_PIN(0, 16),
  2578. };
  2579. static const unsigned int pwm3_b_mux[] = {
  2580. PWM3_B_MARK,
  2581. };
  2582. static const unsigned int pwm4_pins[] = {
  2583. RCAR_GP_PIN(1, 3),
  2584. };
  2585. static const unsigned int pwm4_mux[] = {
  2586. PWM4_MARK,
  2587. };
  2588. static const unsigned int pwm4_b_pins[] = {
  2589. RCAR_GP_PIN(0, 21),
  2590. };
  2591. static const unsigned int pwm4_b_mux[] = {
  2592. PWM4_B_MARK,
  2593. };
  2594. static const unsigned int pwm5_pins[] = {
  2595. RCAR_GP_PIN(3, 30),
  2596. };
  2597. static const unsigned int pwm5_mux[] = {
  2598. PWM5_MARK,
  2599. };
  2600. static const unsigned int pwm5_b_pins[] = {
  2601. RCAR_GP_PIN(4, 0),
  2602. };
  2603. static const unsigned int pwm5_b_mux[] = {
  2604. PWM5_B_MARK,
  2605. };
  2606. static const unsigned int pwm5_c_pins[] = {
  2607. RCAR_GP_PIN(0, 10),
  2608. };
  2609. static const unsigned int pwm5_c_mux[] = {
  2610. PWM5_C_MARK,
  2611. };
  2612. static const unsigned int pwm6_pins[] = {
  2613. RCAR_GP_PIN(4, 8),
  2614. };
  2615. static const unsigned int pwm6_mux[] = {
  2616. PWM6_MARK,
  2617. };
  2618. static const unsigned int pwm6_b_pins[] = {
  2619. RCAR_GP_PIN(0, 7),
  2620. };
  2621. static const unsigned int pwm6_b_mux[] = {
  2622. PWM6_B_MARK,
  2623. };
  2624. /* - QSPI ------------------------------------------------------------------- */
  2625. static const unsigned int qspi_ctrl_pins[] = {
  2626. /* SPCLK, SSL */
  2627. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
  2628. };
  2629. static const unsigned int qspi_ctrl_mux[] = {
  2630. SPCLK_MARK, SSL_MARK,
  2631. };
  2632. static const unsigned int qspi_data_pins[] = {
  2633. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  2634. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2635. RCAR_GP_PIN(1, 8),
  2636. };
  2637. static const unsigned int qspi_data_mux[] = {
  2638. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  2639. };
  2640. /* - SCIF0 ------------------------------------------------------------------ */
  2641. static const unsigned int scif0_data_pins[] = {
  2642. /* RX, TX */
  2643. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  2644. };
  2645. static const unsigned int scif0_data_mux[] = {
  2646. SCIF0_RXD_MARK, SCIF0_TXD_MARK,
  2647. };
  2648. static const unsigned int scif0_data_b_pins[] = {
  2649. /* RX, TX */
  2650. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  2651. };
  2652. static const unsigned int scif0_data_b_mux[] = {
  2653. SCIF0_RXD_B_MARK, SCIF0_TXD_B_MARK,
  2654. };
  2655. static const unsigned int scif0_data_c_pins[] = {
  2656. /* RX, TX */
  2657. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  2658. };
  2659. static const unsigned int scif0_data_c_mux[] = {
  2660. SCIF0_RXD_C_MARK, SCIF0_TXD_C_MARK,
  2661. };
  2662. static const unsigned int scif0_data_d_pins[] = {
  2663. /* RX, TX */
  2664. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  2665. };
  2666. static const unsigned int scif0_data_d_mux[] = {
  2667. SCIF0_RXD_D_MARK, SCIF0_TXD_D_MARK,
  2668. };
  2669. /* - SCIF1 ------------------------------------------------------------------ */
  2670. static const unsigned int scif1_data_pins[] = {
  2671. /* RX, TX */
  2672. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  2673. };
  2674. static const unsigned int scif1_data_mux[] = {
  2675. SCIF1_RXD_MARK, SCIF1_TXD_MARK,
  2676. };
  2677. static const unsigned int scif1_clk_pins[] = {
  2678. /* SCK */
  2679. RCAR_GP_PIN(4, 13),
  2680. };
  2681. static const unsigned int scif1_clk_mux[] = {
  2682. SCIF1_SCK_MARK,
  2683. };
  2684. static const unsigned int scif1_data_b_pins[] = {
  2685. /* RX, TX */
  2686. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
  2687. };
  2688. static const unsigned int scif1_data_b_mux[] = {
  2689. SCIF1_RXD_B_MARK, SCIF1_TXD_B_MARK,
  2690. };
  2691. static const unsigned int scif1_clk_b_pins[] = {
  2692. /* SCK */
  2693. RCAR_GP_PIN(5, 10),
  2694. };
  2695. static const unsigned int scif1_clk_b_mux[] = {
  2696. SCIF1_SCK_B_MARK,
  2697. };
  2698. static const unsigned int scif1_data_c_pins[] = {
  2699. /* RX, TX */
  2700. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12),
  2701. };
  2702. static const unsigned int scif1_data_c_mux[] = {
  2703. SCIF1_RXD_C_MARK, SCIF1_TXD_C_MARK,
  2704. };
  2705. static const unsigned int scif1_clk_c_pins[] = {
  2706. /* SCK */
  2707. RCAR_GP_PIN(0, 10),
  2708. };
  2709. static const unsigned int scif1_clk_c_mux[] = {
  2710. SCIF1_SCK_C_MARK,
  2711. };
  2712. /* - SCIF2 ------------------------------------------------------------------ */
  2713. static const unsigned int scif2_data_pins[] = {
  2714. /* RX, TX */
  2715. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  2716. };
  2717. static const unsigned int scif2_data_mux[] = {
  2718. SCIF2_RXD_MARK, SCIF2_TXD_MARK,
  2719. };
  2720. static const unsigned int scif2_clk_pins[] = {
  2721. /* SCK */
  2722. RCAR_GP_PIN(4, 18),
  2723. };
  2724. static const unsigned int scif2_clk_mux[] = {
  2725. SCIF2_SCK_MARK,
  2726. };
  2727. static const unsigned int scif2_data_b_pins[] = {
  2728. /* RX, TX */
  2729. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  2730. };
  2731. static const unsigned int scif2_data_b_mux[] = {
  2732. SCIF2_RXD_B_MARK, SCIF2_TXD_B_MARK,
  2733. };
  2734. static const unsigned int scif2_clk_b_pins[] = {
  2735. /* SCK */
  2736. RCAR_GP_PIN(5, 17),
  2737. };
  2738. static const unsigned int scif2_clk_b_mux[] = {
  2739. SCIF2_SCK_B_MARK,
  2740. };
  2741. static const unsigned int scif2_data_c_pins[] = {
  2742. /* RX, TX */
  2743. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2744. };
  2745. static const unsigned int scif2_data_c_mux[] = {
  2746. SCIF2_RXD_C_MARK, SCIF2_TXD_C_MARK,
  2747. };
  2748. static const unsigned int scif2_clk_c_pins[] = {
  2749. /* SCK */
  2750. RCAR_GP_PIN(3, 19),
  2751. };
  2752. static const unsigned int scif2_clk_c_mux[] = {
  2753. SCIF2_SCK_C_MARK,
  2754. };
  2755. /* - SCIF3 ------------------------------------------------------------------ */
  2756. static const unsigned int scif3_data_pins[] = {
  2757. /* RX, TX */
  2758. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  2759. };
  2760. static const unsigned int scif3_data_mux[] = {
  2761. SCIF3_RXD_MARK, SCIF3_TXD_MARK,
  2762. };
  2763. static const unsigned int scif3_clk_pins[] = {
  2764. /* SCK */
  2765. RCAR_GP_PIN(4, 19),
  2766. };
  2767. static const unsigned int scif3_clk_mux[] = {
  2768. SCIF3_SCK_MARK,
  2769. };
  2770. static const unsigned int scif3_data_b_pins[] = {
  2771. /* RX, TX */
  2772. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
  2773. };
  2774. static const unsigned int scif3_data_b_mux[] = {
  2775. SCIF3_RXD_B_MARK, SCIF3_TXD_B_MARK,
  2776. };
  2777. static const unsigned int scif3_clk_b_pins[] = {
  2778. /* SCK */
  2779. RCAR_GP_PIN(3, 22),
  2780. };
  2781. static const unsigned int scif3_clk_b_mux[] = {
  2782. SCIF3_SCK_B_MARK,
  2783. };
  2784. /* - SCIF4 ------------------------------------------------------------------ */
  2785. static const unsigned int scif4_data_pins[] = {
  2786. /* RX, TX */
  2787. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  2788. };
  2789. static const unsigned int scif4_data_mux[] = {
  2790. SCIF4_RXD_MARK, SCIF4_TXD_MARK,
  2791. };
  2792. static const unsigned int scif4_data_b_pins[] = {
  2793. /* RX, TX */
  2794. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  2795. };
  2796. static const unsigned int scif4_data_b_mux[] = {
  2797. SCIF4_RXD_B_MARK, SCIF4_TXD_B_MARK,
  2798. };
  2799. static const unsigned int scif4_data_c_pins[] = {
  2800. /* RX, TX */
  2801. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
  2802. };
  2803. static const unsigned int scif4_data_c_mux[] = {
  2804. SCIF4_RXD_C_MARK, SCIF4_TXD_C_MARK,
  2805. };
  2806. static const unsigned int scif4_data_d_pins[] = {
  2807. /* RX, TX */
  2808. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18),
  2809. };
  2810. static const unsigned int scif4_data_d_mux[] = {
  2811. SCIF4_RXD_D_MARK, SCIF4_TXD_D_MARK,
  2812. };
  2813. static const unsigned int scif4_data_e_pins[] = {
  2814. /* RX, TX */
  2815. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 2),
  2816. };
  2817. static const unsigned int scif4_data_e_mux[] = {
  2818. SCIF4_RXD_E_MARK, SCIF4_TXD_E_MARK,
  2819. };
  2820. /* - SCIF5 ------------------------------------------------------------------ */
  2821. static const unsigned int scif5_data_pins[] = {
  2822. /* RX, TX */
  2823. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  2824. };
  2825. static const unsigned int scif5_data_mux[] = {
  2826. SCIF5_RXD_MARK, SCIF5_TXD_MARK,
  2827. };
  2828. static const unsigned int scif5_data_b_pins[] = {
  2829. /* RX, TX */
  2830. RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4),
  2831. };
  2832. static const unsigned int scif5_data_b_mux[] = {
  2833. SCIF5_RXD_B_MARK, SCIF5_TXD_B_MARK,
  2834. };
  2835. static const unsigned int scif5_data_c_pins[] = {
  2836. /* RX, TX */
  2837. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 11),
  2838. };
  2839. static const unsigned int scif5_data_c_mux[] = {
  2840. SCIF5_RXD_C_MARK, SCIF5_TXD_C_MARK,
  2841. };
  2842. static const unsigned int scif5_data_d_pins[] = {
  2843. /* RX, TX */
  2844. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  2845. };
  2846. static const unsigned int scif5_data_d_mux[] = {
  2847. SCIF5_RXD_D_MARK, SCIF5_TXD_D_MARK,
  2848. };
  2849. /* - SCIFA0 ----------------------------------------------------------------- */
  2850. static const unsigned int scifa0_data_pins[] = {
  2851. /* RXD, TXD */
  2852. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  2853. };
  2854. static const unsigned int scifa0_data_mux[] = {
  2855. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2856. };
  2857. static const unsigned int scifa0_data_b_pins[] = {
  2858. /* RXD, TXD */
  2859. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2860. };
  2861. static const unsigned int scifa0_data_b_mux[] = {
  2862. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  2863. };
  2864. static const unsigned int scifa0_data_c_pins[] = {
  2865. /* RXD, TXD */
  2866. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  2867. };
  2868. static const unsigned int scifa0_data_c_mux[] = {
  2869. SCIFA0_RXD_C_MARK, SCIFA0_TXD_C_MARK
  2870. };
  2871. static const unsigned int scifa0_data_d_pins[] = {
  2872. /* RXD, TXD */
  2873. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2874. };
  2875. static const unsigned int scifa0_data_d_mux[] = {
  2876. SCIFA0_RXD_D_MARK, SCIFA0_TXD_D_MARK
  2877. };
  2878. /* - SCIFA1 ----------------------------------------------------------------- */
  2879. static const unsigned int scifa1_data_pins[] = {
  2880. /* RXD, TXD */
  2881. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2882. };
  2883. static const unsigned int scifa1_data_mux[] = {
  2884. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2885. };
  2886. static const unsigned int scifa1_clk_pins[] = {
  2887. /* SCK */
  2888. RCAR_GP_PIN(0, 13),
  2889. };
  2890. static const unsigned int scifa1_clk_mux[] = {
  2891. SCIFA1_SCK_MARK,
  2892. };
  2893. static const unsigned int scifa1_data_b_pins[] = {
  2894. /* RXD, TXD */
  2895. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2896. };
  2897. static const unsigned int scifa1_data_b_mux[] = {
  2898. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  2899. };
  2900. static const unsigned int scifa1_clk_b_pins[] = {
  2901. /* SCK */
  2902. RCAR_GP_PIN(4, 27),
  2903. };
  2904. static const unsigned int scifa1_clk_b_mux[] = {
  2905. SCIFA1_SCK_B_MARK,
  2906. };
  2907. static const unsigned int scifa1_data_c_pins[] = {
  2908. /* RXD, TXD */
  2909. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2910. };
  2911. static const unsigned int scifa1_data_c_mux[] = {
  2912. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  2913. };
  2914. static const unsigned int scifa1_clk_c_pins[] = {
  2915. /* SCK */
  2916. RCAR_GP_PIN(5, 4),
  2917. };
  2918. static const unsigned int scifa1_clk_c_mux[] = {
  2919. SCIFA1_SCK_C_MARK,
  2920. };
  2921. /* - SCIFA2 ----------------------------------------------------------------- */
  2922. static const unsigned int scifa2_data_pins[] = {
  2923. /* RXD, TXD */
  2924. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  2925. };
  2926. static const unsigned int scifa2_data_mux[] = {
  2927. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2928. };
  2929. static const unsigned int scifa2_clk_pins[] = {
  2930. /* SCK */
  2931. RCAR_GP_PIN(1, 15),
  2932. };
  2933. static const unsigned int scifa2_clk_mux[] = {
  2934. SCIFA2_SCK_MARK,
  2935. };
  2936. static const unsigned int scifa2_data_b_pins[] = {
  2937. /* RXD, TXD */
  2938. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 0),
  2939. };
  2940. static const unsigned int scifa2_data_b_mux[] = {
  2941. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  2942. };
  2943. static const unsigned int scifa2_clk_b_pins[] = {
  2944. /* SCK */
  2945. RCAR_GP_PIN(4, 30),
  2946. };
  2947. static const unsigned int scifa2_clk_b_mux[] = {
  2948. SCIFA2_SCK_B_MARK,
  2949. };
  2950. /* - SCIFA3 ----------------------------------------------------------------- */
  2951. static const unsigned int scifa3_data_pins[] = {
  2952. /* RXD, TXD */
  2953. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  2954. };
  2955. static const unsigned int scifa3_data_mux[] = {
  2956. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  2957. };
  2958. static const unsigned int scifa3_clk_pins[] = {
  2959. /* SCK */
  2960. RCAR_GP_PIN(4, 24),
  2961. };
  2962. static const unsigned int scifa3_clk_mux[] = {
  2963. SCIFA3_SCK_MARK,
  2964. };
  2965. static const unsigned int scifa3_data_b_pins[] = {
  2966. /* RXD, TXD */
  2967. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 2),
  2968. };
  2969. static const unsigned int scifa3_data_b_mux[] = {
  2970. SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
  2971. };
  2972. static const unsigned int scifa3_clk_b_pins[] = {
  2973. /* SCK */
  2974. RCAR_GP_PIN(0, 0),
  2975. };
  2976. static const unsigned int scifa3_clk_b_mux[] = {
  2977. SCIFA3_SCK_B_MARK,
  2978. };
  2979. /* - SCIFA4 ----------------------------------------------------------------- */
  2980. static const unsigned int scifa4_data_pins[] = {
  2981. /* RXD, TXD */
  2982. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 12),
  2983. };
  2984. static const unsigned int scifa4_data_mux[] = {
  2985. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  2986. };
  2987. static const unsigned int scifa4_data_b_pins[] = {
  2988. /* RXD, TXD */
  2989. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 23),
  2990. };
  2991. static const unsigned int scifa4_data_b_mux[] = {
  2992. SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
  2993. };
  2994. static const unsigned int scifa4_data_c_pins[] = {
  2995. /* RXD, TXD */
  2996. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  2997. };
  2998. static const unsigned int scifa4_data_c_mux[] = {
  2999. SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
  3000. };
  3001. static const unsigned int scifa4_data_d_pins[] = {
  3002. /* RXD, TXD */
  3003. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  3004. };
  3005. static const unsigned int scifa4_data_d_mux[] = {
  3006. SCIFA4_RXD_D_MARK, SCIFA4_TXD_D_MARK,
  3007. };
  3008. /* - SCIFA5 ----------------------------------------------------------------- */
  3009. static const unsigned int scifa5_data_pins[] = {
  3010. /* RXD, TXD */
  3011. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  3012. };
  3013. static const unsigned int scifa5_data_mux[] = {
  3014. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  3015. };
  3016. static const unsigned int scifa5_data_b_pins[] = {
  3017. /* RXD, TXD */
  3018. RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 29),
  3019. };
  3020. static const unsigned int scifa5_data_b_mux[] = {
  3021. SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
  3022. };
  3023. static const unsigned int scifa5_data_c_pins[] = {
  3024. /* RXD, TXD */
  3025. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
  3026. };
  3027. static const unsigned int scifa5_data_c_mux[] = {
  3028. SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
  3029. };
  3030. static const unsigned int scifa5_data_d_pins[] = {
  3031. /* RXD, TXD */
  3032. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  3033. };
  3034. static const unsigned int scifa5_data_d_mux[] = {
  3035. SCIFA5_RXD_D_MARK, SCIFA5_TXD_D_MARK,
  3036. };
  3037. /* - SCIFB0 ----------------------------------------------------------------- */
  3038. static const unsigned int scifb0_data_pins[] = {
  3039. /* RXD, TXD */
  3040. RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 20),
  3041. };
  3042. static const unsigned int scifb0_data_mux[] = {
  3043. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  3044. };
  3045. static const unsigned int scifb0_clk_pins[] = {
  3046. /* SCK */
  3047. RCAR_GP_PIN(0, 19),
  3048. };
  3049. static const unsigned int scifb0_clk_mux[] = {
  3050. SCIFB0_SCK_MARK,
  3051. };
  3052. static const unsigned int scifb0_ctrl_pins[] = {
  3053. /* RTS, CTS */
  3054. RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22),
  3055. };
  3056. static const unsigned int scifb0_ctrl_mux[] = {
  3057. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  3058. };
  3059. /* - SCIFB1 ----------------------------------------------------------------- */
  3060. static const unsigned int scifb1_data_pins[] = {
  3061. /* RXD, TXD */
  3062. RCAR_GP_PIN(1, 24), RCAR_GP_PIN(0, 17),
  3063. };
  3064. static const unsigned int scifb1_data_mux[] = {
  3065. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  3066. };
  3067. static const unsigned int scifb1_clk_pins[] = {
  3068. /* SCK */
  3069. RCAR_GP_PIN(0, 16),
  3070. };
  3071. static const unsigned int scifb1_clk_mux[] = {
  3072. SCIFB1_SCK_MARK,
  3073. };
  3074. /* - SCIFB2 ----------------------------------------------------------------- */
  3075. static const unsigned int scifb2_data_pins[] = {
  3076. /* RXD, TXD */
  3077. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  3078. };
  3079. static const unsigned int scifb2_data_mux[] = {
  3080. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  3081. };
  3082. static const unsigned int scifb2_clk_pins[] = {
  3083. /* SCK */
  3084. RCAR_GP_PIN(1, 15),
  3085. };
  3086. static const unsigned int scifb2_clk_mux[] = {
  3087. SCIFB2_SCK_MARK,
  3088. };
  3089. static const unsigned int scifb2_ctrl_pins[] = {
  3090. /* RTS, CTS */
  3091. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  3092. };
  3093. static const unsigned int scifb2_ctrl_mux[] = {
  3094. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  3095. };
  3096. /* - SCIF Clock ------------------------------------------------------------- */
  3097. static const unsigned int scif_clk_pins[] = {
  3098. /* SCIF_CLK */
  3099. RCAR_GP_PIN(1, 23),
  3100. };
  3101. static const unsigned int scif_clk_mux[] = {
  3102. SCIF_CLK_MARK,
  3103. };
  3104. static const unsigned int scif_clk_b_pins[] = {
  3105. /* SCIF_CLK */
  3106. RCAR_GP_PIN(3, 29),
  3107. };
  3108. static const unsigned int scif_clk_b_mux[] = {
  3109. SCIF_CLK_B_MARK,
  3110. };
  3111. /* - SDHI0 ------------------------------------------------------------------ */
  3112. static const unsigned int sdhi0_data_pins[] = {
  3113. /* D[0:3] */
  3114. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  3115. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  3116. };
  3117. static const unsigned int sdhi0_data_mux[] = {
  3118. SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
  3119. };
  3120. static const unsigned int sdhi0_ctrl_pins[] = {
  3121. /* CLK, CMD */
  3122. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  3123. };
  3124. static const unsigned int sdhi0_ctrl_mux[] = {
  3125. SD0_CLK_MARK, SD0_CMD_MARK,
  3126. };
  3127. static const unsigned int sdhi0_cd_pins[] = {
  3128. /* CD */
  3129. RCAR_GP_PIN(6, 6),
  3130. };
  3131. static const unsigned int sdhi0_cd_mux[] = {
  3132. SD0_CD_MARK,
  3133. };
  3134. static const unsigned int sdhi0_wp_pins[] = {
  3135. /* WP */
  3136. RCAR_GP_PIN(6, 7),
  3137. };
  3138. static const unsigned int sdhi0_wp_mux[] = {
  3139. SD0_WP_MARK,
  3140. };
  3141. /* - SDHI1 ------------------------------------------------------------------ */
  3142. static const unsigned int sdhi1_data_pins[] = {
  3143. /* D[0:3] */
  3144. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  3145. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  3146. };
  3147. static const unsigned int sdhi1_data_mux[] = {
  3148. SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
  3149. };
  3150. static const unsigned int sdhi1_ctrl_pins[] = {
  3151. /* CLK, CMD */
  3152. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  3153. };
  3154. static const unsigned int sdhi1_ctrl_mux[] = {
  3155. SD1_CLK_MARK, SD1_CMD_MARK,
  3156. };
  3157. static const unsigned int sdhi1_cd_pins[] = {
  3158. /* CD */
  3159. RCAR_GP_PIN(6, 14),
  3160. };
  3161. static const unsigned int sdhi1_cd_mux[] = {
  3162. SD1_CD_MARK,
  3163. };
  3164. static const unsigned int sdhi1_wp_pins[] = {
  3165. /* WP */
  3166. RCAR_GP_PIN(6, 15),
  3167. };
  3168. static const unsigned int sdhi1_wp_mux[] = {
  3169. SD1_WP_MARK,
  3170. };
  3171. /* - SDHI2 ------------------------------------------------------------------ */
  3172. static const unsigned int sdhi2_data_pins[] = {
  3173. /* D[0:3] */
  3174. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  3175. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  3176. };
  3177. static const unsigned int sdhi2_data_mux[] = {
  3178. SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
  3179. };
  3180. static const unsigned int sdhi2_ctrl_pins[] = {
  3181. /* CLK, CMD */
  3182. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  3183. };
  3184. static const unsigned int sdhi2_ctrl_mux[] = {
  3185. SD2_CLK_MARK, SD2_CMD_MARK,
  3186. };
  3187. static const unsigned int sdhi2_cd_pins[] = {
  3188. /* CD */
  3189. RCAR_GP_PIN(6, 22),
  3190. };
  3191. static const unsigned int sdhi2_cd_mux[] = {
  3192. SD2_CD_MARK,
  3193. };
  3194. static const unsigned int sdhi2_wp_pins[] = {
  3195. /* WP */
  3196. RCAR_GP_PIN(6, 23),
  3197. };
  3198. static const unsigned int sdhi2_wp_mux[] = {
  3199. SD2_WP_MARK,
  3200. };
  3201. /* - SSI -------------------------------------------------------------------- */
  3202. static const unsigned int ssi0_data_pins[] = {
  3203. /* SDATA0 */
  3204. RCAR_GP_PIN(5, 3),
  3205. };
  3206. static const unsigned int ssi0_data_mux[] = {
  3207. SSI_SDATA0_MARK,
  3208. };
  3209. static const unsigned int ssi0129_ctrl_pins[] = {
  3210. /* SCK0129, WS0129 */
  3211. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  3212. };
  3213. static const unsigned int ssi0129_ctrl_mux[] = {
  3214. SSI_SCK0129_MARK, SSI_WS0129_MARK,
  3215. };
  3216. static const unsigned int ssi1_data_pins[] = {
  3217. /* SDATA1 */
  3218. RCAR_GP_PIN(5, 13),
  3219. };
  3220. static const unsigned int ssi1_data_mux[] = {
  3221. SSI_SDATA1_MARK,
  3222. };
  3223. static const unsigned int ssi1_ctrl_pins[] = {
  3224. /* SCK1, WS1 */
  3225. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
  3226. };
  3227. static const unsigned int ssi1_ctrl_mux[] = {
  3228. SSI_SCK1_MARK, SSI_WS1_MARK,
  3229. };
  3230. static const unsigned int ssi1_data_b_pins[] = {
  3231. /* SDATA1 */
  3232. RCAR_GP_PIN(4, 13),
  3233. };
  3234. static const unsigned int ssi1_data_b_mux[] = {
  3235. SSI_SDATA1_B_MARK,
  3236. };
  3237. static const unsigned int ssi1_ctrl_b_pins[] = {
  3238. /* SCK1, WS1 */
  3239. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3240. };
  3241. static const unsigned int ssi1_ctrl_b_mux[] = {
  3242. SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
  3243. };
  3244. static const unsigned int ssi2_data_pins[] = {
  3245. /* SDATA2 */
  3246. RCAR_GP_PIN(5, 16),
  3247. };
  3248. static const unsigned int ssi2_data_mux[] = {
  3249. SSI_SDATA2_MARK,
  3250. };
  3251. static const unsigned int ssi2_ctrl_pins[] = {
  3252. /* SCK2, WS2 */
  3253. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  3254. };
  3255. static const unsigned int ssi2_ctrl_mux[] = {
  3256. SSI_SCK2_MARK, SSI_WS2_MARK,
  3257. };
  3258. static const unsigned int ssi2_data_b_pins[] = {
  3259. /* SDATA2 */
  3260. RCAR_GP_PIN(4, 16),
  3261. };
  3262. static const unsigned int ssi2_data_b_mux[] = {
  3263. SSI_SDATA2_B_MARK,
  3264. };
  3265. static const unsigned int ssi2_ctrl_b_pins[] = {
  3266. /* SCK2, WS2 */
  3267. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  3268. };
  3269. static const unsigned int ssi2_ctrl_b_mux[] = {
  3270. SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
  3271. };
  3272. static const unsigned int ssi3_data_pins[] = {
  3273. /* SDATA3 */
  3274. RCAR_GP_PIN(5, 6),
  3275. };
  3276. static const unsigned int ssi3_data_mux[] = {
  3277. SSI_SDATA3_MARK
  3278. };
  3279. static const unsigned int ssi34_ctrl_pins[] = {
  3280. /* SCK34, WS34 */
  3281. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  3282. };
  3283. static const unsigned int ssi34_ctrl_mux[] = {
  3284. SSI_SCK34_MARK, SSI_WS34_MARK,
  3285. };
  3286. static const unsigned int ssi4_data_pins[] = {
  3287. /* SDATA4 */
  3288. RCAR_GP_PIN(5, 9),
  3289. };
  3290. static const unsigned int ssi4_data_mux[] = {
  3291. SSI_SDATA4_MARK,
  3292. };
  3293. static const unsigned int ssi4_ctrl_pins[] = {
  3294. /* SCK4, WS4 */
  3295. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
  3296. };
  3297. static const unsigned int ssi4_ctrl_mux[] = {
  3298. SSI_SCK4_MARK, SSI_WS4_MARK,
  3299. };
  3300. static const unsigned int ssi4_data_b_pins[] = {
  3301. /* SDATA4 */
  3302. RCAR_GP_PIN(4, 22),
  3303. };
  3304. static const unsigned int ssi4_data_b_mux[] = {
  3305. SSI_SDATA4_B_MARK,
  3306. };
  3307. static const unsigned int ssi4_ctrl_b_pins[] = {
  3308. /* SCK4, WS4 */
  3309. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  3310. };
  3311. static const unsigned int ssi4_ctrl_b_mux[] = {
  3312. SSI_SCK4_B_MARK, SSI_WS4_B_MARK,
  3313. };
  3314. static const unsigned int ssi5_data_pins[] = {
  3315. /* SDATA5 */
  3316. RCAR_GP_PIN(4, 26),
  3317. };
  3318. static const unsigned int ssi5_data_mux[] = {
  3319. SSI_SDATA5_MARK,
  3320. };
  3321. static const unsigned int ssi5_ctrl_pins[] = {
  3322. /* SCK5, WS5 */
  3323. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
  3324. };
  3325. static const unsigned int ssi5_ctrl_mux[] = {
  3326. SSI_SCK5_MARK, SSI_WS5_MARK,
  3327. };
  3328. static const unsigned int ssi5_data_b_pins[] = {
  3329. /* SDATA5 */
  3330. RCAR_GP_PIN(3, 21),
  3331. };
  3332. static const unsigned int ssi5_data_b_mux[] = {
  3333. SSI_SDATA5_B_MARK,
  3334. };
  3335. static const unsigned int ssi5_ctrl_b_pins[] = {
  3336. /* SCK5, WS5 */
  3337. RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
  3338. };
  3339. static const unsigned int ssi5_ctrl_b_mux[] = {
  3340. SSI_SCK5_B_MARK, SSI_WS5_B_MARK,
  3341. };
  3342. static const unsigned int ssi6_data_pins[] = {
  3343. /* SDATA6 */
  3344. RCAR_GP_PIN(4, 29),
  3345. };
  3346. static const unsigned int ssi6_data_mux[] = {
  3347. SSI_SDATA6_MARK,
  3348. };
  3349. static const unsigned int ssi6_ctrl_pins[] = {
  3350. /* SCK6, WS6 */
  3351. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  3352. };
  3353. static const unsigned int ssi6_ctrl_mux[] = {
  3354. SSI_SCK6_MARK, SSI_WS6_MARK,
  3355. };
  3356. static const unsigned int ssi6_data_b_pins[] = {
  3357. /* SDATA6 */
  3358. RCAR_GP_PIN(3, 24),
  3359. };
  3360. static const unsigned int ssi6_data_b_mux[] = {
  3361. SSI_SDATA6_B_MARK,
  3362. };
  3363. static const unsigned int ssi6_ctrl_b_pins[] = {
  3364. /* SCK6, WS6 */
  3365. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  3366. };
  3367. static const unsigned int ssi6_ctrl_b_mux[] = {
  3368. SSI_SCK6_B_MARK, SSI_WS6_B_MARK,
  3369. };
  3370. static const unsigned int ssi7_data_pins[] = {
  3371. /* SDATA7 */
  3372. RCAR_GP_PIN(5, 0),
  3373. };
  3374. static const unsigned int ssi7_data_mux[] = {
  3375. SSI_SDATA7_MARK,
  3376. };
  3377. static const unsigned int ssi78_ctrl_pins[] = {
  3378. /* SCK78, WS78 */
  3379. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 31),
  3380. };
  3381. static const unsigned int ssi78_ctrl_mux[] = {
  3382. SSI_SCK78_MARK, SSI_WS78_MARK,
  3383. };
  3384. static const unsigned int ssi7_data_b_pins[] = {
  3385. /* SDATA7 */
  3386. RCAR_GP_PIN(3, 27),
  3387. };
  3388. static const unsigned int ssi7_data_b_mux[] = {
  3389. SSI_SDATA7_B_MARK,
  3390. };
  3391. static const unsigned int ssi78_ctrl_b_pins[] = {
  3392. /* SCK78, WS78 */
  3393. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  3394. };
  3395. static const unsigned int ssi78_ctrl_b_mux[] = {
  3396. SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
  3397. };
  3398. static const unsigned int ssi8_data_pins[] = {
  3399. /* SDATA8 */
  3400. RCAR_GP_PIN(5, 10),
  3401. };
  3402. static const unsigned int ssi8_data_mux[] = {
  3403. SSI_SDATA8_MARK,
  3404. };
  3405. static const unsigned int ssi8_data_b_pins[] = {
  3406. /* SDATA8 */
  3407. RCAR_GP_PIN(3, 28),
  3408. };
  3409. static const unsigned int ssi8_data_b_mux[] = {
  3410. SSI_SDATA8_B_MARK,
  3411. };
  3412. static const unsigned int ssi9_data_pins[] = {
  3413. /* SDATA9 */
  3414. RCAR_GP_PIN(5, 19),
  3415. };
  3416. static const unsigned int ssi9_data_mux[] = {
  3417. SSI_SDATA9_MARK,
  3418. };
  3419. static const unsigned int ssi9_ctrl_pins[] = {
  3420. /* SCK9, WS9 */
  3421. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  3422. };
  3423. static const unsigned int ssi9_ctrl_mux[] = {
  3424. SSI_SCK9_MARK, SSI_WS9_MARK,
  3425. };
  3426. static const unsigned int ssi9_data_b_pins[] = {
  3427. /* SDATA9 */
  3428. RCAR_GP_PIN(4, 19),
  3429. };
  3430. static const unsigned int ssi9_data_b_mux[] = {
  3431. SSI_SDATA9_B_MARK,
  3432. };
  3433. static const unsigned int ssi9_ctrl_b_pins[] = {
  3434. /* SCK9, WS9 */
  3435. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  3436. };
  3437. static const unsigned int ssi9_ctrl_b_mux[] = {
  3438. SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
  3439. };
  3440. /* - TPU -------------------------------------------------------------------- */
  3441. static const unsigned int tpu_to0_pins[] = {
  3442. RCAR_GP_PIN(3, 31),
  3443. };
  3444. static const unsigned int tpu_to0_mux[] = {
  3445. TPUTO0_MARK,
  3446. };
  3447. static const unsigned int tpu_to0_b_pins[] = {
  3448. RCAR_GP_PIN(3, 30),
  3449. };
  3450. static const unsigned int tpu_to0_b_mux[] = {
  3451. TPUTO0_B_MARK,
  3452. };
  3453. static const unsigned int tpu_to0_c_pins[] = {
  3454. RCAR_GP_PIN(1, 18),
  3455. };
  3456. static const unsigned int tpu_to0_c_mux[] = {
  3457. TPUTO0_C_MARK,
  3458. };
  3459. static const unsigned int tpu_to1_pins[] = {
  3460. RCAR_GP_PIN(4, 9),
  3461. };
  3462. static const unsigned int tpu_to1_mux[] = {
  3463. TPUTO1_MARK,
  3464. };
  3465. static const unsigned int tpu_to1_b_pins[] = {
  3466. RCAR_GP_PIN(4, 0),
  3467. };
  3468. static const unsigned int tpu_to1_b_mux[] = {
  3469. TPUTO1_B_MARK,
  3470. };
  3471. static const unsigned int tpu_to1_c_pins[] = {
  3472. RCAR_GP_PIN(4, 4),
  3473. };
  3474. static const unsigned int tpu_to1_c_mux[] = {
  3475. TPUTO1_C_MARK,
  3476. };
  3477. static const unsigned int tpu_to2_pins[] = {
  3478. RCAR_GP_PIN(1, 3),
  3479. };
  3480. static const unsigned int tpu_to2_mux[] = {
  3481. TPUTO2_MARK,
  3482. };
  3483. static const unsigned int tpu_to2_b_pins[] = {
  3484. RCAR_GP_PIN(1, 0),
  3485. };
  3486. static const unsigned int tpu_to2_b_mux[] = {
  3487. TPUTO2_B_MARK,
  3488. };
  3489. static const unsigned int tpu_to2_c_pins[] = {
  3490. RCAR_GP_PIN(0, 22),
  3491. };
  3492. static const unsigned int tpu_to2_c_mux[] = {
  3493. TPUTO2_C_MARK,
  3494. };
  3495. static const unsigned int tpu_to3_pins[] = {
  3496. RCAR_GP_PIN(1, 14),
  3497. };
  3498. static const unsigned int tpu_to3_mux[] = {
  3499. TPUTO3_MARK,
  3500. };
  3501. static const unsigned int tpu_to3_b_pins[] = {
  3502. RCAR_GP_PIN(1, 13),
  3503. };
  3504. static const unsigned int tpu_to3_b_mux[] = {
  3505. TPUTO3_B_MARK,
  3506. };
  3507. static const unsigned int tpu_to3_c_pins[] = {
  3508. RCAR_GP_PIN(0, 21),
  3509. };
  3510. static const unsigned int tpu_to3_c_mux[] = {
  3511. TPUTO3_C_MARK,
  3512. };
  3513. /* - USB0 ------------------------------------------------------------------- */
  3514. static const unsigned int usb0_pins[] = {
  3515. RCAR_GP_PIN(5, 24), /* PWEN */
  3516. RCAR_GP_PIN(5, 25), /* OVC */
  3517. };
  3518. static const unsigned int usb0_mux[] = {
  3519. USB0_PWEN_MARK,
  3520. USB0_OVC_MARK,
  3521. };
  3522. /* - USB1 ------------------------------------------------------------------- */
  3523. static const unsigned int usb1_pins[] = {
  3524. RCAR_GP_PIN(5, 26), /* PWEN */
  3525. RCAR_GP_PIN(5, 27), /* OVC */
  3526. };
  3527. static const unsigned int usb1_mux[] = {
  3528. USB1_PWEN_MARK,
  3529. USB1_OVC_MARK,
  3530. };
  3531. /* - VIN0 ------------------------------------------------------------------- */
  3532. static const unsigned int vin0_data_pins[] = {
  3533. /* B */
  3534. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
  3535. RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
  3536. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  3537. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
  3538. /* G */
  3539. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  3540. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  3541. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18),
  3542. RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
  3543. /* R */
  3544. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22),
  3545. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
  3546. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  3547. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  3548. };
  3549. static const unsigned int vin0_data_mux[] = {
  3550. /* B */
  3551. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  3552. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  3553. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  3554. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  3555. /* G */
  3556. VI0_G0_MARK, VI0_G1_MARK,
  3557. VI0_G2_MARK, VI0_G3_MARK,
  3558. VI0_G4_MARK, VI0_G5_MARK,
  3559. VI0_G6_MARK, VI0_G7_MARK,
  3560. /* R */
  3561. VI0_R0_MARK, VI0_R1_MARK,
  3562. VI0_R2_MARK, VI0_R3_MARK,
  3563. VI0_R4_MARK, VI0_R5_MARK,
  3564. VI0_R6_MARK, VI0_R7_MARK,
  3565. };
  3566. static const unsigned int vin0_data18_pins[] = {
  3567. /* B */
  3568. RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
  3569. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  3570. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
  3571. /* G */
  3572. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  3573. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18),
  3574. RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
  3575. /* R */
  3576. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 24),
  3577. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  3578. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  3579. };
  3580. static const unsigned int vin0_data18_mux[] = {
  3581. /* B */
  3582. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  3583. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  3584. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  3585. /* G */
  3586. VI0_G2_MARK, VI0_G3_MARK,
  3587. VI0_G4_MARK, VI0_G5_MARK,
  3588. VI0_G6_MARK, VI0_G7_MARK,
  3589. /* R */
  3590. VI0_R2_MARK, VI0_R3_MARK,
  3591. VI0_R4_MARK, VI0_R5_MARK,
  3592. VI0_R6_MARK, VI0_R7_MARK,
  3593. };
  3594. static const unsigned int vin0_sync_pins[] = {
  3595. RCAR_GP_PIN(3, 11), /* HSYNC */
  3596. RCAR_GP_PIN(3, 12), /* VSYNC */
  3597. };
  3598. static const unsigned int vin0_sync_mux[] = {
  3599. VI0_HSYNC_N_MARK,
  3600. VI0_VSYNC_N_MARK,
  3601. };
  3602. static const unsigned int vin0_field_pins[] = {
  3603. RCAR_GP_PIN(3, 10),
  3604. };
  3605. static const unsigned int vin0_field_mux[] = {
  3606. VI0_FIELD_MARK,
  3607. };
  3608. static const unsigned int vin0_clkenb_pins[] = {
  3609. RCAR_GP_PIN(3, 9),
  3610. };
  3611. static const unsigned int vin0_clkenb_mux[] = {
  3612. VI0_CLKENB_MARK,
  3613. };
  3614. static const unsigned int vin0_clk_pins[] = {
  3615. RCAR_GP_PIN(3, 0),
  3616. };
  3617. static const unsigned int vin0_clk_mux[] = {
  3618. VI0_CLK_MARK,
  3619. };
  3620. /* - VIN1 ------------------------------------------------------------------- */
  3621. static const unsigned int vin1_data_pins[] = {
  3622. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
  3623. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  3624. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17),
  3625. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19),
  3626. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
  3627. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
  3628. };
  3629. static const unsigned int vin1_data_mux[] = {
  3630. VI1_DATA0_MARK, VI1_DATA1_MARK,
  3631. VI1_DATA2_MARK, VI1_DATA3_MARK,
  3632. VI1_DATA4_MARK, VI1_DATA5_MARK,
  3633. VI1_DATA6_MARK, VI1_DATA7_MARK,
  3634. VI1_DATA8_MARK, VI1_DATA9_MARK,
  3635. VI1_DATA10_MARK, VI1_DATA11_MARK,
  3636. };
  3637. static const unsigned int vin1_sync_pins[] = {
  3638. RCAR_GP_PIN(5, 22), /* HSYNC */
  3639. RCAR_GP_PIN(5, 23), /* VSYNC */
  3640. };
  3641. static const unsigned int vin1_sync_mux[] = {
  3642. VI1_HSYNC_N_MARK,
  3643. VI1_VSYNC_N_MARK,
  3644. };
  3645. static const unsigned int vin1_field_pins[] = {
  3646. RCAR_GP_PIN(5, 21),
  3647. };
  3648. static const unsigned int vin1_field_mux[] = {
  3649. VI1_FIELD_MARK,
  3650. };
  3651. static const unsigned int vin1_clkenb_pins[] = {
  3652. RCAR_GP_PIN(5, 20),
  3653. };
  3654. static const unsigned int vin1_clkenb_mux[] = {
  3655. VI1_CLKENB_MARK,
  3656. };
  3657. static const unsigned int vin1_clk_pins[] = {
  3658. RCAR_GP_PIN(5, 11),
  3659. };
  3660. static const unsigned int vin1_clk_mux[] = {
  3661. VI1_CLK_MARK,
  3662. };
  3663. static const struct sh_pfc_pin_group pinmux_groups[] = {
  3664. SH_PFC_PIN_GROUP(audio_clka),
  3665. SH_PFC_PIN_GROUP(audio_clka_b),
  3666. SH_PFC_PIN_GROUP(audio_clka_c),
  3667. SH_PFC_PIN_GROUP(audio_clka_d),
  3668. SH_PFC_PIN_GROUP(audio_clkb),
  3669. SH_PFC_PIN_GROUP(audio_clkb_b),
  3670. SH_PFC_PIN_GROUP(audio_clkb_c),
  3671. SH_PFC_PIN_GROUP(audio_clkc),
  3672. SH_PFC_PIN_GROUP(audio_clkc_b),
  3673. SH_PFC_PIN_GROUP(audio_clkc_c),
  3674. SH_PFC_PIN_GROUP(audio_clkout),
  3675. SH_PFC_PIN_GROUP(audio_clkout_b),
  3676. SH_PFC_PIN_GROUP(audio_clkout_c),
  3677. SH_PFC_PIN_GROUP(avb_link),
  3678. SH_PFC_PIN_GROUP(avb_magic),
  3679. SH_PFC_PIN_GROUP(avb_phy_int),
  3680. SH_PFC_PIN_GROUP(avb_mdio),
  3681. SH_PFC_PIN_GROUP(avb_mii),
  3682. SH_PFC_PIN_GROUP(avb_gmii),
  3683. SH_PFC_PIN_GROUP(can0_data),
  3684. SH_PFC_PIN_GROUP(can0_data_b),
  3685. SH_PFC_PIN_GROUP(can0_data_c),
  3686. SH_PFC_PIN_GROUP(can0_data_d),
  3687. SH_PFC_PIN_GROUP(can1_data),
  3688. SH_PFC_PIN_GROUP(can1_data_b),
  3689. SH_PFC_PIN_GROUP(can1_data_c),
  3690. SH_PFC_PIN_GROUP(can1_data_d),
  3691. SH_PFC_PIN_GROUP(can_clk),
  3692. SH_PFC_PIN_GROUP(can_clk_b),
  3693. SH_PFC_PIN_GROUP(can_clk_c),
  3694. SH_PFC_PIN_GROUP(can_clk_d),
  3695. SH_PFC_PIN_GROUP(du0_rgb666),
  3696. SH_PFC_PIN_GROUP(du0_rgb888),
  3697. SH_PFC_PIN_GROUP(du0_clk0_out),
  3698. SH_PFC_PIN_GROUP(du0_clk1_out),
  3699. SH_PFC_PIN_GROUP(du0_clk_in),
  3700. SH_PFC_PIN_GROUP(du0_sync),
  3701. SH_PFC_PIN_GROUP(du0_oddf),
  3702. SH_PFC_PIN_GROUP(du0_cde),
  3703. SH_PFC_PIN_GROUP(du0_disp),
  3704. SH_PFC_PIN_GROUP(du1_rgb666),
  3705. SH_PFC_PIN_GROUP(du1_rgb888),
  3706. SH_PFC_PIN_GROUP(du1_clk0_out),
  3707. SH_PFC_PIN_GROUP(du1_clk1_out),
  3708. SH_PFC_PIN_GROUP(du1_clk_in),
  3709. SH_PFC_PIN_GROUP(du1_sync),
  3710. SH_PFC_PIN_GROUP(du1_oddf),
  3711. SH_PFC_PIN_GROUP(du1_cde),
  3712. SH_PFC_PIN_GROUP(du1_disp),
  3713. SH_PFC_PIN_GROUP(eth_link),
  3714. SH_PFC_PIN_GROUP(eth_magic),
  3715. SH_PFC_PIN_GROUP(eth_mdio),
  3716. SH_PFC_PIN_GROUP(eth_rmii),
  3717. SH_PFC_PIN_GROUP(eth_link_b),
  3718. SH_PFC_PIN_GROUP(eth_magic_b),
  3719. SH_PFC_PIN_GROUP(eth_mdio_b),
  3720. SH_PFC_PIN_GROUP(eth_rmii_b),
  3721. SH_PFC_PIN_GROUP(hscif0_data),
  3722. SH_PFC_PIN_GROUP(hscif0_clk),
  3723. SH_PFC_PIN_GROUP(hscif0_ctrl),
  3724. SH_PFC_PIN_GROUP(hscif0_data_b),
  3725. SH_PFC_PIN_GROUP(hscif0_clk_b),
  3726. SH_PFC_PIN_GROUP(hscif1_data),
  3727. SH_PFC_PIN_GROUP(hscif1_clk),
  3728. SH_PFC_PIN_GROUP(hscif1_ctrl),
  3729. SH_PFC_PIN_GROUP(hscif1_data_b),
  3730. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  3731. SH_PFC_PIN_GROUP(hscif2_data),
  3732. SH_PFC_PIN_GROUP(hscif2_clk),
  3733. SH_PFC_PIN_GROUP(hscif2_ctrl),
  3734. SH_PFC_PIN_GROUP(i2c0),
  3735. SH_PFC_PIN_GROUP(i2c0_b),
  3736. SH_PFC_PIN_GROUP(i2c0_c),
  3737. SH_PFC_PIN_GROUP(i2c0_d),
  3738. SH_PFC_PIN_GROUP(i2c0_e),
  3739. SH_PFC_PIN_GROUP(i2c1),
  3740. SH_PFC_PIN_GROUP(i2c1_b),
  3741. SH_PFC_PIN_GROUP(i2c1_c),
  3742. SH_PFC_PIN_GROUP(i2c1_d),
  3743. SH_PFC_PIN_GROUP(i2c1_e),
  3744. SH_PFC_PIN_GROUP(i2c2),
  3745. SH_PFC_PIN_GROUP(i2c2_b),
  3746. SH_PFC_PIN_GROUP(i2c2_c),
  3747. SH_PFC_PIN_GROUP(i2c2_d),
  3748. SH_PFC_PIN_GROUP(i2c2_e),
  3749. SH_PFC_PIN_GROUP(i2c3),
  3750. SH_PFC_PIN_GROUP(i2c3_b),
  3751. SH_PFC_PIN_GROUP(i2c3_c),
  3752. SH_PFC_PIN_GROUP(i2c3_d),
  3753. SH_PFC_PIN_GROUP(i2c3_e),
  3754. SH_PFC_PIN_GROUP(i2c4),
  3755. SH_PFC_PIN_GROUP(i2c4_b),
  3756. SH_PFC_PIN_GROUP(i2c4_c),
  3757. SH_PFC_PIN_GROUP(i2c4_d),
  3758. SH_PFC_PIN_GROUP(i2c4_e),
  3759. SH_PFC_PIN_GROUP(i2c5),
  3760. SH_PFC_PIN_GROUP(i2c5_b),
  3761. SH_PFC_PIN_GROUP(i2c5_c),
  3762. SH_PFC_PIN_GROUP(i2c5_d),
  3763. SH_PFC_PIN_GROUP(intc_irq0),
  3764. SH_PFC_PIN_GROUP(intc_irq1),
  3765. SH_PFC_PIN_GROUP(intc_irq2),
  3766. SH_PFC_PIN_GROUP(intc_irq3),
  3767. SH_PFC_PIN_GROUP(intc_irq4),
  3768. SH_PFC_PIN_GROUP(intc_irq5),
  3769. SH_PFC_PIN_GROUP(intc_irq6),
  3770. SH_PFC_PIN_GROUP(intc_irq7),
  3771. SH_PFC_PIN_GROUP(intc_irq8),
  3772. SH_PFC_PIN_GROUP(intc_irq9),
  3773. BUS_DATA_PIN_GROUP(mmc_data, 1),
  3774. BUS_DATA_PIN_GROUP(mmc_data, 4),
  3775. BUS_DATA_PIN_GROUP(mmc_data, 8),
  3776. SH_PFC_PIN_GROUP(mmc_ctrl),
  3777. SH_PFC_PIN_GROUP(msiof0_clk),
  3778. SH_PFC_PIN_GROUP(msiof0_sync),
  3779. SH_PFC_PIN_GROUP(msiof0_ss1),
  3780. SH_PFC_PIN_GROUP(msiof0_ss2),
  3781. SH_PFC_PIN_GROUP(msiof0_rx),
  3782. SH_PFC_PIN_GROUP(msiof0_tx),
  3783. SH_PFC_PIN_GROUP(msiof1_clk),
  3784. SH_PFC_PIN_GROUP(msiof1_sync),
  3785. SH_PFC_PIN_GROUP(msiof1_ss1),
  3786. SH_PFC_PIN_GROUP(msiof1_ss2),
  3787. SH_PFC_PIN_GROUP(msiof1_rx),
  3788. SH_PFC_PIN_GROUP(msiof1_tx),
  3789. SH_PFC_PIN_GROUP(msiof1_clk_b),
  3790. SH_PFC_PIN_GROUP(msiof1_sync_b),
  3791. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  3792. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  3793. SH_PFC_PIN_GROUP(msiof1_rx_b),
  3794. SH_PFC_PIN_GROUP(msiof1_tx_b),
  3795. SH_PFC_PIN_GROUP(msiof2_clk),
  3796. SH_PFC_PIN_GROUP(msiof2_sync),
  3797. SH_PFC_PIN_GROUP(msiof2_ss1),
  3798. SH_PFC_PIN_GROUP(msiof2_ss2),
  3799. SH_PFC_PIN_GROUP(msiof2_rx),
  3800. SH_PFC_PIN_GROUP(msiof2_tx),
  3801. SH_PFC_PIN_GROUP(msiof2_clk_b),
  3802. SH_PFC_PIN_GROUP(msiof2_sync_b),
  3803. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  3804. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  3805. SH_PFC_PIN_GROUP(msiof2_rx_b),
  3806. SH_PFC_PIN_GROUP(msiof2_tx_b),
  3807. SH_PFC_PIN_GROUP(pwm0),
  3808. SH_PFC_PIN_GROUP(pwm0_b),
  3809. SH_PFC_PIN_GROUP(pwm1),
  3810. SH_PFC_PIN_GROUP(pwm1_b),
  3811. SH_PFC_PIN_GROUP(pwm1_c),
  3812. SH_PFC_PIN_GROUP(pwm2),
  3813. SH_PFC_PIN_GROUP(pwm2_b),
  3814. SH_PFC_PIN_GROUP(pwm2_c),
  3815. SH_PFC_PIN_GROUP(pwm3),
  3816. SH_PFC_PIN_GROUP(pwm3_b),
  3817. SH_PFC_PIN_GROUP(pwm4),
  3818. SH_PFC_PIN_GROUP(pwm4_b),
  3819. SH_PFC_PIN_GROUP(pwm5),
  3820. SH_PFC_PIN_GROUP(pwm5_b),
  3821. SH_PFC_PIN_GROUP(pwm5_c),
  3822. SH_PFC_PIN_GROUP(pwm6),
  3823. SH_PFC_PIN_GROUP(pwm6_b),
  3824. SH_PFC_PIN_GROUP(qspi_ctrl),
  3825. BUS_DATA_PIN_GROUP(qspi_data, 2),
  3826. BUS_DATA_PIN_GROUP(qspi_data, 4),
  3827. SH_PFC_PIN_GROUP(scif0_data),
  3828. SH_PFC_PIN_GROUP(scif0_data_b),
  3829. SH_PFC_PIN_GROUP(scif0_data_c),
  3830. SH_PFC_PIN_GROUP(scif0_data_d),
  3831. SH_PFC_PIN_GROUP(scif1_data),
  3832. SH_PFC_PIN_GROUP(scif1_clk),
  3833. SH_PFC_PIN_GROUP(scif1_data_b),
  3834. SH_PFC_PIN_GROUP(scif1_clk_b),
  3835. SH_PFC_PIN_GROUP(scif1_data_c),
  3836. SH_PFC_PIN_GROUP(scif1_clk_c),
  3837. SH_PFC_PIN_GROUP(scif2_data),
  3838. SH_PFC_PIN_GROUP(scif2_clk),
  3839. SH_PFC_PIN_GROUP(scif2_data_b),
  3840. SH_PFC_PIN_GROUP(scif2_clk_b),
  3841. SH_PFC_PIN_GROUP(scif2_data_c),
  3842. SH_PFC_PIN_GROUP(scif2_clk_c),
  3843. SH_PFC_PIN_GROUP(scif3_data),
  3844. SH_PFC_PIN_GROUP(scif3_clk),
  3845. SH_PFC_PIN_GROUP(scif3_data_b),
  3846. SH_PFC_PIN_GROUP(scif3_clk_b),
  3847. SH_PFC_PIN_GROUP(scif4_data),
  3848. SH_PFC_PIN_GROUP(scif4_data_b),
  3849. SH_PFC_PIN_GROUP(scif4_data_c),
  3850. SH_PFC_PIN_GROUP(scif4_data_d),
  3851. SH_PFC_PIN_GROUP(scif4_data_e),
  3852. SH_PFC_PIN_GROUP(scif5_data),
  3853. SH_PFC_PIN_GROUP(scif5_data_b),
  3854. SH_PFC_PIN_GROUP(scif5_data_c),
  3855. SH_PFC_PIN_GROUP(scif5_data_d),
  3856. SH_PFC_PIN_GROUP(scifa0_data),
  3857. SH_PFC_PIN_GROUP(scifa0_data_b),
  3858. SH_PFC_PIN_GROUP(scifa0_data_c),
  3859. SH_PFC_PIN_GROUP(scifa0_data_d),
  3860. SH_PFC_PIN_GROUP(scifa1_data),
  3861. SH_PFC_PIN_GROUP(scifa1_clk),
  3862. SH_PFC_PIN_GROUP(scifa1_data_b),
  3863. SH_PFC_PIN_GROUP(scifa1_clk_b),
  3864. SH_PFC_PIN_GROUP(scifa1_data_c),
  3865. SH_PFC_PIN_GROUP(scifa1_clk_c),
  3866. SH_PFC_PIN_GROUP(scifa2_data),
  3867. SH_PFC_PIN_GROUP(scifa2_clk),
  3868. SH_PFC_PIN_GROUP(scifa2_data_b),
  3869. SH_PFC_PIN_GROUP(scifa2_clk_b),
  3870. SH_PFC_PIN_GROUP(scifa3_data),
  3871. SH_PFC_PIN_GROUP(scifa3_clk),
  3872. SH_PFC_PIN_GROUP(scifa3_data_b),
  3873. SH_PFC_PIN_GROUP(scifa3_clk_b),
  3874. SH_PFC_PIN_GROUP(scifa4_data),
  3875. SH_PFC_PIN_GROUP(scifa4_data_b),
  3876. SH_PFC_PIN_GROUP(scifa4_data_c),
  3877. SH_PFC_PIN_GROUP(scifa4_data_d),
  3878. SH_PFC_PIN_GROUP(scifa5_data),
  3879. SH_PFC_PIN_GROUP(scifa5_data_b),
  3880. SH_PFC_PIN_GROUP(scifa5_data_c),
  3881. SH_PFC_PIN_GROUP(scifa5_data_d),
  3882. SH_PFC_PIN_GROUP(scifb0_data),
  3883. SH_PFC_PIN_GROUP(scifb0_clk),
  3884. SH_PFC_PIN_GROUP(scifb0_ctrl),
  3885. SH_PFC_PIN_GROUP(scifb1_data),
  3886. SH_PFC_PIN_GROUP(scifb1_clk),
  3887. SH_PFC_PIN_GROUP(scifb2_data),
  3888. SH_PFC_PIN_GROUP(scifb2_clk),
  3889. SH_PFC_PIN_GROUP(scifb2_ctrl),
  3890. SH_PFC_PIN_GROUP(scif_clk),
  3891. SH_PFC_PIN_GROUP(scif_clk_b),
  3892. BUS_DATA_PIN_GROUP(sdhi0_data, 1),
  3893. BUS_DATA_PIN_GROUP(sdhi0_data, 4),
  3894. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  3895. SH_PFC_PIN_GROUP(sdhi0_cd),
  3896. SH_PFC_PIN_GROUP(sdhi0_wp),
  3897. BUS_DATA_PIN_GROUP(sdhi1_data, 1),
  3898. BUS_DATA_PIN_GROUP(sdhi1_data, 4),
  3899. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  3900. SH_PFC_PIN_GROUP(sdhi1_cd),
  3901. SH_PFC_PIN_GROUP(sdhi1_wp),
  3902. BUS_DATA_PIN_GROUP(sdhi2_data, 1),
  3903. BUS_DATA_PIN_GROUP(sdhi2_data, 4),
  3904. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  3905. SH_PFC_PIN_GROUP(sdhi2_cd),
  3906. SH_PFC_PIN_GROUP(sdhi2_wp),
  3907. SH_PFC_PIN_GROUP(ssi0_data),
  3908. SH_PFC_PIN_GROUP(ssi0129_ctrl),
  3909. SH_PFC_PIN_GROUP(ssi1_data),
  3910. SH_PFC_PIN_GROUP(ssi1_ctrl),
  3911. SH_PFC_PIN_GROUP(ssi1_data_b),
  3912. SH_PFC_PIN_GROUP(ssi1_ctrl_b),
  3913. SH_PFC_PIN_GROUP(ssi2_data),
  3914. SH_PFC_PIN_GROUP(ssi2_ctrl),
  3915. SH_PFC_PIN_GROUP(ssi2_data_b),
  3916. SH_PFC_PIN_GROUP(ssi2_ctrl_b),
  3917. SH_PFC_PIN_GROUP(ssi3_data),
  3918. SH_PFC_PIN_GROUP(ssi34_ctrl),
  3919. SH_PFC_PIN_GROUP(ssi4_data),
  3920. SH_PFC_PIN_GROUP(ssi4_ctrl),
  3921. SH_PFC_PIN_GROUP(ssi4_data_b),
  3922. SH_PFC_PIN_GROUP(ssi4_ctrl_b),
  3923. SH_PFC_PIN_GROUP(ssi5_data),
  3924. SH_PFC_PIN_GROUP(ssi5_ctrl),
  3925. SH_PFC_PIN_GROUP(ssi5_data_b),
  3926. SH_PFC_PIN_GROUP(ssi5_ctrl_b),
  3927. SH_PFC_PIN_GROUP(ssi6_data),
  3928. SH_PFC_PIN_GROUP(ssi6_ctrl),
  3929. SH_PFC_PIN_GROUP(ssi6_data_b),
  3930. SH_PFC_PIN_GROUP(ssi6_ctrl_b),
  3931. SH_PFC_PIN_GROUP(ssi7_data),
  3932. SH_PFC_PIN_GROUP(ssi78_ctrl),
  3933. SH_PFC_PIN_GROUP(ssi7_data_b),
  3934. SH_PFC_PIN_GROUP(ssi78_ctrl_b),
  3935. SH_PFC_PIN_GROUP(ssi8_data),
  3936. SH_PFC_PIN_GROUP(ssi8_data_b),
  3937. SH_PFC_PIN_GROUP(ssi9_data),
  3938. SH_PFC_PIN_GROUP(ssi9_ctrl),
  3939. SH_PFC_PIN_GROUP(ssi9_data_b),
  3940. SH_PFC_PIN_GROUP(ssi9_ctrl_b),
  3941. SH_PFC_PIN_GROUP(tpu_to0),
  3942. SH_PFC_PIN_GROUP(tpu_to0_b),
  3943. SH_PFC_PIN_GROUP(tpu_to0_c),
  3944. SH_PFC_PIN_GROUP(tpu_to1),
  3945. SH_PFC_PIN_GROUP(tpu_to1_b),
  3946. SH_PFC_PIN_GROUP(tpu_to1_c),
  3947. SH_PFC_PIN_GROUP(tpu_to2),
  3948. SH_PFC_PIN_GROUP(tpu_to2_b),
  3949. SH_PFC_PIN_GROUP(tpu_to2_c),
  3950. SH_PFC_PIN_GROUP(tpu_to3),
  3951. SH_PFC_PIN_GROUP(tpu_to3_b),
  3952. SH_PFC_PIN_GROUP(tpu_to3_c),
  3953. SH_PFC_PIN_GROUP(usb0),
  3954. SH_PFC_PIN_GROUP(usb1),
  3955. BUS_DATA_PIN_GROUP(vin0_data, 24),
  3956. BUS_DATA_PIN_GROUP(vin0_data, 20),
  3957. SH_PFC_PIN_GROUP(vin0_data18),
  3958. BUS_DATA_PIN_GROUP(vin0_data, 16),
  3959. BUS_DATA_PIN_GROUP(vin0_data, 12),
  3960. BUS_DATA_PIN_GROUP(vin0_data, 10),
  3961. BUS_DATA_PIN_GROUP(vin0_data, 8),
  3962. SH_PFC_PIN_GROUP(vin0_sync),
  3963. SH_PFC_PIN_GROUP(vin0_field),
  3964. SH_PFC_PIN_GROUP(vin0_clkenb),
  3965. SH_PFC_PIN_GROUP(vin0_clk),
  3966. BUS_DATA_PIN_GROUP(vin1_data, 12),
  3967. BUS_DATA_PIN_GROUP(vin1_data, 10),
  3968. BUS_DATA_PIN_GROUP(vin1_data, 8),
  3969. SH_PFC_PIN_GROUP(vin1_sync),
  3970. SH_PFC_PIN_GROUP(vin1_field),
  3971. SH_PFC_PIN_GROUP(vin1_clkenb),
  3972. SH_PFC_PIN_GROUP(vin1_clk),
  3973. };
  3974. static const char * const audio_clk_groups[] = {
  3975. "audio_clka",
  3976. "audio_clka_b",
  3977. "audio_clka_c",
  3978. "audio_clka_d",
  3979. "audio_clkb",
  3980. "audio_clkb_b",
  3981. "audio_clkb_c",
  3982. "audio_clkc",
  3983. "audio_clkc_b",
  3984. "audio_clkc_c",
  3985. "audio_clkout",
  3986. "audio_clkout_b",
  3987. "audio_clkout_c",
  3988. };
  3989. static const char * const avb_groups[] = {
  3990. "avb_link",
  3991. "avb_magic",
  3992. "avb_phy_int",
  3993. "avb_mdio",
  3994. "avb_mii",
  3995. "avb_gmii",
  3996. };
  3997. static const char * const can0_groups[] = {
  3998. "can0_data",
  3999. "can0_data_b",
  4000. "can0_data_c",
  4001. "can0_data_d",
  4002. /*
  4003. * Retained for backwards compatibility, use can_clk_groups in new
  4004. * designs.
  4005. */
  4006. "can_clk",
  4007. "can_clk_b",
  4008. "can_clk_c",
  4009. "can_clk_d",
  4010. };
  4011. static const char * const can1_groups[] = {
  4012. "can1_data",
  4013. "can1_data_b",
  4014. "can1_data_c",
  4015. "can1_data_d",
  4016. /*
  4017. * Retained for backwards compatibility, use can_clk_groups in new
  4018. * designs.
  4019. */
  4020. "can_clk",
  4021. "can_clk_b",
  4022. "can_clk_c",
  4023. "can_clk_d",
  4024. };
  4025. /*
  4026. * can_clk_groups allows for independent configuration, use can_clk function
  4027. * in new designs.
  4028. */
  4029. static const char * const can_clk_groups[] = {
  4030. "can_clk",
  4031. "can_clk_b",
  4032. "can_clk_c",
  4033. "can_clk_d",
  4034. };
  4035. static const char * const du0_groups[] = {
  4036. "du0_rgb666",
  4037. "du0_rgb888",
  4038. "du0_clk0_out",
  4039. "du0_clk1_out",
  4040. "du0_clk_in",
  4041. "du0_sync",
  4042. "du0_oddf",
  4043. "du0_cde",
  4044. "du0_disp",
  4045. };
  4046. static const char * const du1_groups[] = {
  4047. "du1_rgb666",
  4048. "du1_rgb888",
  4049. "du1_clk0_out",
  4050. "du1_clk1_out",
  4051. "du1_clk_in",
  4052. "du1_sync",
  4053. "du1_oddf",
  4054. "du1_cde",
  4055. "du1_disp",
  4056. };
  4057. static const char * const eth_groups[] = {
  4058. "eth_link",
  4059. "eth_magic",
  4060. "eth_mdio",
  4061. "eth_rmii",
  4062. "eth_link_b",
  4063. "eth_magic_b",
  4064. "eth_mdio_b",
  4065. "eth_rmii_b",
  4066. };
  4067. static const char * const hscif0_groups[] = {
  4068. "hscif0_data",
  4069. "hscif0_clk",
  4070. "hscif0_ctrl",
  4071. "hscif0_data_b",
  4072. "hscif0_clk_b",
  4073. };
  4074. static const char * const hscif1_groups[] = {
  4075. "hscif1_data",
  4076. "hscif1_clk",
  4077. "hscif1_ctrl",
  4078. "hscif1_data_b",
  4079. "hscif1_ctrl_b",
  4080. };
  4081. static const char * const hscif2_groups[] = {
  4082. "hscif2_data",
  4083. "hscif2_clk",
  4084. "hscif2_ctrl",
  4085. };
  4086. static const char * const i2c0_groups[] = {
  4087. "i2c0",
  4088. "i2c0_b",
  4089. "i2c0_c",
  4090. "i2c0_d",
  4091. "i2c0_e",
  4092. };
  4093. static const char * const i2c1_groups[] = {
  4094. "i2c1",
  4095. "i2c1_b",
  4096. "i2c1_c",
  4097. "i2c1_d",
  4098. "i2c1_e",
  4099. };
  4100. static const char * const i2c2_groups[] = {
  4101. "i2c2",
  4102. "i2c2_b",
  4103. "i2c2_c",
  4104. "i2c2_d",
  4105. "i2c2_e",
  4106. };
  4107. static const char * const i2c3_groups[] = {
  4108. "i2c3",
  4109. "i2c3_b",
  4110. "i2c3_c",
  4111. "i2c3_d",
  4112. "i2c3_e",
  4113. };
  4114. static const char * const i2c4_groups[] = {
  4115. "i2c4",
  4116. "i2c4_b",
  4117. "i2c4_c",
  4118. "i2c4_d",
  4119. "i2c4_e",
  4120. };
  4121. static const char * const i2c5_groups[] = {
  4122. "i2c5",
  4123. "i2c5_b",
  4124. "i2c5_c",
  4125. "i2c5_d",
  4126. };
  4127. static const char * const intc_groups[] = {
  4128. "intc_irq0",
  4129. "intc_irq1",
  4130. "intc_irq2",
  4131. "intc_irq3",
  4132. "intc_irq4",
  4133. "intc_irq5",
  4134. "intc_irq6",
  4135. "intc_irq7",
  4136. "intc_irq8",
  4137. "intc_irq9",
  4138. };
  4139. static const char * const mmc_groups[] = {
  4140. "mmc_data1",
  4141. "mmc_data4",
  4142. "mmc_data8",
  4143. "mmc_ctrl",
  4144. };
  4145. static const char * const msiof0_groups[] = {
  4146. "msiof0_clk",
  4147. "msiof0_sync",
  4148. "msiof0_ss1",
  4149. "msiof0_ss2",
  4150. "msiof0_rx",
  4151. "msiof0_tx",
  4152. };
  4153. static const char * const msiof1_groups[] = {
  4154. "msiof1_clk",
  4155. "msiof1_sync",
  4156. "msiof1_ss1",
  4157. "msiof1_ss2",
  4158. "msiof1_rx",
  4159. "msiof1_tx",
  4160. "msiof1_clk_b",
  4161. "msiof1_sync_b",
  4162. "msiof1_ss1_b",
  4163. "msiof1_ss2_b",
  4164. "msiof1_rx_b",
  4165. "msiof1_tx_b",
  4166. };
  4167. static const char * const msiof2_groups[] = {
  4168. "msiof2_clk",
  4169. "msiof2_sync",
  4170. "msiof2_ss1",
  4171. "msiof2_ss2",
  4172. "msiof2_rx",
  4173. "msiof2_tx",
  4174. "msiof2_clk_b",
  4175. "msiof2_sync_b",
  4176. "msiof2_ss1_b",
  4177. "msiof2_ss2_b",
  4178. "msiof2_rx_b",
  4179. "msiof2_tx_b",
  4180. };
  4181. static const char * const pwm0_groups[] = {
  4182. "pwm0",
  4183. "pwm0_b",
  4184. };
  4185. static const char * const pwm1_groups[] = {
  4186. "pwm1",
  4187. "pwm1_b",
  4188. "pwm1_c",
  4189. };
  4190. static const char * const pwm2_groups[] = {
  4191. "pwm2",
  4192. "pwm2_b",
  4193. "pwm2_c",
  4194. };
  4195. static const char * const pwm3_groups[] = {
  4196. "pwm3",
  4197. "pwm3_b",
  4198. };
  4199. static const char * const pwm4_groups[] = {
  4200. "pwm4",
  4201. "pwm4_b",
  4202. };
  4203. static const char * const pwm5_groups[] = {
  4204. "pwm5",
  4205. "pwm5_b",
  4206. "pwm5_c",
  4207. };
  4208. static const char * const pwm6_groups[] = {
  4209. "pwm6",
  4210. "pwm6_b",
  4211. };
  4212. static const char * const qspi_groups[] = {
  4213. "qspi_ctrl",
  4214. "qspi_data2",
  4215. "qspi_data4",
  4216. };
  4217. static const char * const scif0_groups[] = {
  4218. "scif0_data",
  4219. "scif0_data_b",
  4220. "scif0_data_c",
  4221. "scif0_data_d",
  4222. };
  4223. static const char * const scif1_groups[] = {
  4224. "scif1_data",
  4225. "scif1_clk",
  4226. "scif1_data_b",
  4227. "scif1_clk_b",
  4228. "scif1_data_c",
  4229. "scif1_clk_c",
  4230. };
  4231. static const char * const scif2_groups[] = {
  4232. "scif2_data",
  4233. "scif2_clk",
  4234. "scif2_data_b",
  4235. "scif2_clk_b",
  4236. "scif2_data_c",
  4237. "scif2_clk_c",
  4238. };
  4239. static const char * const scif3_groups[] = {
  4240. "scif3_data",
  4241. "scif3_clk",
  4242. "scif3_data_b",
  4243. "scif3_clk_b",
  4244. };
  4245. static const char * const scif4_groups[] = {
  4246. "scif4_data",
  4247. "scif4_data_b",
  4248. "scif4_data_c",
  4249. "scif4_data_d",
  4250. "scif4_data_e",
  4251. };
  4252. static const char * const scif5_groups[] = {
  4253. "scif5_data",
  4254. "scif5_data_b",
  4255. "scif5_data_c",
  4256. "scif5_data_d",
  4257. };
  4258. static const char * const scifa0_groups[] = {
  4259. "scifa0_data",
  4260. "scifa0_data_b",
  4261. "scifa0_data_c",
  4262. "scifa0_data_d",
  4263. };
  4264. static const char * const scifa1_groups[] = {
  4265. "scifa1_data",
  4266. "scifa1_clk",
  4267. "scifa1_data_b",
  4268. "scifa1_clk_b",
  4269. "scifa1_data_c",
  4270. "scifa1_clk_c",
  4271. };
  4272. static const char * const scifa2_groups[] = {
  4273. "scifa2_data",
  4274. "scifa2_clk",
  4275. "scifa2_data_b",
  4276. "scifa2_clk_b",
  4277. };
  4278. static const char * const scifa3_groups[] = {
  4279. "scifa3_data",
  4280. "scifa3_clk",
  4281. "scifa3_data_b",
  4282. "scifa3_clk_b",
  4283. };
  4284. static const char * const scifa4_groups[] = {
  4285. "scifa4_data",
  4286. "scifa4_data_b",
  4287. "scifa4_data_c",
  4288. "scifa4_data_d",
  4289. };
  4290. static const char * const scifa5_groups[] = {
  4291. "scifa5_data",
  4292. "scifa5_data_b",
  4293. "scifa5_data_c",
  4294. "scifa5_data_d",
  4295. };
  4296. static const char * const scifb0_groups[] = {
  4297. "scifb0_data",
  4298. "scifb0_clk",
  4299. "scifb0_ctrl",
  4300. };
  4301. static const char * const scifb1_groups[] = {
  4302. "scifb1_data",
  4303. "scifb1_clk",
  4304. };
  4305. static const char * const scifb2_groups[] = {
  4306. "scifb2_data",
  4307. "scifb2_clk",
  4308. "scifb2_ctrl",
  4309. };
  4310. static const char * const scif_clk_groups[] = {
  4311. "scif_clk",
  4312. "scif_clk_b",
  4313. };
  4314. static const char * const sdhi0_groups[] = {
  4315. "sdhi0_data1",
  4316. "sdhi0_data4",
  4317. "sdhi0_ctrl",
  4318. "sdhi0_cd",
  4319. "sdhi0_wp",
  4320. };
  4321. static const char * const sdhi1_groups[] = {
  4322. "sdhi1_data1",
  4323. "sdhi1_data4",
  4324. "sdhi1_ctrl",
  4325. "sdhi1_cd",
  4326. "sdhi1_wp",
  4327. };
  4328. static const char * const sdhi2_groups[] = {
  4329. "sdhi2_data1",
  4330. "sdhi2_data4",
  4331. "sdhi2_ctrl",
  4332. "sdhi2_cd",
  4333. "sdhi2_wp",
  4334. };
  4335. static const char * const ssi_groups[] = {
  4336. "ssi0_data",
  4337. "ssi0129_ctrl",
  4338. "ssi1_data",
  4339. "ssi1_ctrl",
  4340. "ssi1_data_b",
  4341. "ssi1_ctrl_b",
  4342. "ssi2_data",
  4343. "ssi2_ctrl",
  4344. "ssi2_data_b",
  4345. "ssi2_ctrl_b",
  4346. "ssi3_data",
  4347. "ssi34_ctrl",
  4348. "ssi4_data",
  4349. "ssi4_ctrl",
  4350. "ssi4_data_b",
  4351. "ssi4_ctrl_b",
  4352. "ssi5_data",
  4353. "ssi5_ctrl",
  4354. "ssi5_data_b",
  4355. "ssi5_ctrl_b",
  4356. "ssi6_data",
  4357. "ssi6_ctrl",
  4358. "ssi6_data_b",
  4359. "ssi6_ctrl_b",
  4360. "ssi7_data",
  4361. "ssi78_ctrl",
  4362. "ssi7_data_b",
  4363. "ssi78_ctrl_b",
  4364. "ssi8_data",
  4365. "ssi8_data_b",
  4366. "ssi9_data",
  4367. "ssi9_ctrl",
  4368. "ssi9_data_b",
  4369. "ssi9_ctrl_b",
  4370. };
  4371. static const char * const tpu_groups[] = {
  4372. "tpu_to0",
  4373. "tpu_to0_b",
  4374. "tpu_to0_c",
  4375. "tpu_to1",
  4376. "tpu_to1_b",
  4377. "tpu_to1_c",
  4378. "tpu_to2",
  4379. "tpu_to2_b",
  4380. "tpu_to2_c",
  4381. "tpu_to3",
  4382. "tpu_to3_b",
  4383. "tpu_to3_c",
  4384. };
  4385. static const char * const usb0_groups[] = {
  4386. "usb0",
  4387. };
  4388. static const char * const usb1_groups[] = {
  4389. "usb1",
  4390. };
  4391. static const char * const vin0_groups[] = {
  4392. "vin0_data24",
  4393. "vin0_data20",
  4394. "vin0_data18",
  4395. "vin0_data16",
  4396. "vin0_data12",
  4397. "vin0_data10",
  4398. "vin0_data8",
  4399. "vin0_sync",
  4400. "vin0_field",
  4401. "vin0_clkenb",
  4402. "vin0_clk",
  4403. };
  4404. static const char * const vin1_groups[] = {
  4405. "vin1_data12",
  4406. "vin1_data10",
  4407. "vin1_data8",
  4408. "vin1_sync",
  4409. "vin1_field",
  4410. "vin1_clkenb",
  4411. "vin1_clk",
  4412. };
  4413. static const struct sh_pfc_function pinmux_functions[] = {
  4414. SH_PFC_FUNCTION(audio_clk),
  4415. SH_PFC_FUNCTION(avb),
  4416. SH_PFC_FUNCTION(can0),
  4417. SH_PFC_FUNCTION(can1),
  4418. SH_PFC_FUNCTION(can_clk),
  4419. SH_PFC_FUNCTION(du0),
  4420. SH_PFC_FUNCTION(du1),
  4421. SH_PFC_FUNCTION(eth),
  4422. SH_PFC_FUNCTION(hscif0),
  4423. SH_PFC_FUNCTION(hscif1),
  4424. SH_PFC_FUNCTION(hscif2),
  4425. SH_PFC_FUNCTION(i2c0),
  4426. SH_PFC_FUNCTION(i2c1),
  4427. SH_PFC_FUNCTION(i2c2),
  4428. SH_PFC_FUNCTION(i2c3),
  4429. SH_PFC_FUNCTION(i2c4),
  4430. SH_PFC_FUNCTION(i2c5),
  4431. SH_PFC_FUNCTION(intc),
  4432. SH_PFC_FUNCTION(mmc),
  4433. SH_PFC_FUNCTION(msiof0),
  4434. SH_PFC_FUNCTION(msiof1),
  4435. SH_PFC_FUNCTION(msiof2),
  4436. SH_PFC_FUNCTION(pwm0),
  4437. SH_PFC_FUNCTION(pwm1),
  4438. SH_PFC_FUNCTION(pwm2),
  4439. SH_PFC_FUNCTION(pwm3),
  4440. SH_PFC_FUNCTION(pwm4),
  4441. SH_PFC_FUNCTION(pwm5),
  4442. SH_PFC_FUNCTION(pwm6),
  4443. SH_PFC_FUNCTION(qspi),
  4444. SH_PFC_FUNCTION(scif0),
  4445. SH_PFC_FUNCTION(scif1),
  4446. SH_PFC_FUNCTION(scif2),
  4447. SH_PFC_FUNCTION(scif3),
  4448. SH_PFC_FUNCTION(scif4),
  4449. SH_PFC_FUNCTION(scif5),
  4450. SH_PFC_FUNCTION(scifa0),
  4451. SH_PFC_FUNCTION(scifa1),
  4452. SH_PFC_FUNCTION(scifa2),
  4453. SH_PFC_FUNCTION(scifa3),
  4454. SH_PFC_FUNCTION(scifa4),
  4455. SH_PFC_FUNCTION(scifa5),
  4456. SH_PFC_FUNCTION(scifb0),
  4457. SH_PFC_FUNCTION(scifb1),
  4458. SH_PFC_FUNCTION(scifb2),
  4459. SH_PFC_FUNCTION(scif_clk),
  4460. SH_PFC_FUNCTION(sdhi0),
  4461. SH_PFC_FUNCTION(sdhi1),
  4462. SH_PFC_FUNCTION(sdhi2),
  4463. SH_PFC_FUNCTION(ssi),
  4464. SH_PFC_FUNCTION(tpu),
  4465. SH_PFC_FUNCTION(usb0),
  4466. SH_PFC_FUNCTION(usb1),
  4467. SH_PFC_FUNCTION(vin0),
  4468. SH_PFC_FUNCTION(vin1),
  4469. };
  4470. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  4471. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
  4472. GP_0_31_FN, FN_IP2_17_16,
  4473. GP_0_30_FN, FN_IP2_15_14,
  4474. GP_0_29_FN, FN_IP2_13_12,
  4475. GP_0_28_FN, FN_IP2_11_10,
  4476. GP_0_27_FN, FN_IP2_9_8,
  4477. GP_0_26_FN, FN_IP2_7_6,
  4478. GP_0_25_FN, FN_IP2_5_4,
  4479. GP_0_24_FN, FN_IP2_3_2,
  4480. GP_0_23_FN, FN_IP2_1_0,
  4481. GP_0_22_FN, FN_IP1_31_30,
  4482. GP_0_21_FN, FN_IP1_29_28,
  4483. GP_0_20_FN, FN_IP1_27,
  4484. GP_0_19_FN, FN_IP1_26,
  4485. GP_0_18_FN, FN_A2,
  4486. GP_0_17_FN, FN_IP1_24,
  4487. GP_0_16_FN, FN_IP1_23_22,
  4488. GP_0_15_FN, FN_IP1_21_20,
  4489. GP_0_14_FN, FN_IP1_19_18,
  4490. GP_0_13_FN, FN_IP1_17_15,
  4491. GP_0_12_FN, FN_IP1_14_13,
  4492. GP_0_11_FN, FN_IP1_12_11,
  4493. GP_0_10_FN, FN_IP1_10_8,
  4494. GP_0_9_FN, FN_IP1_7_6,
  4495. GP_0_8_FN, FN_IP1_5_4,
  4496. GP_0_7_FN, FN_IP1_3_2,
  4497. GP_0_6_FN, FN_IP1_1_0,
  4498. GP_0_5_FN, FN_IP0_31_30,
  4499. GP_0_4_FN, FN_IP0_29_28,
  4500. GP_0_3_FN, FN_IP0_27_26,
  4501. GP_0_2_FN, FN_IP0_25,
  4502. GP_0_1_FN, FN_IP0_24,
  4503. GP_0_0_FN, FN_IP0_23_22, ))
  4504. },
  4505. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
  4506. 0, 0,
  4507. 0, 0,
  4508. 0, 0,
  4509. 0, 0,
  4510. 0, 0,
  4511. 0, 0,
  4512. GP_1_25_FN, FN_DACK0,
  4513. GP_1_24_FN, FN_IP7_31,
  4514. GP_1_23_FN, FN_IP4_1_0,
  4515. GP_1_22_FN, FN_WE1_N,
  4516. GP_1_21_FN, FN_WE0_N,
  4517. GP_1_20_FN, FN_IP3_31,
  4518. GP_1_19_FN, FN_IP3_30,
  4519. GP_1_18_FN, FN_IP3_29_27,
  4520. GP_1_17_FN, FN_IP3_26_24,
  4521. GP_1_16_FN, FN_IP3_23_21,
  4522. GP_1_15_FN, FN_IP3_20_18,
  4523. GP_1_14_FN, FN_IP3_17_15,
  4524. GP_1_13_FN, FN_IP3_14_13,
  4525. GP_1_12_FN, FN_IP3_12,
  4526. GP_1_11_FN, FN_IP3_11,
  4527. GP_1_10_FN, FN_IP3_10,
  4528. GP_1_9_FN, FN_IP3_9_8,
  4529. GP_1_8_FN, FN_IP3_7_6,
  4530. GP_1_7_FN, FN_IP3_5_4,
  4531. GP_1_6_FN, FN_IP3_3_2,
  4532. GP_1_5_FN, FN_IP3_1_0,
  4533. GP_1_4_FN, FN_IP2_31_30,
  4534. GP_1_3_FN, FN_IP2_29_27,
  4535. GP_1_2_FN, FN_IP2_26_24,
  4536. GP_1_1_FN, FN_IP2_23_21,
  4537. GP_1_0_FN, FN_IP2_20_18, ))
  4538. },
  4539. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
  4540. GP_2_31_FN, FN_IP6_7_6,
  4541. GP_2_30_FN, FN_IP6_5_4,
  4542. GP_2_29_FN, FN_IP6_3_2,
  4543. GP_2_28_FN, FN_IP6_1_0,
  4544. GP_2_27_FN, FN_IP5_31_30,
  4545. GP_2_26_FN, FN_IP5_29_28,
  4546. GP_2_25_FN, FN_IP5_27_26,
  4547. GP_2_24_FN, FN_IP5_25_24,
  4548. GP_2_23_FN, FN_IP5_23_22,
  4549. GP_2_22_FN, FN_IP5_21_20,
  4550. GP_2_21_FN, FN_IP5_19_18,
  4551. GP_2_20_FN, FN_IP5_17_16,
  4552. GP_2_19_FN, FN_IP5_15_14,
  4553. GP_2_18_FN, FN_IP5_13_12,
  4554. GP_2_17_FN, FN_IP5_11_9,
  4555. GP_2_16_FN, FN_IP5_8_6,
  4556. GP_2_15_FN, FN_IP5_5_4,
  4557. GP_2_14_FN, FN_IP5_3_2,
  4558. GP_2_13_FN, FN_IP5_1_0,
  4559. GP_2_12_FN, FN_IP4_31_30,
  4560. GP_2_11_FN, FN_IP4_29_28,
  4561. GP_2_10_FN, FN_IP4_27_26,
  4562. GP_2_9_FN, FN_IP4_25_23,
  4563. GP_2_8_FN, FN_IP4_22_20,
  4564. GP_2_7_FN, FN_IP4_19_18,
  4565. GP_2_6_FN, FN_IP4_17_16,
  4566. GP_2_5_FN, FN_IP4_15_14,
  4567. GP_2_4_FN, FN_IP4_13_12,
  4568. GP_2_3_FN, FN_IP4_11_10,
  4569. GP_2_2_FN, FN_IP4_9_8,
  4570. GP_2_1_FN, FN_IP4_7_5,
  4571. GP_2_0_FN, FN_IP4_4_2 ))
  4572. },
  4573. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
  4574. GP_3_31_FN, FN_IP8_22_20,
  4575. GP_3_30_FN, FN_IP8_19_17,
  4576. GP_3_29_FN, FN_IP8_16_15,
  4577. GP_3_28_FN, FN_IP8_14_12,
  4578. GP_3_27_FN, FN_IP8_11_9,
  4579. GP_3_26_FN, FN_IP8_8_6,
  4580. GP_3_25_FN, FN_IP8_5_3,
  4581. GP_3_24_FN, FN_IP8_2_0,
  4582. GP_3_23_FN, FN_IP7_29_27,
  4583. GP_3_22_FN, FN_IP7_26_24,
  4584. GP_3_21_FN, FN_IP7_23_21,
  4585. GP_3_20_FN, FN_IP7_20_18,
  4586. GP_3_19_FN, FN_IP7_17_15,
  4587. GP_3_18_FN, FN_IP7_14_12,
  4588. GP_3_17_FN, FN_IP7_11_9,
  4589. GP_3_16_FN, FN_IP7_8_6,
  4590. GP_3_15_FN, FN_IP7_5_3,
  4591. GP_3_14_FN, FN_IP7_2_0,
  4592. GP_3_13_FN, FN_IP6_31_29,
  4593. GP_3_12_FN, FN_IP6_28_26,
  4594. GP_3_11_FN, FN_IP6_25_23,
  4595. GP_3_10_FN, FN_IP6_22_20,
  4596. GP_3_9_FN, FN_IP6_19_17,
  4597. GP_3_8_FN, FN_IP6_16,
  4598. GP_3_7_FN, FN_IP6_15,
  4599. GP_3_6_FN, FN_IP6_14,
  4600. GP_3_5_FN, FN_IP6_13,
  4601. GP_3_4_FN, FN_IP6_12,
  4602. GP_3_3_FN, FN_IP6_11,
  4603. GP_3_2_FN, FN_IP6_10,
  4604. GP_3_1_FN, FN_IP6_9,
  4605. GP_3_0_FN, FN_IP6_8 ))
  4606. },
  4607. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
  4608. GP_4_31_FN, FN_IP11_17_16,
  4609. GP_4_30_FN, FN_IP11_15_14,
  4610. GP_4_29_FN, FN_IP11_13_11,
  4611. GP_4_28_FN, FN_IP11_10_8,
  4612. GP_4_27_FN, FN_IP11_7_6,
  4613. GP_4_26_FN, FN_IP11_5_3,
  4614. GP_4_25_FN, FN_IP11_2_0,
  4615. GP_4_24_FN, FN_IP10_31_30,
  4616. GP_4_23_FN, FN_IP10_29_27,
  4617. GP_4_22_FN, FN_IP10_26_24,
  4618. GP_4_21_FN, FN_IP10_23_21,
  4619. GP_4_20_FN, FN_IP10_20_18,
  4620. GP_4_19_FN, FN_IP10_17_15,
  4621. GP_4_18_FN, FN_IP10_14_12,
  4622. GP_4_17_FN, FN_IP10_11_9,
  4623. GP_4_16_FN, FN_IP10_8_6,
  4624. GP_4_15_FN, FN_IP10_5_3,
  4625. GP_4_14_FN, FN_IP10_2_0,
  4626. GP_4_13_FN, FN_IP9_30_28,
  4627. GP_4_12_FN, FN_IP9_27_25,
  4628. GP_4_11_FN, FN_IP9_24_22,
  4629. GP_4_10_FN, FN_IP9_21_19,
  4630. GP_4_9_FN, FN_IP9_18_17,
  4631. GP_4_8_FN, FN_IP9_16_15,
  4632. GP_4_7_FN, FN_IP9_14_12,
  4633. GP_4_6_FN, FN_IP9_11_9,
  4634. GP_4_5_FN, FN_IP9_8_6,
  4635. GP_4_4_FN, FN_IP9_5_3,
  4636. GP_4_3_FN, FN_IP9_2_0,
  4637. GP_4_2_FN, FN_IP8_31_29,
  4638. GP_4_1_FN, FN_IP8_28_26,
  4639. GP_4_0_FN, FN_IP8_25_23 ))
  4640. },
  4641. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
  4642. 0, 0,
  4643. 0, 0,
  4644. 0, 0,
  4645. 0, 0,
  4646. GP_5_27_FN, FN_USB1_OVC,
  4647. GP_5_26_FN, FN_USB1_PWEN,
  4648. GP_5_25_FN, FN_USB0_OVC,
  4649. GP_5_24_FN, FN_USB0_PWEN,
  4650. GP_5_23_FN, FN_IP13_26_24,
  4651. GP_5_22_FN, FN_IP13_23_21,
  4652. GP_5_21_FN, FN_IP13_20_18,
  4653. GP_5_20_FN, FN_IP13_17_15,
  4654. GP_5_19_FN, FN_IP13_14_12,
  4655. GP_5_18_FN, FN_IP13_11_9,
  4656. GP_5_17_FN, FN_IP13_8_6,
  4657. GP_5_16_FN, FN_IP13_5_3,
  4658. GP_5_15_FN, FN_IP13_2_0,
  4659. GP_5_14_FN, FN_IP12_29_27,
  4660. GP_5_13_FN, FN_IP12_26_24,
  4661. GP_5_12_FN, FN_IP12_23_21,
  4662. GP_5_11_FN, FN_IP12_20_18,
  4663. GP_5_10_FN, FN_IP12_17_15,
  4664. GP_5_9_FN, FN_IP12_14_13,
  4665. GP_5_8_FN, FN_IP12_12_11,
  4666. GP_5_7_FN, FN_IP12_10_9,
  4667. GP_5_6_FN, FN_IP12_8_6,
  4668. GP_5_5_FN, FN_IP12_5_3,
  4669. GP_5_4_FN, FN_IP12_2_0,
  4670. GP_5_3_FN, FN_IP11_29_27,
  4671. GP_5_2_FN, FN_IP11_26_24,
  4672. GP_5_1_FN, FN_IP11_23_21,
  4673. GP_5_0_FN, FN_IP11_20_18 ))
  4674. },
  4675. { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1, GROUP(
  4676. 0, 0,
  4677. 0, 0,
  4678. 0, 0,
  4679. 0, 0,
  4680. 0, 0,
  4681. 0, 0,
  4682. GP_6_25_FN, FN_IP0_21_20,
  4683. GP_6_24_FN, FN_IP0_19_18,
  4684. GP_6_23_FN, FN_IP0_17,
  4685. GP_6_22_FN, FN_IP0_16,
  4686. GP_6_21_FN, FN_IP0_15,
  4687. GP_6_20_FN, FN_IP0_14,
  4688. GP_6_19_FN, FN_IP0_13,
  4689. GP_6_18_FN, FN_IP0_12,
  4690. GP_6_17_FN, FN_IP0_11,
  4691. GP_6_16_FN, FN_IP0_10,
  4692. GP_6_15_FN, FN_IP0_9_8,
  4693. GP_6_14_FN, FN_IP0_0,
  4694. GP_6_13_FN, FN_SD1_DATA3,
  4695. GP_6_12_FN, FN_SD1_DATA2,
  4696. GP_6_11_FN, FN_SD1_DATA1,
  4697. GP_6_10_FN, FN_SD1_DATA0,
  4698. GP_6_9_FN, FN_SD1_CMD,
  4699. GP_6_8_FN, FN_SD1_CLK,
  4700. GP_6_7_FN, FN_SD0_WP,
  4701. GP_6_6_FN, FN_SD0_CD,
  4702. GP_6_5_FN, FN_SD0_DATA3,
  4703. GP_6_4_FN, FN_SD0_DATA2,
  4704. GP_6_3_FN, FN_SD0_DATA1,
  4705. GP_6_2_FN, FN_SD0_DATA0,
  4706. GP_6_1_FN, FN_SD0_CMD,
  4707. GP_6_0_FN, FN_SD0_CLK ))
  4708. },
  4709. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  4710. GROUP(2, 2, 2, 1, 1, 2, 2, 2, 1, 1, 1, 1,
  4711. 1, 1, 1, 1, 2, -7, 1),
  4712. GROUP(
  4713. /* IP0_31_30 [2] */
  4714. FN_D5, FN_SCIF4_RXD_B, FN_I2C0_SCL_D, 0,
  4715. /* IP0_29_28 [2] */
  4716. FN_D4, FN_I2C3_SDA_B, FN_SCIF5_TXD_B, 0,
  4717. /* IP0_27_26 [2] */
  4718. FN_D3, FN_I2C3_SCL_B, FN_SCIF5_RXD_B, 0,
  4719. /* IP0_25 [1] */
  4720. FN_D2, FN_SCIFA3_TXD_B,
  4721. /* IP0_24 [1] */
  4722. FN_D1, FN_SCIFA3_RXD_B,
  4723. /* IP0_23_22 [2] */
  4724. FN_D0, FN_SCIFA3_SCK_B, FN_IRQ4, 0,
  4725. /* IP0_21_20 [2] */
  4726. FN_MMC_D7, FN_SCIF0_TXD, FN_I2C2_SDA_B, FN_CAN1_TX,
  4727. /* IP0_19_18 [2] */
  4728. FN_MMC_D6, FN_SCIF0_RXD, FN_I2C2_SCL_B, FN_CAN1_RX,
  4729. /* IP0_17 [1] */
  4730. FN_MMC_D5, FN_SD2_WP,
  4731. /* IP0_16 [1] */
  4732. FN_MMC_D4, FN_SD2_CD,
  4733. /* IP0_15 [1] */
  4734. FN_MMC_D3, FN_SD2_DATA3,
  4735. /* IP0_14 [1] */
  4736. FN_MMC_D2, FN_SD2_DATA2,
  4737. /* IP0_13 [1] */
  4738. FN_MMC_D1, FN_SD2_DATA1,
  4739. /* IP0_12 [1] */
  4740. FN_MMC_D0, FN_SD2_DATA0,
  4741. /* IP0_11 [1] */
  4742. FN_MMC_CMD, FN_SD2_CMD,
  4743. /* IP0_10 [1] */
  4744. FN_MMC_CLK, FN_SD2_CLK,
  4745. /* IP0_9_8 [2] */
  4746. FN_SD1_WP, FN_IRQ7, FN_CAN0_TX, 0,
  4747. /* IP0_7_1 [7] RESERVED */
  4748. /* IP0_0 [1] */
  4749. FN_SD1_CD, FN_CAN0_RX, ))
  4750. },
  4751. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  4752. GROUP(2, 2, 1, 1, -1, 1, 2, 2, 2, 3, 2, 2,
  4753. 3, 2, 2, 2, 2),
  4754. GROUP(
  4755. /* IP1_31_30 [2] */
  4756. FN_A6, FN_SCIFB0_CTS_N, FN_SCIFA4_RXD_B, FN_TPUTO2_C,
  4757. /* IP1_29_28 [2] */
  4758. FN_A5, FN_SCIFB0_RXD, FN_PWM4_B, FN_TPUTO3_C,
  4759. /* IP1_27 [1] */
  4760. FN_A4, FN_SCIFB0_TXD,
  4761. /* IP1_26 [1] */
  4762. FN_A3, FN_SCIFB0_SCK,
  4763. /* IP1_25 [1] RESERVED */
  4764. /* IP1_24 [1] */
  4765. FN_A1, FN_SCIFB1_TXD,
  4766. /* IP1_23_22 [2] */
  4767. FN_A0, FN_SCIFB1_SCK, FN_PWM3_B, 0,
  4768. /* IP1_21_20 [2] */
  4769. FN_D15, FN_SCIFA1_TXD, FN_I2C5_SDA_B, 0,
  4770. /* IP1_19_18 [2] */
  4771. FN_D14, FN_SCIFA1_RXD, FN_I2C5_SCL_B, 0,
  4772. /* IP1_17_15 [3] */
  4773. FN_D13, FN_SCIFA1_SCK, 0, FN_PWM2_C, FN_TCLK2_B,
  4774. 0, 0, 0,
  4775. /* IP1_14_13 [2] */
  4776. FN_D12, FN_HSCIF2_HRTS_N, FN_SCIF1_TXD_C, FN_I2C1_SDA_D,
  4777. /* IP1_12_11 [2] */
  4778. FN_D11, FN_HSCIF2_HCTS_N, FN_SCIF1_RXD_C, FN_I2C1_SCL_D,
  4779. /* IP1_10_8 [3] */
  4780. FN_D10, FN_HSCIF2_HSCK, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
  4781. 0, 0, 0,
  4782. /* IP1_7_6 [2] */
  4783. FN_D9, FN_HSCIF2_HTX, FN_I2C1_SDA_B, 0,
  4784. /* IP1_5_4 [2] */
  4785. FN_D8, FN_HSCIF2_HRX, FN_I2C1_SCL_B, 0,
  4786. /* IP1_3_2 [2] */
  4787. FN_D7, FN_IRQ3, FN_TCLK1, FN_PWM6_B,
  4788. /* IP1_1_0 [2] */
  4789. FN_D6, FN_SCIF4_TXD_B, FN_I2C0_SDA_D, 0, ))
  4790. },
  4791. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  4792. GROUP(2, 3, 3, 3, 3, 2, 2, 2, 2, 2, 2, 2, 2, 2),
  4793. GROUP(
  4794. /* IP2_31_30 [2] */
  4795. FN_A20, FN_SPCLK, 0, 0,
  4796. /* IP2_29_27 [3] */
  4797. FN_A19, FN_MSIOF2_SS2, FN_PWM4, FN_TPUTO2,
  4798. 0, 0, 0, 0,
  4799. /* IP2_26_24 [3] */
  4800. FN_A18, FN_MSIOF2_SS1, FN_SCIF4_TXD_E, FN_CAN1_TX_B,
  4801. 0, 0, 0, 0,
  4802. /* IP2_23_21 [3] */
  4803. FN_A17, FN_MSIOF2_SYNC, FN_SCIF4_RXD_E, FN_CAN1_RX_B,
  4804. 0, 0, 0, 0,
  4805. /* IP2_20_18 [3] */
  4806. FN_A16, FN_MSIOF2_SCK, FN_HSCIF0_HSCK_B, FN_SPEEDIN,
  4807. 0, FN_CAN_CLK_C, FN_TPUTO2_B, 0,
  4808. /* IP2_17_16 [2] */
  4809. FN_A15, FN_MSIOF2_TXD, FN_HSCIF0_HTX_B, FN_DACK1,
  4810. /* IP2_15_14 [2] */
  4811. FN_A14, FN_MSIOF2_RXD, FN_HSCIF0_HRX_B, FN_DREQ1_N,
  4812. /* IP2_13_12 [2] */
  4813. FN_A13, FN_MSIOF1_SS2, FN_SCIFA5_TXD_B, 0,
  4814. /* IP2_11_10 [2] */
  4815. FN_A12, FN_MSIOF1_SS1, FN_SCIFA5_RXD_B, 0,
  4816. /* IP2_9_8 [2] */
  4817. FN_A11, FN_MSIOF1_SYNC, FN_IIC0_SDA_B, 0,
  4818. /* IP2_7_6 [2] */
  4819. FN_A10, FN_MSIOF1_SCK, FN_IIC0_SCL_B, 0,
  4820. /* IP2_5_4 [2] */
  4821. FN_A9, FN_MSIOF1_TXD, FN_SCIFA0_TXD_B, 0,
  4822. /* IP2_3_2 [2] */
  4823. FN_A8, FN_MSIOF1_RXD, FN_SCIFA0_RXD_B, 0,
  4824. /* IP2_1_0 [2] */
  4825. FN_A7, FN_SCIFB0_RTS_N, FN_SCIFA4_TXD_B, 0, ))
  4826. },
  4827. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  4828. GROUP(1, 1, 3, 3, 3, 3, 3, 2, 1, 1, 1, 2,
  4829. 2, 2, 2, 2),
  4830. GROUP(
  4831. /* IP3_31 [1] */
  4832. FN_RD_WR_N, FN_ATAG1_N,
  4833. /* IP3_30 [1] */
  4834. FN_RD_N, FN_ATACS11_N,
  4835. /* IP3_29_27 [3] */
  4836. FN_BS_N, FN_DRACK0, FN_PWM1_C, FN_TPUTO0_C, FN_ATACS01_N,
  4837. 0, 0, 0,
  4838. /* IP3_26_24 [3] */
  4839. FN_EX_CS5_N, FN_SCIFA2_TXD, FN_I2C2_SDA_E, FN_TS_SPSYNC_B,
  4840. 0, FN_FMIN, FN_SCIFB2_RTS_N, 0,
  4841. /* IP3_23_21 [3] */
  4842. FN_EX_CS4_N, FN_SCIFA2_RXD, FN_I2C2_SCL_E, FN_TS_SDEN_B,
  4843. 0, FN_FMCLK, FN_SCIFB2_CTS_N, 0,
  4844. /* IP3_20_18 [3] */
  4845. FN_EX_CS3_N, FN_SCIFA2_SCK, FN_SCIF4_TXD_C, FN_TS_SCK_B,
  4846. 0, FN_BPFCLK, FN_SCIFB2_SCK, 0,
  4847. /* IP3_17_15 [3] */
  4848. FN_EX_CS2_N, FN_PWM0, FN_SCIF4_RXD_C, FN_TS_SDATA_B,
  4849. 0, FN_TPUTO3, FN_SCIFB2_TXD, 0,
  4850. /* IP3_14_13 [2] */
  4851. FN_EX_CS1_N, FN_TPUTO3_B, FN_SCIFB2_RXD, FN_VI1_DATA11,
  4852. /* IP3_12 [1] */
  4853. FN_EX_CS0_N, FN_VI1_DATA10,
  4854. /* IP3_11 [1] */
  4855. FN_CS1_N_A26, FN_VI1_DATA9,
  4856. /* IP3_10 [1] */
  4857. FN_CS0_N, FN_VI1_DATA8,
  4858. /* IP3_9_8 [2] */
  4859. FN_A25, FN_SSL, FN_ATARD1_N, 0,
  4860. /* IP3_7_6 [2] */
  4861. FN_A24, FN_IO3, FN_EX_WAIT2, 0,
  4862. /* IP3_5_4 [2] */
  4863. FN_A23, FN_IO2, 0, FN_ATAWR1_N,
  4864. /* IP3_3_2 [2] */
  4865. FN_A22, FN_MISO_IO1, 0, FN_ATADIR1_N,
  4866. /* IP3_1_0 [2] */
  4867. FN_A21, FN_MOSI_IO0, 0, 0, ))
  4868. },
  4869. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  4870. GROUP(2, 2, 2, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 2),
  4871. GROUP(
  4872. /* IP4_31_30 [2] */
  4873. FN_DU0_DG4, FN_LCDOUT12, 0, 0,
  4874. /* IP4_29_28 [2] */
  4875. FN_DU0_DG3, FN_LCDOUT11, 0, 0,
  4876. /* IP4_27_26 [2] */
  4877. FN_DU0_DG2, FN_LCDOUT10, 0, 0,
  4878. /* IP4_25_23 [3] */
  4879. FN_DU0_DG1, FN_LCDOUT9, FN_SCIFA0_TXD_C, FN_I2C3_SDA_D,
  4880. 0, 0, 0, 0,
  4881. /* IP4_22_20 [3] */
  4882. FN_DU0_DG0, FN_LCDOUT8, FN_SCIFA0_RXD_C, FN_I2C3_SCL_D,
  4883. 0, 0, 0, 0,
  4884. /* IP4_19_18 [2] */
  4885. FN_DU0_DR7, FN_LCDOUT23, 0, 0,
  4886. /* IP4_17_16 [2] */
  4887. FN_DU0_DR6, FN_LCDOUT22, 0, 0,
  4888. /* IP4_15_14 [2] */
  4889. FN_DU0_DR5, FN_LCDOUT21, 0, 0,
  4890. /* IP4_13_12 [2] */
  4891. FN_DU0_DR4, FN_LCDOUT20, 0, 0,
  4892. /* IP4_11_10 [2] */
  4893. FN_DU0_DR3, FN_LCDOUT19, 0, 0,
  4894. /* IP4_9_8 [2] */
  4895. FN_DU0_DR2, FN_LCDOUT18, 0, 0,
  4896. /* IP4_7_5 [3] */
  4897. FN_DU0_DR1, FN_LCDOUT17, FN_SCIF5_TXD_C, FN_I2C2_SDA_D,
  4898. 0, 0, 0, 0,
  4899. /* IP4_4_2 [3] */
  4900. FN_DU0_DR0, FN_LCDOUT16, FN_SCIF5_RXD_C, FN_I2C2_SCL_D,
  4901. 0, 0, 0, 0,
  4902. /* IP4_1_0 [2] */
  4903. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK, 0, ))
  4904. },
  4905. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  4906. GROUP(2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3,
  4907. 2, 2, 2),
  4908. GROUP(
  4909. /* IP5_31_30 [2] */
  4910. FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS, 0, 0,
  4911. /* IP5_29_28 [2] */
  4912. FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, 0, 0,
  4913. /* IP5_27_26 [2] */
  4914. FN_DU0_DOTCLKOUT0, FN_QCLK, 0, 0,
  4915. /* IP5_25_24 [2] */
  4916. FN_DU0_DOTCLKIN, FN_QSTVA_QVS, 0, 0,
  4917. /* IP5_23_22 [2] */
  4918. FN_DU0_DB7, FN_LCDOUT7, 0, 0,
  4919. /* IP5_21_20 [2] */
  4920. FN_DU0_DB6, FN_LCDOUT6, 0, 0,
  4921. /* IP5_19_18 [2] */
  4922. FN_DU0_DB5, FN_LCDOUT5, 0, 0,
  4923. /* IP5_17_16 [2] */
  4924. FN_DU0_DB4, FN_LCDOUT4, 0, 0,
  4925. /* IP5_15_14 [2] */
  4926. FN_DU0_DB3, FN_LCDOUT3, 0, 0,
  4927. /* IP5_13_12 [2] */
  4928. FN_DU0_DB2, FN_LCDOUT2, 0, 0,
  4929. /* IP5_11_9 [3] */
  4930. FN_DU0_DB1, FN_LCDOUT1, FN_SCIFA4_TXD_C, FN_I2C4_SDA_D,
  4931. FN_CAN0_TX_C, 0, 0, 0,
  4932. /* IP5_8_6 [3] */
  4933. FN_DU0_DB0, FN_LCDOUT0, FN_SCIFA4_RXD_C, FN_I2C4_SCL_D,
  4934. FN_CAN0_RX_C, 0, 0, 0,
  4935. /* IP5_5_4 [2] */
  4936. FN_DU0_DG7, FN_LCDOUT15, 0, 0,
  4937. /* IP5_3_2 [2] */
  4938. FN_DU0_DG6, FN_LCDOUT14, 0, 0,
  4939. /* IP5_1_0 [2] */
  4940. FN_DU0_DG5, FN_LCDOUT13, 0, 0, ))
  4941. },
  4942. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  4943. GROUP(3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 1,
  4944. 1, 1, 2, 2, 2, 2),
  4945. GROUP(
  4946. /* IP6_31_29 [3] */
  4947. FN_ETH_MDIO, FN_VI0_G0, FN_MSIOF2_RXD_B, FN_I2C5_SCL_D,
  4948. FN_AVB_TX_CLK, FN_ADIDATA, 0, 0,
  4949. /* IP6_28_26 [3] */
  4950. FN_VI0_VSYNC_N, FN_SCIF0_TXD_B, FN_I2C0_SDA_C,
  4951. FN_AUDIO_CLKOUT_B, FN_AVB_TX_EN, 0, 0, 0,
  4952. /* IP6_25_23 [3] */
  4953. FN_VI0_HSYNC_N, FN_SCIF0_RXD_B, FN_I2C0_SCL_C, FN_IERX_C,
  4954. FN_AVB_COL, 0, 0, 0,
  4955. /* IP6_22_20 [3] */
  4956. FN_VI0_FIELD, FN_I2C3_SDA, FN_SCIFA5_TXD_C, FN_IECLK_C,
  4957. FN_AVB_RX_ER, 0, 0, 0,
  4958. /* IP6_19_17 [3] */
  4959. FN_VI0_CLKENB, FN_I2C3_SCL, FN_SCIFA5_RXD_C, FN_IETX_C,
  4960. FN_AVB_RXD7, 0, 0, 0,
  4961. /* IP6_16 [1] */
  4962. FN_VI0_DATA7_VI0_B7, FN_AVB_RXD6,
  4963. /* IP6_15 [1] */
  4964. FN_VI0_DATA6_VI0_B6, FN_AVB_RXD5,
  4965. /* IP6_14 [1] */
  4966. FN_VI0_DATA5_VI0_B5, FN_AVB_RXD4,
  4967. /* IP6_13 [1] */
  4968. FN_VI0_DATA4_VI0_B4, FN_AVB_RXD3,
  4969. /* IP6_12 [1] */
  4970. FN_VI0_DATA3_VI0_B3, FN_AVB_RXD2,
  4971. /* IP6_11 [1] */
  4972. FN_VI0_DATA2_VI0_B2, FN_AVB_RXD1,
  4973. /* IP6_10 [1] */
  4974. FN_VI0_DATA1_VI0_B1, FN_AVB_RXD0,
  4975. /* IP6_9 [1] */
  4976. FN_VI0_DATA0_VI0_B0, FN_AVB_RX_DV,
  4977. /* IP6_8 [1] */
  4978. FN_VI0_CLK, FN_AVB_RX_CLK,
  4979. /* IP6_7_6 [2] */
  4980. FN_DU0_CDE, FN_QPOLB, 0, 0,
  4981. /* IP6_5_4 [2] */
  4982. FN_DU0_DISP, FN_QPOLA, 0, 0,
  4983. /* IP6_3_2 [2] */
  4984. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, 0,
  4985. 0,
  4986. /* IP6_1_0 [2] */
  4987. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE, 0, 0, ))
  4988. },
  4989. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  4990. GROUP(1, -1, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
  4991. GROUP(
  4992. /* IP7_31 [1] */
  4993. FN_DREQ0_N, FN_SCIFB1_RXD,
  4994. /* IP7_30 [1] RESERVED */
  4995. /* IP7_29_27 [3] */
  4996. FN_ETH_TXD0, FN_VI0_R2, FN_SCIF3_RXD_B, FN_I2C4_SCL_E,
  4997. FN_AVB_GTX_CLK, FN_SSI_WS6_B, 0, 0,
  4998. /* IP7_26_24 [3] */
  4999. FN_ETH_MAGIC, FN_VI0_R1, FN_SCIF3_SCK_B, FN_AVB_TX_ER,
  5000. FN_SSI_SCK6_B, 0, 0, 0,
  5001. /* IP7_23_21 [3] */
  5002. FN_ETH_TX_EN, FN_VI0_R0, FN_SCIF2_TXD_C, FN_IIC0_SDA_D,
  5003. FN_AVB_TXD7, FN_SSI_SDATA5_B, 0, 0,
  5004. /* IP7_20_18 [3] */
  5005. FN_ETH_TXD1, FN_VI0_G7, FN_SCIF2_RXD_C, FN_IIC0_SCL_D,
  5006. FN_AVB_TXD6, FN_SSI_WS5_B, 0, 0,
  5007. /* IP7_17_15 [3] */
  5008. FN_ETH_REFCLK, FN_VI0_G6, FN_SCIF2_SCK_C, FN_AVB_TXD5,
  5009. FN_SSI_SCK5_B, 0, 0, 0,
  5010. /* IP7_14_12 [3] */
  5011. FN_ETH_LINK, FN_VI0_G5, FN_MSIOF2_SS2_B, FN_SCIF4_TXD_D,
  5012. FN_AVB_TXD4, FN_ADICHS2, 0, 0,
  5013. /* IP7_11_9 [3] */
  5014. FN_ETH_RXD1, FN_VI0_G4, FN_MSIOF2_SS1_B, FN_SCIF4_RXD_D,
  5015. FN_AVB_TXD3, FN_ADICHS1, 0, 0,
  5016. /* IP7_8_6 [3] */
  5017. FN_ETH_RXD0, FN_VI0_G3, FN_MSIOF2_SYNC_B, FN_CAN0_TX_B,
  5018. FN_AVB_TXD2, FN_ADICHS0, 0, 0,
  5019. /* IP7_5_3 [3] */
  5020. FN_ETH_RX_ER, FN_VI0_G2, FN_MSIOF2_SCK_B, FN_CAN0_RX_B,
  5021. FN_AVB_TXD1, FN_ADICLK, 0, 0,
  5022. /* IP7_2_0 [3] */
  5023. FN_ETH_CRS_DV, FN_VI0_G1, FN_MSIOF2_TXD_B, FN_I2C5_SDA_D,
  5024. FN_AVB_TXD0, FN_ADICS_SAMP, 0, 0, ))
  5025. },
  5026. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  5027. GROUP(3, 3, 3, 3, 3, 2, 3, 3, 3, 3, 3),
  5028. GROUP(
  5029. /* IP8_31_29 [3] */
  5030. FN_MSIOF0_RXD, FN_SCIF5_RXD, FN_I2C2_SCL_C, FN_DU1_DR2,
  5031. 0, FN_TS_SDEN_D, FN_FMCLK_C, 0,
  5032. /* IP8_28_26 [3] */
  5033. FN_I2C1_SDA, FN_SCIF4_TXD, FN_IRQ5, FN_DU1_DR1,
  5034. 0, FN_TS_SCK_D, FN_BPFCLK_C, 0,
  5035. /* IP8_25_23 [3] */
  5036. FN_I2C1_SCL, FN_SCIF4_RXD, FN_PWM5_B, FN_DU1_DR0,
  5037. 0, FN_TS_SDATA_D, FN_TPUTO1_B, 0,
  5038. /* IP8_22_20 [3] */
  5039. FN_I2C0_SDA, FN_SCIF0_TXD_C, FN_TPUTO0, FN_CAN_CLK,
  5040. FN_DVC_MUTE, FN_CAN1_TX_D, 0, 0,
  5041. /* IP8_19_17 [3] */
  5042. FN_I2C0_SCL, FN_SCIF0_RXD_C, FN_PWM5, FN_TCLK1_B,
  5043. FN_AVB_GTXREFCLK, FN_CAN1_RX_D, FN_TPUTO0_B, 0,
  5044. /* IP8_16_15 [2] */
  5045. FN_HSCIF0_HSCK, FN_SCIF_CLK_B, FN_AVB_CRS, FN_AUDIO_CLKC_B,
  5046. /* IP8_14_12 [3] */
  5047. FN_HSCIF0_HRTS_N, FN_VI0_R7, FN_SCIF0_TXD_D, FN_I2C0_SDA_E,
  5048. FN_AVB_PHY_INT, FN_SSI_SDATA8_B, 0, 0,
  5049. /* IP8_11_9 [3] */
  5050. FN_HSCIF0_HCTS_N, FN_VI0_R6, FN_SCIF0_RXD_D, FN_I2C0_SCL_E,
  5051. FN_AVB_MAGIC, FN_SSI_SDATA7_B, 0, 0,
  5052. /* IP8_8_6 [3] */
  5053. FN_HSCIF0_HTX, FN_VI0_R5, FN_I2C1_SDA_C, FN_AUDIO_CLKB_B,
  5054. FN_AVB_LINK, FN_SSI_WS78_B, 0, 0,
  5055. /* IP8_5_3 [3] */
  5056. FN_HSCIF0_HRX, FN_VI0_R4, FN_I2C1_SCL_C, FN_AUDIO_CLKA_B,
  5057. FN_AVB_MDIO, FN_SSI_SCK78_B, 0, 0,
  5058. /* IP8_2_0 [3] */
  5059. FN_ETH_MDC, FN_VI0_R3, FN_SCIF3_TXD_B, FN_I2C4_SDA_E,
  5060. FN_AVB_MDC, FN_SSI_SDATA6_B, 0, 0, ))
  5061. },
  5062. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  5063. GROUP(-1, 3, 3, 3, 3, 2, 2, 3, 3, 3, 3, 3),
  5064. GROUP(
  5065. /* IP9_31 [1] RESERVED */
  5066. /* IP9_30_28 [3] */
  5067. FN_SCIF1_SCK, FN_PWM3, FN_TCLK2, FN_DU1_DG5,
  5068. FN_SSI_SDATA1_B, 0, 0, 0,
  5069. /* IP9_27_25 [3] */
  5070. FN_HSCIF1_HRTS_N, FN_SCIFA4_TXD, FN_IERX, FN_DU1_DG4,
  5071. FN_SSI_WS1_B, 0, 0, 0,
  5072. /* IP9_24_22 [3] */
  5073. FN_HSCIF1_HCTS_N, FN_SCIFA4_RXD, FN_IECLK, FN_DU1_DG3,
  5074. FN_SSI_SCK1_B, 0, 0, 0,
  5075. /* IP9_21_19 [3] */
  5076. FN_HSCIF1_HSCK, FN_PWM2, FN_IETX, FN_DU1_DG2,
  5077. FN_REMOCON_B, FN_SPEEDIN_B, 0, 0,
  5078. /* IP9_18_17 [2] */
  5079. FN_HSCIF1_HTX, FN_I2C4_SDA, FN_TPUTO1, FN_DU1_DG1,
  5080. /* IP9_16_15 [2] */
  5081. FN_HSCIF1_HRX, FN_I2C4_SCL, FN_PWM6, FN_DU1_DG0,
  5082. /* IP9_14_12 [3] */
  5083. FN_MSIOF0_SS2, FN_SCIFA0_TXD, FN_TS_SPSYNC, FN_DU1_DR7,
  5084. 0, FN_FMIN_B, 0, 0,
  5085. /* IP9_11_9 [3] */
  5086. FN_MSIOF0_SS1, FN_SCIFA0_RXD, FN_TS_SDEN, FN_DU1_DR6,
  5087. 0, FN_FMCLK_B, 0, 0,
  5088. /* IP9_8_6 [3] */
  5089. FN_MSIOF0_SYNC, FN_PWM1, FN_TS_SCK, FN_DU1_DR5,
  5090. 0, FN_BPFCLK_B, 0, 0,
  5091. /* IP9_5_3 [3] */
  5092. FN_MSIOF0_SCK, FN_IRQ0, FN_TS_SDATA, FN_DU1_DR4,
  5093. 0, FN_TPUTO1_C, 0, 0,
  5094. /* IP9_2_0 [3] */
  5095. FN_MSIOF0_TXD, FN_SCIF5_TXD, FN_I2C2_SDA_C, FN_DU1_DR3,
  5096. 0, FN_TS_SPSYNC_D, FN_FMIN_C, 0, ))
  5097. },
  5098. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  5099. GROUP(2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
  5100. GROUP(
  5101. /* IP10_31_30 [2] */
  5102. FN_SSI_SCK5, FN_SCIFA3_SCK, FN_DU1_DOTCLKIN, 0,
  5103. /* IP10_29_27 [3] */
  5104. FN_I2C2_SDA, FN_SCIFA5_TXD, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
  5105. 0, 0, 0, 0,
  5106. /* IP10_26_24 [3] */
  5107. FN_I2C2_SCL, FN_SCIFA5_RXD, FN_DU1_DB6, FN_AUDIO_CLKC_C,
  5108. FN_SSI_SDATA4_B, 0, 0, 0,
  5109. /* IP10_23_21 [3] */
  5110. FN_SCIF3_TXD, FN_I2C1_SDA_E, FN_FMIN_D, FN_DU1_DB5,
  5111. FN_AUDIO_CLKB_C, FN_SSI_WS4_B, 0, 0,
  5112. /* IP10_20_18 [3] */
  5113. FN_SCIF3_RXD, FN_I2C1_SCL_E, FN_FMCLK_D, FN_DU1_DB4,
  5114. FN_AUDIO_CLKA_C, FN_SSI_SCK4_B, 0, 0,
  5115. /* IP10_17_15 [3] */
  5116. FN_SCIF3_SCK, FN_IRQ2, FN_BPFCLK_D, FN_DU1_DB3,
  5117. FN_SSI_SDATA9_B, 0, 0, 0,
  5118. /* IP10_14_12 [3] */
  5119. FN_SCIF2_SCK, FN_IRQ1, FN_DU1_DB2, FN_SSI_WS9_B,
  5120. 0, 0, 0, 0,
  5121. /* IP10_11_9 [3] */
  5122. FN_SCIF2_TXD, FN_IIC0_SDA, FN_DU1_DB1, FN_SSI_SCK9_B,
  5123. 0, 0, 0, 0,
  5124. /* IP10_8_6 [3] */
  5125. FN_SCIF2_RXD, FN_IIC0_SCL, FN_DU1_DB0, FN_SSI_SDATA2_B,
  5126. 0, 0, 0, 0,
  5127. /* IP10_5_3 [3] */
  5128. FN_SCIF1_TXD, FN_I2C5_SDA, FN_DU1_DG7, FN_SSI_WS2_B,
  5129. 0, 0, 0, 0,
  5130. /* IP10_2_0 [3] */
  5131. FN_SCIF1_RXD, FN_I2C5_SCL, FN_DU1_DG6, FN_SSI_SCK2_B,
  5132. 0, 0, 0, 0, ))
  5133. },
  5134. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  5135. GROUP(-2, 3, 3, 3, 3, 2, 2, 3, 3, 2, 3, 3),
  5136. GROUP(
  5137. /* IP11_31_30 [2] RESERVED */
  5138. /* IP11_29_27 [3] */
  5139. FN_SSI_SDATA0, FN_MSIOF1_SCK_B, FN_PWM0_B, FN_ADICLK_B,
  5140. 0, 0, 0, 0,
  5141. /* IP11_26_24 [3] */
  5142. FN_SSI_WS0129, FN_MSIOF1_TXD_B, FN_SCIF5_TXD_D, FN_ADICS_SAMP_B,
  5143. 0, 0, 0, 0,
  5144. /* IP11_23_21 [3] */
  5145. FN_SSI_SCK0129, FN_MSIOF1_RXD_B, FN_SCIF5_RXD_D, FN_ADIDATA_B,
  5146. 0, 0, 0, 0,
  5147. /* IP11_20_18 [3] */
  5148. FN_SSI_SDATA7, FN_SCIFA2_TXD_B, FN_IRQ8, FN_AUDIO_CLKA_D,
  5149. FN_CAN_CLK_D, 0, 0, 0,
  5150. /* IP11_17_16 [2] */
  5151. FN_SSI_WS78, FN_SCIFA2_RXD_B, FN_I2C5_SCL_C, FN_DU1_CDE,
  5152. /* IP11_15_14 [2] */
  5153. FN_SSI_SCK78, FN_SCIFA2_SCK_B, FN_I2C5_SDA_C, FN_DU1_DISP,
  5154. /* IP11_13_11 [3] */
  5155. FN_SSI_SDATA6, FN_SCIFA1_TXD_B, FN_I2C4_SDA_C,
  5156. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, 0, 0, 0, 0,
  5157. /* IP11_10_8 [3] */
  5158. FN_SSI_WS6, FN_SCIFA1_RXD_B, FN_I2C4_SCL_C,
  5159. FN_DU1_EXVSYNC_DU1_VSYNC, 0, 0, 0, 0,
  5160. /* IP11_7_6 [2] */
  5161. FN_SSI_SCK6, FN_SCIFA1_SCK_B, FN_DU1_EXHSYNC_DU1_HSYNC, 0,
  5162. /* IP11_5_3 [3] */
  5163. FN_SSI_SDATA5, FN_SCIFA3_TXD, FN_I2C3_SDA_C, FN_DU1_DOTCLKOUT1,
  5164. 0, 0, 0, 0,
  5165. /* IP11_2_0 [3] */
  5166. FN_SSI_WS5, FN_SCIFA3_RXD, FN_I2C3_SCL_C, FN_DU1_DOTCLKOUT0,
  5167. 0, 0, 0, 0, ))
  5168. },
  5169. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  5170. GROUP(-2, 3, 3, 3, 3, 3, 2, 2, 2, 3, 3, 3),
  5171. GROUP(
  5172. /* IP12_31_30 [2] RESERVED */
  5173. /* IP12_29_27 [3] */
  5174. FN_SSI_SCK2, FN_HSCIF1_HTX_B, FN_VI1_DATA2, 0,
  5175. FN_ATAG0_N, FN_ETH_RXD1_B, 0, 0,
  5176. /* IP12_26_24 [3] */
  5177. FN_SSI_SDATA1, FN_HSCIF1_HRX_B, FN_VI1_DATA1, 0,
  5178. FN_ATAWR0_N, FN_ETH_RXD0_B, 0, 0,
  5179. /* IP12_23_21 [3] */
  5180. FN_SSI_WS1, FN_SCIF1_TXD_B, FN_IIC0_SDA_C, FN_VI1_DATA0,
  5181. FN_CAN0_TX_D, 0, FN_ETH_RX_ER_B, 0,
  5182. /* IP12_20_18 [3] */
  5183. FN_SSI_SCK1, FN_SCIF1_RXD_B, FN_IIC0_SCL_C, FN_VI1_CLK,
  5184. FN_CAN0_RX_D, 0, FN_ETH_CRS_DV_B, 0,
  5185. /* IP12_17_15 [3] */
  5186. FN_SSI_SDATA8, FN_SCIF1_SCK_B, FN_PWM1_B, FN_IRQ9,
  5187. FN_REMOCON, FN_DACK2, FN_ETH_MDIO_B, 0,
  5188. /* IP12_14_13 [2] */
  5189. FN_SSI_SDATA4, FN_MLB_DAT, FN_IERX_B, 0,
  5190. /* IP12_12_11 [2] */
  5191. FN_SSI_WS4, FN_MLB_SIG, FN_IECLK_B, 0,
  5192. /* IP12_10_9 [2] */
  5193. FN_SSI_SCK4, FN_MLB_CLK, FN_IETX_B, 0,
  5194. /* IP12_8_6 [3] */
  5195. FN_SSI_SDATA3, FN_MSIOF1_SS2_B, FN_SCIFA1_TXD_C, FN_ADICHS2_B,
  5196. FN_CAN1_TX_C, FN_DREQ2_N, 0, 0,
  5197. /* IP12_5_3 [3] */
  5198. FN_SSI_WS34, FN_MSIOF1_SS1_B, FN_SCIFA1_RXD_C, FN_ADICHS1_B,
  5199. FN_CAN1_RX_C, FN_DACK1_B, 0, 0,
  5200. /* IP12_2_0 [3] */
  5201. FN_SSI_SCK34, FN_MSIOF1_SYNC_B, FN_SCIFA1_SCK_C, FN_ADICHS0_B,
  5202. 0, FN_DREQ1_N_B, 0, 0, ))
  5203. },
  5204. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  5205. GROUP(-5, 3, 3, 3, 3, 3, 3, 3, 3, 3),
  5206. GROUP(
  5207. /* IP13_31_27 [5] RESERVED */
  5208. /* IP13_26_24 [3] */
  5209. FN_AUDIO_CLKOUT, FN_I2C4_SDA_B, FN_SCIFA5_TXD_D, FN_VI1_VSYNC_N,
  5210. FN_TS_SPSYNC_C, 0, FN_FMIN_E, 0,
  5211. /* IP13_23_21 [3] */
  5212. FN_AUDIO_CLKC, FN_I2C4_SCL_B, FN_SCIFA5_RXD_D, FN_VI1_HSYNC_N,
  5213. FN_TS_SDEN_C, 0, FN_FMCLK_E, 0,
  5214. /* IP13_20_18 [3] */
  5215. FN_AUDIO_CLKB, FN_I2C0_SDA_B, FN_SCIFA4_TXD_D, FN_VI1_FIELD,
  5216. FN_TS_SCK_C, 0, FN_BPFCLK_E, FN_ETH_MDC_B,
  5217. /* IP13_17_15 [3] */
  5218. FN_AUDIO_CLKA, FN_I2C0_SCL_B, FN_SCIFA4_RXD_D, FN_VI1_CLKENB,
  5219. FN_TS_SDATA_C, 0, FN_ETH_TXD0_B, 0,
  5220. /* IP13_14_12 [3] */
  5221. FN_SSI_SDATA9, FN_SCIF2_TXD_B, FN_I2C3_SDA_E, FN_VI1_DATA7,
  5222. FN_ATADIR0_N, FN_ETH_MAGIC_B, 0, 0,
  5223. /* IP13_11_9 [3] */
  5224. FN_SSI_WS9, FN_SCIF2_RXD_B, FN_I2C3_SCL_E, FN_VI1_DATA6,
  5225. FN_ATARD0_N, FN_ETH_TX_EN_B, 0, 0,
  5226. /* IP13_8_6 [3] */
  5227. FN_SSI_SCK9, FN_SCIF2_SCK_B, FN_PWM2_B, FN_VI1_DATA5,
  5228. 0, FN_EX_WAIT1, FN_ETH_TXD1_B, 0,
  5229. /* IP13_5_3 [2] */
  5230. FN_SSI_SDATA2, FN_HSCIF1_HRTS_N_B, FN_SCIFA0_TXD_D,
  5231. FN_VI1_DATA4, 0, FN_ATACS10_N, FN_ETH_REFCLK_B, 0,
  5232. /* IP13_2_0 [3] */
  5233. FN_SSI_WS2, FN_HSCIF1_HCTS_N_B, FN_SCIFA0_RXD_D, FN_VI1_DATA3,
  5234. 0, FN_ATACS00_N, FN_ETH_LINK_B, 0, ))
  5235. },
  5236. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  5237. GROUP(2, -1, 2, 3, -4, 1, -1,
  5238. 3, 3, 3, 3, 3, 2, -1),
  5239. GROUP(
  5240. /* SEL_ADG [2] */
  5241. FN_SEL_ADG_0, FN_SEL_ADG_1, FN_SEL_ADG_2, FN_SEL_ADG_3,
  5242. /* RESERVED [1] */
  5243. /* SEL_CAN [2] */
  5244. FN_SEL_CAN_0, FN_SEL_CAN_1, FN_SEL_CAN_2, FN_SEL_CAN_3,
  5245. /* SEL_DARC [3] */
  5246. FN_SEL_DARC_0, FN_SEL_DARC_1, FN_SEL_DARC_2, FN_SEL_DARC_3,
  5247. FN_SEL_DARC_4, 0, 0, 0,
  5248. /* RESERVED [4] */
  5249. /* SEL_ETH [1] */
  5250. FN_SEL_ETH_0, FN_SEL_ETH_1,
  5251. /* RESERVED [1] */
  5252. /* SEL_IC200 [3] */
  5253. FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
  5254. FN_SEL_I2C00_4, 0, 0, 0,
  5255. /* SEL_I2C01 [3] */
  5256. FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
  5257. FN_SEL_I2C01_4, 0, 0, 0,
  5258. /* SEL_I2C02 [3] */
  5259. FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
  5260. FN_SEL_I2C02_4, 0, 0, 0,
  5261. /* SEL_I2C03 [3] */
  5262. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
  5263. FN_SEL_I2C03_4, 0, 0, 0,
  5264. /* SEL_I2C04 [3] */
  5265. FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
  5266. FN_SEL_I2C04_4, 0, 0, 0,
  5267. /* SEL_I2C05 [2] */
  5268. FN_SEL_I2C05_0, FN_SEL_I2C05_1, FN_SEL_I2C05_2, FN_SEL_I2C05_3,
  5269. /* RESERVED [1] */ ))
  5270. },
  5271. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  5272. GROUP(2, 2, 1, 1, 1, 1, 1, 1, 2, 2, 1, 1,
  5273. 2, 2, -1, 1, 2, 2, 2, 1, 1, -2),
  5274. GROUP(
  5275. /* SEL_IEB [2] */
  5276. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  5277. /* SEL_IIC0 [2] */
  5278. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, FN_SEL_IIC0_3,
  5279. /* SEL_LBS [1] */
  5280. FN_SEL_LBS_0, FN_SEL_LBS_1,
  5281. /* SEL_MSI1 [1] */
  5282. FN_SEL_MSI1_0, FN_SEL_MSI1_1,
  5283. /* SEL_MSI2 [1] */
  5284. FN_SEL_MSI2_0, FN_SEL_MSI2_1,
  5285. /* SEL_RAD [1] */
  5286. FN_SEL_RAD_0, FN_SEL_RAD_1,
  5287. /* SEL_RCN [1] */
  5288. FN_SEL_RCN_0, FN_SEL_RCN_1,
  5289. /* SEL_RSP [1] */
  5290. FN_SEL_RSP_0, FN_SEL_RSP_1,
  5291. /* SEL_SCIFA0 [2] */
  5292. FN_SEL_SCIFA0_0, FN_SEL_SCIFA0_1, FN_SEL_SCIFA0_2,
  5293. FN_SEL_SCIFA0_3,
  5294. /* SEL_SCIFA1 [2] */
  5295. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
  5296. /* SEL_SCIFA2 [1] */
  5297. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  5298. /* SEL_SCIFA3 [1] */
  5299. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1,
  5300. /* SEL_SCIFA4 [2] */
  5301. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
  5302. FN_SEL_SCIFA4_3,
  5303. /* SEL_SCIFA5 [2] */
  5304. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
  5305. FN_SEL_SCIFA5_3,
  5306. /* RESERVED [1] */
  5307. /* SEL_TMU [1] */
  5308. FN_SEL_TMU_0, FN_SEL_TMU_1,
  5309. /* SEL_TSIF0 [2] */
  5310. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  5311. /* SEL_CAN0 [2] */
  5312. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  5313. /* SEL_CAN1 [2] */
  5314. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  5315. /* SEL_HSCIF0 [1] */
  5316. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  5317. /* SEL_HSCIF1 [1] */
  5318. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  5319. /* RESERVED [2] */ ))
  5320. },
  5321. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  5322. GROUP(2, 2, 2, 1, 3, 2, 1, 1, 1, 1, 1, 1,
  5323. 1, 1, -12),
  5324. GROUP(
  5325. /* SEL_SCIF0 [2] */
  5326. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  5327. /* SEL_SCIF1 [2] */
  5328. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
  5329. /* SEL_SCIF2 [2] */
  5330. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, 0,
  5331. /* SEL_SCIF3 [1] */
  5332. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1,
  5333. /* SEL_SCIF4 [3] */
  5334. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  5335. FN_SEL_SCIF4_4, 0, 0, 0,
  5336. /* SEL_SCIF5 [2] */
  5337. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  5338. /* SEL_SSI1 [1] */
  5339. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  5340. /* SEL_SSI2 [1] */
  5341. FN_SEL_SSI2_0, FN_SEL_SSI2_1,
  5342. /* SEL_SSI4 [1] */
  5343. FN_SEL_SSI4_0, FN_SEL_SSI4_1,
  5344. /* SEL_SSI5 [1] */
  5345. FN_SEL_SSI5_0, FN_SEL_SSI5_1,
  5346. /* SEL_SSI6 [1] */
  5347. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  5348. /* SEL_SSI7 [1] */
  5349. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  5350. /* SEL_SSI8 [1] */
  5351. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  5352. /* SEL_SSI9 [1] */
  5353. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  5354. /* RESERVED [12] */ ))
  5355. },
  5356. { },
  5357. };
  5358. static int r8a7794_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
  5359. {
  5360. if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
  5361. return -EINVAL;
  5362. *pocctrl = 0xe606006c;
  5363. switch (pin & 0x1f) {
  5364. case 6: return 23;
  5365. case 7: return 16;
  5366. case 14: return 15;
  5367. case 15: return 8;
  5368. case 0 ... 5:
  5369. case 8 ... 13:
  5370. return 22 - (pin & 0x1f);
  5371. case 16 ... 23:
  5372. return 47 - (pin & 0x1f);
  5373. }
  5374. return -EINVAL;
  5375. }
  5376. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  5377. { PINMUX_BIAS_REG("PUPR0", 0xe6060100, "N/A", 0) {
  5378. [ 0] = RCAR_GP_PIN(0, 0), /* D0 */
  5379. [ 1] = RCAR_GP_PIN(0, 1), /* D1 */
  5380. [ 2] = RCAR_GP_PIN(0, 2), /* D2 */
  5381. [ 3] = RCAR_GP_PIN(0, 3), /* D3 */
  5382. [ 4] = RCAR_GP_PIN(0, 4), /* D4 */
  5383. [ 5] = RCAR_GP_PIN(0, 5), /* D5 */
  5384. [ 6] = RCAR_GP_PIN(0, 6), /* D6 */
  5385. [ 7] = RCAR_GP_PIN(0, 7), /* D7 */
  5386. [ 8] = RCAR_GP_PIN(0, 8), /* D8 */
  5387. [ 9] = RCAR_GP_PIN(0, 9), /* D9 */
  5388. [10] = RCAR_GP_PIN(0, 10), /* D10 */
  5389. [11] = RCAR_GP_PIN(0, 11), /* D11 */
  5390. [12] = RCAR_GP_PIN(0, 12), /* D12 */
  5391. [13] = RCAR_GP_PIN(0, 13), /* D13 */
  5392. [14] = RCAR_GP_PIN(0, 14), /* D14 */
  5393. [15] = RCAR_GP_PIN(0, 15), /* D15 */
  5394. [16] = RCAR_GP_PIN(0, 16), /* A0 */
  5395. [17] = RCAR_GP_PIN(0, 17), /* A1 */
  5396. [18] = RCAR_GP_PIN(0, 18), /* A2 */
  5397. [19] = RCAR_GP_PIN(0, 19), /* A3 */
  5398. [20] = RCAR_GP_PIN(0, 20), /* A4 */
  5399. [21] = RCAR_GP_PIN(0, 21), /* A5 */
  5400. [22] = RCAR_GP_PIN(0, 22), /* A6 */
  5401. [23] = RCAR_GP_PIN(0, 23), /* A7 */
  5402. [24] = RCAR_GP_PIN(0, 24), /* A8 */
  5403. [25] = RCAR_GP_PIN(0, 25), /* A9 */
  5404. [26] = RCAR_GP_PIN(0, 26), /* A10 */
  5405. [27] = RCAR_GP_PIN(0, 27), /* A11 */
  5406. [28] = RCAR_GP_PIN(0, 28), /* A12 */
  5407. [29] = RCAR_GP_PIN(0, 29), /* A13 */
  5408. [30] = RCAR_GP_PIN(0, 30), /* A14 */
  5409. [31] = RCAR_GP_PIN(0, 31), /* A15 */
  5410. } },
  5411. { PINMUX_BIAS_REG("PUPR1", 0xe6060104, "N/A", 0) {
  5412. /* PUPR1 pull-up pins */
  5413. [ 0] = RCAR_GP_PIN(1, 0), /* A16 */
  5414. [ 1] = RCAR_GP_PIN(1, 1), /* A17 */
  5415. [ 2] = RCAR_GP_PIN(1, 2), /* A18 */
  5416. [ 3] = RCAR_GP_PIN(1, 3), /* A19 */
  5417. [ 4] = RCAR_GP_PIN(1, 4), /* A20 */
  5418. [ 5] = RCAR_GP_PIN(1, 5), /* A21 */
  5419. [ 6] = RCAR_GP_PIN(1, 6), /* A22 */
  5420. [ 7] = RCAR_GP_PIN(1, 7), /* A23 */
  5421. [ 8] = RCAR_GP_PIN(1, 8), /* A24 */
  5422. [ 9] = RCAR_GP_PIN(1, 9), /* A25 */
  5423. [10] = RCAR_GP_PIN(1, 10), /* CS0# */
  5424. [11] = RCAR_GP_PIN(1, 12), /* EX_CS0# */
  5425. [12] = RCAR_GP_PIN(1, 14), /* EX_CS2# */
  5426. [13] = RCAR_GP_PIN(1, 16), /* EX_CS4# */
  5427. [14] = RCAR_GP_PIN(1, 18), /* BS# */
  5428. [15] = RCAR_GP_PIN(1, 19), /* RD# */
  5429. [16] = RCAR_GP_PIN(1, 20), /* RD/WR# */
  5430. [17] = RCAR_GP_PIN(1, 21), /* WE0# */
  5431. [18] = RCAR_GP_PIN(1, 22), /* WE1# */
  5432. [19] = RCAR_GP_PIN(1, 23), /* EX_WAIT0 */
  5433. [20] = RCAR_GP_PIN(1, 24), /* DREQ0# */
  5434. [21] = RCAR_GP_PIN(1, 25), /* DACK0 */
  5435. [22] = PIN_TRST_N, /* TRST# */
  5436. [23] = PIN_TCK, /* TCK */
  5437. [24] = PIN_TMS, /* TMS */
  5438. [25] = PIN_TDI, /* TDI */
  5439. [26] = RCAR_GP_PIN(1, 11), /* CS1#/A26 */
  5440. [27] = RCAR_GP_PIN(1, 13), /* EX_CS1# */
  5441. [28] = RCAR_GP_PIN(1, 15), /* EX_CS3# */
  5442. [29] = RCAR_GP_PIN(1, 17), /* EX_CS5# */
  5443. [30] = SH_PFC_PIN_NONE,
  5444. [31] = SH_PFC_PIN_NONE,
  5445. } },
  5446. { PINMUX_BIAS_REG("N/A", 0, "PUPR1", 0xe6060104) {
  5447. /* PUPR1 pull-down pins */
  5448. [ 0] = SH_PFC_PIN_NONE,
  5449. [ 1] = SH_PFC_PIN_NONE,
  5450. [ 2] = SH_PFC_PIN_NONE,
  5451. [ 3] = SH_PFC_PIN_NONE,
  5452. [ 4] = SH_PFC_PIN_NONE,
  5453. [ 5] = SH_PFC_PIN_NONE,
  5454. [ 6] = SH_PFC_PIN_NONE,
  5455. [ 7] = SH_PFC_PIN_NONE,
  5456. [ 8] = SH_PFC_PIN_NONE,
  5457. [ 9] = SH_PFC_PIN_NONE,
  5458. [10] = SH_PFC_PIN_NONE,
  5459. [11] = SH_PFC_PIN_NONE,
  5460. [12] = SH_PFC_PIN_NONE,
  5461. [13] = SH_PFC_PIN_NONE,
  5462. [14] = SH_PFC_PIN_NONE,
  5463. [15] = SH_PFC_PIN_NONE,
  5464. [16] = SH_PFC_PIN_NONE,
  5465. [17] = SH_PFC_PIN_NONE,
  5466. [18] = SH_PFC_PIN_NONE,
  5467. [19] = SH_PFC_PIN_NONE,
  5468. [20] = SH_PFC_PIN_NONE,
  5469. [21] = SH_PFC_PIN_NONE,
  5470. [22] = SH_PFC_PIN_NONE,
  5471. [23] = SH_PFC_PIN_NONE,
  5472. [24] = SH_PFC_PIN_NONE,
  5473. [25] = SH_PFC_PIN_NONE,
  5474. [26] = SH_PFC_PIN_NONE,
  5475. [27] = SH_PFC_PIN_NONE,
  5476. [28] = SH_PFC_PIN_NONE,
  5477. [29] = SH_PFC_PIN_NONE,
  5478. [30] = PIN_ASEBRK_N_ACK, /* ASEBRK#/ACK */
  5479. [31] = SH_PFC_PIN_NONE,
  5480. } },
  5481. { PINMUX_BIAS_REG("PUPR2", 0xe6060108, "N/A", 0) {
  5482. [ 0] = RCAR_GP_PIN(2, 0), /* DU0_DR0 */
  5483. [ 1] = RCAR_GP_PIN(2, 1), /* DU0_DR1 */
  5484. [ 2] = RCAR_GP_PIN(2, 2), /* DU0_DR2 */
  5485. [ 3] = RCAR_GP_PIN(2, 3), /* DU0_DR3 */
  5486. [ 4] = RCAR_GP_PIN(2, 4), /* DU0_DR4 */
  5487. [ 5] = RCAR_GP_PIN(2, 5), /* DU0_DR5 */
  5488. [ 6] = RCAR_GP_PIN(2, 6), /* DU0_DR6 */
  5489. [ 7] = RCAR_GP_PIN(2, 7), /* DU0_DR7 */
  5490. [ 8] = RCAR_GP_PIN(2, 8), /* DU0_DG0 */
  5491. [ 9] = RCAR_GP_PIN(2, 9), /* DU0_DG1 */
  5492. [10] = RCAR_GP_PIN(2, 10), /* DU0_DG2 */
  5493. [11] = RCAR_GP_PIN(2, 11), /* DU0_DG3 */
  5494. [12] = RCAR_GP_PIN(2, 12), /* DU0_DG4 */
  5495. [13] = RCAR_GP_PIN(2, 13), /* DU0_DG5 */
  5496. [14] = RCAR_GP_PIN(2, 14), /* DU0_DG6 */
  5497. [15] = RCAR_GP_PIN(2, 15), /* DU0_DG7 */
  5498. [16] = RCAR_GP_PIN(2, 16), /* DU0_DB0 */
  5499. [17] = RCAR_GP_PIN(2, 17), /* DU0_DB1 */
  5500. [18] = RCAR_GP_PIN(2, 18), /* DU0_DB2 */
  5501. [19] = RCAR_GP_PIN(2, 19), /* DU0_DB3 */
  5502. [20] = RCAR_GP_PIN(2, 20), /* DU0_DB4 */
  5503. [21] = RCAR_GP_PIN(2, 21), /* DU0_DB5 */
  5504. [22] = RCAR_GP_PIN(2, 22), /* DU0_DB6 */
  5505. [23] = RCAR_GP_PIN(2, 23), /* DU0_DB7 */
  5506. [24] = RCAR_GP_PIN(2, 24), /* DU0_DOTCLKIN */
  5507. [25] = RCAR_GP_PIN(2, 25), /* DU0_DOTCLKOUT0 */
  5508. [26] = RCAR_GP_PIN(2, 26), /* DU0_DOTCLKOUT1 */
  5509. [27] = RCAR_GP_PIN(2, 27), /* DU0_EXHSYNC/DU0_HSYNC */
  5510. [28] = RCAR_GP_PIN(2, 28), /* DU0_EXVSYNC/DU0_VSYNC */
  5511. [29] = RCAR_GP_PIN(2, 29), /* DU0_EXODDF/DU0_ODDF_DISP_CDE */
  5512. [30] = RCAR_GP_PIN(2, 30), /* DU0_DISP */
  5513. [31] = RCAR_GP_PIN(2, 31), /* DU0_CDE */
  5514. } },
  5515. { PINMUX_BIAS_REG("PUPR3", 0xe606010c, "N/A", 0) {
  5516. [ 0] = RCAR_GP_PIN(3, 2), /* VI0_DATA1_VI0_B1 */
  5517. [ 1] = RCAR_GP_PIN(3, 3), /* VI0_DATA2_VI0_B2 */
  5518. [ 2] = RCAR_GP_PIN(3, 4), /* VI0_DATA3_VI0_B3 */
  5519. [ 3] = RCAR_GP_PIN(3, 5), /* VI0_DATA4_VI0_B4 */
  5520. [ 4] = RCAR_GP_PIN(3, 6), /* VI0_DATA5_VI0_B5 */
  5521. [ 5] = RCAR_GP_PIN(3, 7), /* VI0_DATA6_VI0_B6 */
  5522. [ 6] = RCAR_GP_PIN(3, 8), /* VI0_DATA7_VI0_B7 */
  5523. [ 7] = RCAR_GP_PIN(3, 9), /* VI0_CLKENB */
  5524. [ 8] = RCAR_GP_PIN(3, 10), /* VI0_FIELD */
  5525. [ 9] = RCAR_GP_PIN(3, 11), /* VI0_HSYNC# */
  5526. [10] = RCAR_GP_PIN(3, 12), /* VI0_VSYNC# */
  5527. [11] = RCAR_GP_PIN(3, 13), /* ETH_MDIO */
  5528. [12] = RCAR_GP_PIN(3, 14), /* ETH_CRS_DV */
  5529. [13] = RCAR_GP_PIN(3, 15), /* ETH_RX_ER */
  5530. [14] = RCAR_GP_PIN(3, 16), /* ETH_RXD0 */
  5531. [15] = RCAR_GP_PIN(3, 17), /* ETH_RXD1 */
  5532. [16] = RCAR_GP_PIN(3, 18), /* ETH_LINK */
  5533. [17] = RCAR_GP_PIN(3, 19), /* ETH_REF_CLK */
  5534. [18] = RCAR_GP_PIN(3, 20), /* ETH_TXD1 */
  5535. [19] = RCAR_GP_PIN(3, 21), /* ETH_TX_EN */
  5536. [20] = RCAR_GP_PIN(3, 22), /* ETH_MAGIC */
  5537. [21] = RCAR_GP_PIN(3, 23), /* ETH_TXD0 */
  5538. [22] = RCAR_GP_PIN(3, 24), /* ETH_MDC */
  5539. [23] = RCAR_GP_PIN(3, 25), /* HSCIF0_HRX */
  5540. [24] = RCAR_GP_PIN(3, 26), /* HSCIF0_HTX */
  5541. [25] = RCAR_GP_PIN(3, 27), /* HSCIF0_HCTS# */
  5542. [26] = RCAR_GP_PIN(3, 28), /* HSCIF0_HRTS# */
  5543. [27] = RCAR_GP_PIN(3, 29), /* HSCIF0_HSCK */
  5544. [28] = RCAR_GP_PIN(3, 30), /* I2C0_SCL */
  5545. [29] = RCAR_GP_PIN(3, 31), /* I2C0_SDA */
  5546. [30] = RCAR_GP_PIN(4, 0), /* I2C1_SCL */
  5547. [31] = RCAR_GP_PIN(4, 1), /* I2C1_SDA */
  5548. } },
  5549. { PINMUX_BIAS_REG("PUPR4", 0xe6060110, "N/A", 0) {
  5550. [ 0] = RCAR_GP_PIN(4, 2), /* MSIOF0_RXD */
  5551. [ 1] = RCAR_GP_PIN(4, 3), /* MSIOF0_TXD */
  5552. [ 2] = RCAR_GP_PIN(4, 4), /* MSIOF0_SCK */
  5553. [ 3] = RCAR_GP_PIN(4, 5), /* MSIOF0_SYNC */
  5554. [ 4] = RCAR_GP_PIN(4, 6), /* MSIOF0_SS1 */
  5555. [ 5] = RCAR_GP_PIN(4, 7), /* MSIOF0_SS2 */
  5556. [ 6] = RCAR_GP_PIN(4, 8), /* HSCIF1_HRX */
  5557. [ 7] = RCAR_GP_PIN(4, 9), /* HSCIF1_HTX */
  5558. [ 8] = RCAR_GP_PIN(4, 10), /* HSCIF1_HSCK */
  5559. [ 9] = RCAR_GP_PIN(4, 11), /* HSCIF1_HCTS# */
  5560. [10] = RCAR_GP_PIN(4, 12), /* HSCIF1_HRTS# */
  5561. [11] = RCAR_GP_PIN(4, 13), /* SCIF1_SCK */
  5562. [12] = RCAR_GP_PIN(4, 14), /* SCIF1_RXD */
  5563. [13] = RCAR_GP_PIN(4, 15), /* SCIF1_TXD */
  5564. [14] = RCAR_GP_PIN(4, 16), /* SCIF2_RXD */
  5565. [15] = RCAR_GP_PIN(4, 17), /* SCIF2_TXD */
  5566. [16] = RCAR_GP_PIN(4, 18), /* SCIF2_SCK */
  5567. [17] = RCAR_GP_PIN(4, 19), /* SCIF3_SCK */
  5568. [18] = RCAR_GP_PIN(4, 20), /* SCIF3_RXD */
  5569. [19] = RCAR_GP_PIN(4, 21), /* SCIF3_TXD */
  5570. [20] = RCAR_GP_PIN(4, 22), /* I2C2_SCL */
  5571. [21] = RCAR_GP_PIN(4, 23), /* I2C2_SDA */
  5572. [22] = RCAR_GP_PIN(4, 24), /* SSI_SCK5 */
  5573. [23] = RCAR_GP_PIN(4, 25), /* SSI_WS5 */
  5574. [24] = RCAR_GP_PIN(4, 26), /* SSI_SDATA5 */
  5575. [25] = RCAR_GP_PIN(4, 27), /* SSI_SCK6 */
  5576. [26] = RCAR_GP_PIN(4, 28), /* SSI_WS6 */
  5577. [27] = RCAR_GP_PIN(4, 29), /* SSI_SDATA6 */
  5578. [28] = RCAR_GP_PIN(4, 30), /* SSI_SCK78 */
  5579. [29] = RCAR_GP_PIN(4, 31), /* SSI_WS78 */
  5580. [30] = RCAR_GP_PIN(5, 0), /* SSI_SDATA7 */
  5581. [31] = RCAR_GP_PIN(5, 1), /* SSI_SCK0129 */
  5582. } },
  5583. { PINMUX_BIAS_REG("PUPR5", 0xe6060114, "N/A", 0) {
  5584. [ 0] = RCAR_GP_PIN(5, 2), /* SSI_WS0129 */
  5585. [ 1] = RCAR_GP_PIN(5, 3), /* SSI_SDATA0 */
  5586. [ 2] = RCAR_GP_PIN(5, 4), /* SSI_SCK34 */
  5587. [ 3] = RCAR_GP_PIN(5, 5), /* SSI_WS34 */
  5588. [ 4] = RCAR_GP_PIN(5, 6), /* SSI_SDATA3 */
  5589. [ 5] = SH_PFC_PIN_NONE,
  5590. [ 6] = SH_PFC_PIN_NONE,
  5591. [ 7] = SH_PFC_PIN_NONE,
  5592. [ 8] = RCAR_GP_PIN(5, 10), /* SSI_SDATA8 */
  5593. [ 9] = RCAR_GP_PIN(5, 11), /* SSI_SCK1 */
  5594. [10] = RCAR_GP_PIN(5, 12), /* SSI_WS1 */
  5595. [11] = RCAR_GP_PIN(5, 13), /* SSI_SDATA1 */
  5596. [12] = RCAR_GP_PIN(5, 14), /* SSI_SCK2 */
  5597. [13] = RCAR_GP_PIN(5, 15), /* SSI_WS2 */
  5598. [14] = RCAR_GP_PIN(5, 16), /* SSI_SDATA2 */
  5599. [15] = RCAR_GP_PIN(5, 17), /* SSI_SCK9 */
  5600. [16] = RCAR_GP_PIN(5, 18), /* SSI_WS9 */
  5601. [17] = RCAR_GP_PIN(5, 19), /* SSI_SDATA9 */
  5602. [18] = RCAR_GP_PIN(5, 20), /* AUDIO_CLKA */
  5603. [19] = RCAR_GP_PIN(5, 21), /* AUDIO_CLKB */
  5604. [20] = RCAR_GP_PIN(5, 22), /* AUDIO_CLKC */
  5605. [21] = RCAR_GP_PIN(5, 23), /* AUDIO_CLKOUT */
  5606. [22] = RCAR_GP_PIN(3, 0), /* VI0_CLK */
  5607. [23] = RCAR_GP_PIN(3, 1), /* VI0_DATA0_VI0_B0 */
  5608. [24] = SH_PFC_PIN_NONE,
  5609. [25] = SH_PFC_PIN_NONE,
  5610. [26] = SH_PFC_PIN_NONE,
  5611. [27] = SH_PFC_PIN_NONE,
  5612. [28] = SH_PFC_PIN_NONE,
  5613. [29] = SH_PFC_PIN_NONE,
  5614. [30] = SH_PFC_PIN_NONE,
  5615. [31] = SH_PFC_PIN_NONE,
  5616. } },
  5617. { PINMUX_BIAS_REG("PUPR6", 0xe6060118, "N/A", 0) {
  5618. [ 0] = RCAR_GP_PIN(6, 1), /* SD0_CMD */
  5619. [ 1] = RCAR_GP_PIN(6, 2), /* SD0_DATA0 */
  5620. [ 2] = RCAR_GP_PIN(6, 3), /* SD0_DATA1 */
  5621. [ 3] = RCAR_GP_PIN(6, 4), /* SD0_DATA2 */
  5622. [ 4] = RCAR_GP_PIN(6, 5), /* SD0_DATA3 */
  5623. [ 5] = RCAR_GP_PIN(6, 6), /* SD0_CD */
  5624. [ 6] = RCAR_GP_PIN(6, 7), /* SD0_WP */
  5625. [ 7] = RCAR_GP_PIN(6, 9), /* SD1_CMD */
  5626. [ 8] = RCAR_GP_PIN(6, 10), /* SD1_DATA0 */
  5627. [ 9] = RCAR_GP_PIN(6, 11), /* SD1_DATA1 */
  5628. [10] = RCAR_GP_PIN(6, 12), /* SD1_DATA2 */
  5629. [11] = RCAR_GP_PIN(6, 13), /* SD1_DATA3 */
  5630. [12] = RCAR_GP_PIN(6, 14), /* SD1_CD */
  5631. [13] = RCAR_GP_PIN(6, 15), /* SD1_WP */
  5632. [14] = SH_PFC_PIN_NONE,
  5633. [15] = RCAR_GP_PIN(6, 17), /* MMC_CMD */
  5634. [16] = RCAR_GP_PIN(6, 18), /* MMC_D0 */
  5635. [17] = RCAR_GP_PIN(6, 19), /* MMC_D1 */
  5636. [18] = RCAR_GP_PIN(6, 20), /* MMC_D2 */
  5637. [19] = RCAR_GP_PIN(6, 21), /* MMC_D3 */
  5638. [20] = RCAR_GP_PIN(6, 22), /* MMC_D4 */
  5639. [21] = RCAR_GP_PIN(6, 23), /* MMC_D5 */
  5640. [22] = RCAR_GP_PIN(6, 24), /* MMC_D6 */
  5641. [23] = RCAR_GP_PIN(6, 25), /* MMC_D7 */
  5642. [24] = SH_PFC_PIN_NONE,
  5643. [25] = SH_PFC_PIN_NONE,
  5644. [26] = SH_PFC_PIN_NONE,
  5645. [27] = SH_PFC_PIN_NONE,
  5646. [28] = SH_PFC_PIN_NONE,
  5647. [29] = SH_PFC_PIN_NONE,
  5648. [30] = SH_PFC_PIN_NONE,
  5649. [31] = SH_PFC_PIN_NONE,
  5650. } },
  5651. { /* sentinel */ }
  5652. };
  5653. static const struct soc_device_attribute r8a7794_tdsel[] = {
  5654. { .soc_id = "r8a7794", .revision = "ES1.0" },
  5655. { /* sentinel */ }
  5656. };
  5657. static int r8a7794_pinmux_soc_init(struct sh_pfc *pfc)
  5658. {
  5659. /* Initialize TDSEL on old revisions */
  5660. if (soc_device_match(r8a7794_tdsel))
  5661. sh_pfc_write(pfc, 0xe6060068, 0x55555500);
  5662. return 0;
  5663. }
  5664. static const struct sh_pfc_soc_operations r8a7794_pfc_ops = {
  5665. .init = r8a7794_pinmux_soc_init,
  5666. .pin_to_pocctrl = r8a7794_pin_to_pocctrl,
  5667. .get_bias = rcar_pinmux_get_bias,
  5668. .set_bias = rcar_pinmux_set_bias,
  5669. };
  5670. #ifdef CONFIG_PINCTRL_PFC_R8A7745
  5671. const struct sh_pfc_soc_info r8a7745_pinmux_info = {
  5672. .name = "r8a77450_pfc",
  5673. .ops = &r8a7794_pfc_ops,
  5674. .unlock_reg = 0xe6060000, /* PMMR */
  5675. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5676. .pins = pinmux_pins,
  5677. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5678. .groups = pinmux_groups,
  5679. .nr_groups = ARRAY_SIZE(pinmux_groups),
  5680. .functions = pinmux_functions,
  5681. .nr_functions = ARRAY_SIZE(pinmux_functions),
  5682. .cfg_regs = pinmux_config_regs,
  5683. .bias_regs = pinmux_bias_regs,
  5684. .pinmux_data = pinmux_data,
  5685. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  5686. };
  5687. #endif
  5688. #ifdef CONFIG_PINCTRL_PFC_R8A7794
  5689. const struct sh_pfc_soc_info r8a7794_pinmux_info = {
  5690. .name = "r8a77940_pfc",
  5691. .ops = &r8a7794_pfc_ops,
  5692. .unlock_reg = 0xe6060000, /* PMMR */
  5693. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5694. .pins = pinmux_pins,
  5695. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5696. .groups = pinmux_groups,
  5697. .nr_groups = ARRAY_SIZE(pinmux_groups),
  5698. .functions = pinmux_functions,
  5699. .nr_functions = ARRAY_SIZE(pinmux_functions),
  5700. .cfg_regs = pinmux_config_regs,
  5701. .bias_regs = pinmux_bias_regs,
  5702. .pinmux_data = pinmux_data,
  5703. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  5704. };
  5705. #endif