pfc-r8a77470.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77470 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2018 Renesas Electronics Corp.
  6. */
  7. #include <linux/errno.h>
  8. #include <linux/kernel.h>
  9. #include "sh_pfc.h"
  10. #define CPU_ALL_GP(fn, sfx) \
  11. PORT_GP_CFG_4(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  12. PORT_GP_CFG_1(0, 4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  13. PORT_GP_CFG_1(0, 5, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  14. PORT_GP_CFG_1(0, 6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  15. PORT_GP_CFG_1(0, 7, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  16. PORT_GP_CFG_1(0, 8, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  17. PORT_GP_CFG_1(0, 9, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  18. PORT_GP_CFG_1(0, 10, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  19. PORT_GP_CFG_1(0, 11, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  20. PORT_GP_CFG_1(0, 12, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  21. PORT_GP_CFG_1(0, 13, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  22. PORT_GP_CFG_1(0, 14, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  23. PORT_GP_CFG_1(0, 15, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  24. PORT_GP_CFG_1(0, 16, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  25. PORT_GP_CFG_1(0, 17, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  26. PORT_GP_CFG_1(0, 18, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  27. PORT_GP_CFG_1(0, 19, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  28. PORT_GP_CFG_1(0, 20, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  29. PORT_GP_CFG_1(0, 21, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  30. PORT_GP_CFG_1(0, 22, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  31. PORT_GP_CFG_23(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  32. PORT_GP_CFG_32(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  33. PORT_GP_CFG_17(3, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  34. PORT_GP_CFG_1(3, 27, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  35. PORT_GP_CFG_1(3, 28, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  36. PORT_GP_CFG_1(3, 29, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  37. PORT_GP_CFG_14(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  38. PORT_GP_CFG_1(4, 14, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  39. PORT_GP_CFG_1(4, 15, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  40. PORT_GP_CFG_1(4, 16, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  41. PORT_GP_CFG_1(4, 17, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  42. PORT_GP_CFG_1(4, 18, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  43. PORT_GP_CFG_1(4, 19, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  44. PORT_GP_CFG_1(4, 20, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  45. PORT_GP_CFG_1(4, 21, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  46. PORT_GP_CFG_1(4, 22, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  47. PORT_GP_CFG_1(4, 23, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  48. PORT_GP_CFG_1(4, 24, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  49. PORT_GP_CFG_1(4, 25, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  50. PORT_GP_CFG_32(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
  51. #define CPU_ALL_NOGP(fn) \
  52. PIN_NOGP_CFG(ASEBRK_N_ACK, "ASEBRK#/ACK", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
  53. PIN_NOGP_CFG(NMI, "NMI", fn, SH_PFC_PIN_CFG_PULL_UP), \
  54. PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, SH_PFC_PIN_CFG_PULL_UP), \
  55. PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
  56. PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
  57. PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_PULL_UP), \
  58. PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
  59. PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
  60. enum {
  61. PINMUX_RESERVED = 0,
  62. PINMUX_DATA_BEGIN,
  63. GP_ALL(DATA),
  64. PINMUX_DATA_END,
  65. PINMUX_FUNCTION_BEGIN,
  66. GP_ALL(FN),
  67. /* GPSR0 */
  68. FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN, FN_USB1_OVC, FN_CLKOUT,
  69. FN_IP0_3_0, FN_IP0_7_4, FN_IP0_11_8, FN_IP0_15_12, FN_IP0_19_16,
  70. FN_IP0_23_20, FN_IP0_27_24, FN_IP0_31_28, FN_MMC0_CLK_SDHI1_CLK,
  71. FN_MMC0_CMD_SDHI1_CMD, FN_MMC0_D0_SDHI1_D0, FN_MMC0_D1_SDHI1_D1,
  72. FN_MMC0_D2_SDHI1_D2, FN_MMC0_D3_SDHI1_D3, FN_IP1_3_0,
  73. FN_IP1_7_4, FN_MMC0_D6, FN_MMC0_D7,
  74. /* GPSR1 */
  75. FN_IP1_11_8, FN_IP1_15_12, FN_IP1_19_16, FN_IP1_23_20, FN_IP1_27_24,
  76. FN_IP1_31_28, FN_IP2_3_0, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
  77. FN_IP2_19_16, FN_IP2_23_20, FN_IP2_27_24, FN_IP2_31_28, FN_IP3_3_0,
  78. FN_IP3_7_4, FN_IP3_11_8, FN_IP3_15_12, FN_IP3_19_16, FN_IP3_23_20,
  79. FN_IP3_27_24, FN_IP3_31_28, FN_IP4_3_0,
  80. /* GPSR2 */
  81. FN_IP4_7_4, FN_IP4_11_8, FN_IP4_15_12, FN_IP4_19_16, FN_IP4_23_20,
  82. FN_IP4_27_24, FN_IP4_31_28, FN_IP5_3_0, FN_IP5_7_4, FN_IP5_11_8,
  83. FN_IP5_15_12, FN_IP5_19_16, FN_IP5_23_20, FN_IP5_27_24, FN_IP5_31_28,
  84. FN_IP6_3_0, FN_IP6_7_4, FN_IP6_11_8, FN_IP6_15_12, FN_IP6_19_16,
  85. FN_IP6_23_20, FN_IP6_27_24, FN_IP6_31_28, FN_IP7_3_0, FN_IP7_7_4,
  86. FN_IP7_11_8, FN_IP7_15_12, FN_IP7_19_16, FN_IP7_23_20, FN_IP7_27_24,
  87. FN_IP7_31_28, FN_IP8_3_0,
  88. /* GPSR3 */
  89. FN_IP8_7_4, FN_IP8_11_8, FN_IP8_15_12, FN_IP8_19_16, FN_IP8_23_20,
  90. FN_IP8_27_24, FN_IP8_31_28, FN_IP9_3_0, FN_IP9_7_4, FN_IP9_11_8,
  91. FN_IP9_15_12, FN_IP9_19_16, FN_IP9_23_20, FN_IP9_27_24, FN_IP9_31_28,
  92. FN_IP10_3_0, FN_IP10_7_4, FN_IP10_11_8, FN_IP10_15_12, FN_IP10_19_16,
  93. /* GPSR4 */
  94. FN_IP10_23_20, FN_IP10_27_24, FN_IP10_31_28, FN_IP11_3_0, FN_IP11_7_4,
  95. FN_IP11_11_8, FN_IP11_15_12, FN_IP11_19_16, FN_IP11_23_20,
  96. FN_IP11_27_24, FN_IP11_31_28, FN_IP12_3_0, FN_IP12_7_4, FN_IP12_11_8,
  97. FN_IP12_15_12, FN_IP12_19_16, FN_IP12_23_20, FN_IP12_27_24,
  98. FN_IP12_31_28, FN_IP13_3_0, FN_IP13_7_4, FN_IP13_11_8, FN_IP13_15_12,
  99. FN_IP13_19_16, FN_IP13_23_20, FN_IP13_27_24,
  100. /* GPSR5 */
  101. FN_IP13_31_28, FN_IP14_3_0, FN_IP14_7_4, FN_IP14_11_8, FN_IP14_15_12,
  102. FN_IP14_19_16, FN_IP14_23_20, FN_IP14_27_24, FN_IP14_31_28,
  103. FN_IP15_3_0, FN_IP15_7_4, FN_IP15_11_8, FN_IP15_15_12, FN_IP15_19_16,
  104. FN_IP15_23_20, FN_IP15_27_24, FN_IP15_31_28, FN_IP16_3_0, FN_IP16_7_4,
  105. FN_IP16_11_8, FN_IP16_15_12, FN_IP16_19_16, FN_IP16_23_20,
  106. FN_IP16_27_24, FN_IP16_31_28, FN_IP17_3_0, FN_IP17_7_4, FN_IP17_11_8,
  107. FN_IP17_15_12, FN_IP17_19_16, FN_IP17_23_20, FN_IP17_27_24,
  108. /* IPSR0 */
  109. FN_SD0_CLK, FN_SSI_SCK1_C, FN_RX3_C,
  110. FN_SD0_CMD, FN_SSI_WS1_C, FN_TX3_C,
  111. FN_SD0_DAT0, FN_SSI_SDATA1_C, FN_RX4_E,
  112. FN_SD0_DAT1, FN_SSI_SCK0129_B, FN_TX4_E,
  113. FN_SD0_DAT2, FN_SSI_WS0129_B, FN_RX5_E,
  114. FN_SD0_DAT3, FN_SSI_SDATA0_B, FN_TX5_E,
  115. FN_SD0_CD, FN_CAN0_RX_A,
  116. FN_SD0_WP, FN_IRQ7, FN_CAN0_TX_A,
  117. /* IPSR1 */
  118. FN_MMC0_D4, FN_SD1_CD,
  119. FN_MMC0_D5, FN_SD1_WP,
  120. FN_D0, FN_SCL3_B, FN_RX5_B, FN_IRQ4, FN_MSIOF2_RXD_C, FN_SSI_SDATA5_B,
  121. FN_D1, FN_SDA3_B, FN_TX5_B, FN_MSIOF2_TXD_C, FN_SSI_WS5_B,
  122. FN_D2, FN_RX4_B, FN_SCL0_D, FN_PWM1_C, FN_MSIOF2_SCK_C, FN_SSI_SCK5_B,
  123. FN_D3, FN_TX4_B, FN_SDA0_D, FN_PWM0_A, FN_MSIOF2_SYNC_C,
  124. FN_D4, FN_IRQ3, FN_TCLK1_A, FN_PWM6_C,
  125. FN_D5, FN_HRX2, FN_SCL1_B, FN_PWM2_C, FN_TCLK2_B,
  126. /* IPSR2 */
  127. FN_D6, FN_HTX2, FN_SDA1_B, FN_PWM4_C,
  128. FN_D7, FN_HSCK2, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
  129. FN_D8, FN_HCTS2_N, FN_RX1_C, FN_SCL1_D, FN_PWM3_C,
  130. FN_D9, FN_HRTS2_N, FN_TX1_C, FN_SDA1_D,
  131. FN_D10, FN_MSIOF2_RXD_A, FN_HRX0_B,
  132. FN_D11, FN_MSIOF2_TXD_A, FN_HTX0_B,
  133. FN_D12, FN_MSIOF2_SCK_A, FN_HSCK0, FN_CAN_CLK_C,
  134. FN_D13, FN_MSIOF2_SYNC_A, FN_RX4_C,
  135. /* IPSR3 */
  136. FN_D14, FN_MSIOF2_SS1, FN_TX4_C, FN_CAN1_RX_B, FN_AVB_AVTP_CAPTURE_A,
  137. FN_D15, FN_MSIOF2_SS2, FN_PWM4_A, FN_CAN1_TX_B, FN_IRQ2, FN_AVB_AVTP_MATCH_A,
  138. FN_QSPI0_SPCLK, FN_WE0_N,
  139. FN_QSPI0_MOSI_QSPI0_IO0, FN_BS_N,
  140. FN_QSPI0_MISO_QSPI0_IO1, FN_RD_WR_N,
  141. FN_QSPI0_IO2, FN_CS0_N,
  142. FN_QSPI0_IO3, FN_RD_N,
  143. FN_QSPI0_SSL, FN_WE1_N,
  144. /* IPSR4 */
  145. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK_A,
  146. FN_DU0_DR0, FN_RX5_C, FN_SCL2_D, FN_A0,
  147. FN_DU0_DR1, FN_TX5_C, FN_SDA2_D, FN_A1,
  148. FN_DU0_DR2, FN_RX0_D, FN_SCL0_E, FN_A2,
  149. FN_DU0_DR3, FN_TX0_D, FN_SDA0_E, FN_PWM0_B, FN_A3,
  150. FN_DU0_DR4, FN_RX1_D, FN_A4,
  151. FN_DU0_DR5, FN_TX1_D, FN_PWM1_B, FN_A5,
  152. FN_DU0_DR6, FN_RX2_C, FN_A6,
  153. /* IPSR5 */
  154. FN_DU0_DR7, FN_TX2_C, FN_PWM2_B, FN_A7,
  155. FN_DU0_DG0, FN_RX3_B, FN_SCL3_D, FN_A8,
  156. FN_DU0_DG1, FN_TX3_B, FN_SDA3_D, FN_PWM3_B, FN_A9,
  157. FN_DU0_DG2, FN_RX4_D, FN_A10,
  158. FN_DU0_DG3, FN_TX4_D, FN_PWM4_B, FN_A11,
  159. FN_DU0_DG4, FN_HRX0_A, FN_A12,
  160. FN_DU0_DG5, FN_HTX0_A, FN_PWM5_B, FN_A13,
  161. FN_DU0_DG6, FN_HRX1_C, FN_A14,
  162. /* IPSR6 */
  163. FN_DU0_DG7, FN_HTX1_C, FN_PWM6_B, FN_A15,
  164. FN_DU0_DB0, FN_SCL4_D, FN_CAN0_RX_C, FN_A16,
  165. FN_DU0_DB1, FN_SDA4_D, FN_CAN0_TX_C, FN_A17,
  166. FN_DU0_DB2, FN_HCTS0_N, FN_A18,
  167. FN_DU0_DB3, FN_HRTS0_N, FN_A19,
  168. FN_DU0_DB4, FN_HCTS1_N_C, FN_A20,
  169. FN_DU0_DB5, FN_HRTS1_N_C, FN_A21,
  170. FN_DU0_DB6, FN_A22,
  171. /* IPSR7 */
  172. FN_DU0_DB7, FN_A23,
  173. FN_DU0_DOTCLKIN, FN_A24,
  174. FN_DU0_DOTCLKOUT0, FN_A25,
  175. FN_DU0_DOTCLKOUT1, FN_MSIOF2_RXD_B, FN_CS1_N_A26,
  176. FN_DU0_EXHSYNC_DU0_HSYNC, FN_MSIOF2_TXD_B, FN_DREQ0_N,
  177. FN_DU0_EXVSYNC_DU0_VSYNC, FN_MSIOF2_SYNC_B, FN_DACK0,
  178. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_MSIOF2_SCK_B, FN_DRACK0,
  179. FN_DU0_DISP, FN_CAN1_RX_C,
  180. /* IPSR8 */
  181. FN_DU0_CDE, FN_CAN1_TX_C,
  182. FN_VI1_CLK, FN_AVB_RX_CLK, FN_ETH_REF_CLK,
  183. FN_VI1_DATA0, FN_AVB_RX_DV, FN_ETH_CRS_DV,
  184. FN_VI1_DATA1, FN_AVB_RXD0, FN_ETH_RXD0,
  185. FN_VI1_DATA2, FN_AVB_RXD1, FN_ETH_RXD1,
  186. FN_VI1_DATA3, FN_AVB_RXD2, FN_ETH_MDIO,
  187. FN_VI1_DATA4, FN_AVB_RXD3, FN_ETH_RX_ER,
  188. FN_VI1_DATA5, FN_AVB_RXD4, FN_ETH_LINK,
  189. /* IPSR9 */
  190. FN_VI1_DATA6, FN_AVB_RXD5, FN_ETH_TXD1,
  191. FN_VI1_DATA7, FN_AVB_RXD6, FN_ETH_TX_EN,
  192. FN_VI1_CLKENB, FN_SCL3_A, FN_AVB_RXD7, FN_ETH_MAGIC,
  193. FN_VI1_FIELD, FN_SDA3_A, FN_AVB_RX_ER, FN_ETH_TXD0,
  194. FN_VI1_HSYNC_N, FN_RX0_B, FN_SCL0_C, FN_AVB_GTXREFCLK, FN_ETH_MDC,
  195. FN_VI1_VSYNC_N, FN_TX0_B, FN_SDA0_C, FN_AUDIO_CLKOUT_B, FN_AVB_TX_CLK,
  196. FN_VI1_DATA8, FN_SCL2_B, FN_AVB_TX_EN,
  197. FN_VI1_DATA9, FN_SDA2_B, FN_AVB_TXD0,
  198. /* IPSR10 */
  199. FN_VI1_DATA10, FN_CAN0_RX_B, FN_AVB_TXD1,
  200. FN_VI1_DATA11, FN_CAN0_TX_B, FN_AVB_TXD2,
  201. FN_AVB_TXD3, FN_AUDIO_CLKA_B, FN_SSI_SCK1_D, FN_RX5_F, FN_MSIOF0_RXD_B,
  202. FN_AVB_TXD4, FN_AUDIO_CLKB_B, FN_SSI_WS1_D, FN_TX5_F, FN_MSIOF0_TXD_B,
  203. FN_AVB_TXD5, FN_SCIF_CLK_B, FN_AUDIO_CLKC_B, FN_SSI_SDATA1_D, FN_MSIOF0_SCK_B,
  204. FN_SCL0_A, FN_RX0_C, FN_PWM5_A, FN_TCLK1_B, FN_AVB_TXD6, FN_CAN1_RX_D, FN_MSIOF0_SYNC_B,
  205. FN_SDA0_A, FN_TX0_C, FN_IRQ5, FN_CAN_CLK_A, FN_AVB_GTX_CLK, FN_CAN1_TX_D, FN_DVC_MUTE,
  206. FN_SCL1_A, FN_RX4_A, FN_PWM5_D, FN_DU1_DR0, FN_SSI_SCK6_B, FN_VI0_G0,
  207. /* IPSR11 */
  208. FN_SDA1_A, FN_TX4_A, FN_DU1_DR1, FN_SSI_WS6_B, FN_VI0_G1,
  209. FN_MSIOF0_RXD_A, FN_RX5_A, FN_SCL2_C, FN_DU1_DR2, FN_QSPI1_MOSI_QSPI1_IO0, FN_SSI_SDATA6_B, FN_VI0_G2,
  210. FN_MSIOF0_TXD_A, FN_TX5_A, FN_SDA2_C, FN_DU1_DR3, FN_QSPI1_MISO_QSPI1_IO1, FN_SSI_WS78_B, FN_VI0_G3,
  211. FN_MSIOF0_SCK_A, FN_IRQ0, FN_DU1_DR4, FN_QSPI1_SPCLK, FN_SSI_SCK78_B, FN_VI0_G4,
  212. FN_MSIOF0_SYNC_A, FN_PWM1_A, FN_DU1_DR5, FN_QSPI1_IO2, FN_SSI_SDATA7_B,
  213. FN_MSIOF0_SS1_A, FN_DU1_DR6, FN_QSPI1_IO3, FN_SSI_SDATA8_B,
  214. FN_MSIOF0_SS2_A, FN_DU1_DR7, FN_QSPI1_SSL,
  215. FN_HRX1_A, FN_SCL4_A, FN_PWM6_A, FN_DU1_DG0, FN_RX0_A,
  216. /* IPSR12 */
  217. FN_HTX1_A, FN_SDA4_A, FN_DU1_DG1, FN_TX0_A,
  218. FN_HCTS1_N_A, FN_PWM2_A, FN_DU1_DG2, FN_REMOCON_B,
  219. FN_HRTS1_N_A, FN_DU1_DG3, FN_SSI_WS1_B, FN_IRQ1,
  220. FN_SD2_CLK, FN_HSCK1, FN_DU1_DG4, FN_SSI_SCK1_B,
  221. FN_SD2_CMD, FN_SCIF1_SCK_A, FN_TCLK2_A, FN_DU1_DG5, FN_SSI_SCK2_B, FN_PWM3_A,
  222. FN_SD2_DAT0, FN_RX1_A, FN_SCL1_E, FN_DU1_DG6, FN_SSI_SDATA1_B,
  223. FN_SD2_DAT1, FN_TX1_A, FN_SDA1_E, FN_DU1_DG7, FN_SSI_WS2_B,
  224. FN_SD2_DAT2, FN_RX2_A, FN_DU1_DB0, FN_SSI_SDATA2_B,
  225. /* IPSR13 */
  226. FN_SD2_DAT3, FN_TX2_A, FN_DU1_DB1, FN_SSI_WS9_B,
  227. FN_SD2_CD, FN_SCIF2_SCK_A, FN_DU1_DB2, FN_SSI_SCK9_B,
  228. FN_SD2_WP, FN_SCIF3_SCK, FN_DU1_DB3, FN_SSI_SDATA9_B,
  229. FN_RX3_A, FN_SCL1_C, FN_MSIOF1_RXD_B, FN_DU1_DB4, FN_AUDIO_CLKA_C, FN_SSI_SDATA4_B,
  230. FN_TX3_A, FN_SDA1_C, FN_MSIOF1_TXD_B, FN_DU1_DB5, FN_AUDIO_CLKB_C, FN_SSI_WS4_B,
  231. FN_SCL2_A, FN_MSIOF1_SCK_B, FN_DU1_DB6, FN_AUDIO_CLKC_C, FN_SSI_SCK4_B,
  232. FN_SDA2_A, FN_MSIOF1_SYNC_B, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
  233. FN_SSI_SCK5_A, FN_DU1_DOTCLKOUT1,
  234. /* IPSR14 */
  235. FN_SSI_WS5_A, FN_SCL3_C, FN_DU1_DOTCLKIN,
  236. FN_SSI_SDATA5_A, FN_SDA3_C, FN_DU1_DOTCLKOUT0,
  237. FN_SSI_SCK6_A, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
  238. FN_SSI_WS6_A, FN_SCL4_C, FN_DU1_EXHSYNC_DU1_HSYNC,
  239. FN_SSI_SDATA6_A, FN_SDA4_C, FN_DU1_EXVSYNC_DU1_VSYNC,
  240. FN_SSI_SCK78_A, FN_SDA4_E, FN_DU1_DISP,
  241. FN_SSI_WS78_A, FN_SCL4_E, FN_DU1_CDE,
  242. FN_SSI_SDATA7_A, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D, FN_VI0_G5,
  243. /* IPSR15 */
  244. FN_SSI_SCK0129_A, FN_MSIOF1_RXD_A, FN_RX5_D, FN_VI0_G6,
  245. FN_SSI_WS0129_A, FN_MSIOF1_TXD_A, FN_TX5_D, FN_VI0_G7,
  246. FN_SSI_SDATA0_A, FN_MSIOF1_SYNC_A, FN_PWM0_C, FN_VI0_R0,
  247. FN_SSI_SCK34, FN_MSIOF1_SCK_A, FN_AVB_MDC, FN_DACK1, FN_VI0_R1,
  248. FN_SSI_WS34, FN_MSIOF1_SS1_A, FN_AVB_MDIO, FN_CAN1_RX_A, FN_DREQ1_N, FN_VI0_R2,
  249. FN_SSI_SDATA3, FN_MSIOF1_SS2_A, FN_AVB_LINK, FN_CAN1_TX_A, FN_DREQ2_N, FN_VI0_R3,
  250. FN_SSI_SCK4_A, FN_AVB_MAGIC, FN_VI0_R4,
  251. FN_SSI_WS4_A, FN_AVB_PHY_INT, FN_VI0_R5,
  252. /* IPSR16 */
  253. FN_SSI_SDATA4_A, FN_AVB_CRS, FN_VI0_R6,
  254. FN_SSI_SCK1_A, FN_SCIF1_SCK_B, FN_PWM1_D, FN_IRQ9, FN_REMOCON_A, FN_DACK2, FN_VI0_CLK, FN_AVB_COL,
  255. FN_SSI_SDATA8_A, FN_RX1_B, FN_CAN0_RX_D, FN_AVB_AVTP_CAPTURE_B, FN_VI0_R7,
  256. FN_SSI_WS1_A, FN_TX1_B, FN_CAN0_TX_D, FN_AVB_AVTP_MATCH_B, FN_VI0_DATA0_VI0_B0,
  257. FN_SSI_SDATA1_A, FN_HRX1_B, FN_VI0_DATA1_VI0_B1,
  258. FN_SSI_SCK2_A, FN_HTX1_B, FN_AVB_TXD7, FN_VI0_DATA2_VI0_B2,
  259. FN_SSI_WS2_A, FN_HCTS1_N_B, FN_AVB_TX_ER, FN_VI0_DATA3_VI0_B3,
  260. FN_SSI_SDATA2_A, FN_HRTS1_N_B, FN_VI0_DATA4_VI0_B4,
  261. /* IPSR17 */
  262. FN_SSI_SCK9_A, FN_RX2_B, FN_SCL3_E, FN_EX_WAIT1, FN_VI0_DATA5_VI0_B5,
  263. FN_SSI_WS9_A, FN_TX2_B, FN_SDA3_E, FN_VI0_DATA6_VI0_B6,
  264. FN_SSI_SDATA9_A, FN_SCIF2_SCK_B, FN_PWM2_D, FN_VI0_DATA7_VI0_B7,
  265. FN_AUDIO_CLKA_A, FN_SCL0_B, FN_VI0_CLKENB,
  266. FN_AUDIO_CLKB_A, FN_SDA0_B, FN_VI0_FIELD,
  267. FN_AUDIO_CLKC_A, FN_SCL4_B, FN_VI0_HSYNC_N,
  268. FN_AUDIO_CLKOUT_A, FN_SDA4_B, FN_VI0_VSYNC_N,
  269. /* MOD_SEL0 */
  270. FN_SEL_ADGA_0, FN_SEL_ADGA_1, FN_SEL_ADGA_2, FN_SEL_ADGA_3,
  271. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  272. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  273. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  274. FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3, FN_SEL_I2C04_4,
  275. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3, FN_SEL_I2C03_4,
  276. FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
  277. FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3, FN_SEL_I2C01_4,
  278. FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3, FN_SEL_I2C00_4,
  279. FN_SEL_AVB_0, FN_SEL_AVB_1,
  280. /* MOD_SEL1 */
  281. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  282. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3, FN_SEL_SCIF5_4, FN_SEL_SCIF5_5,
  283. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3, FN_SEL_SCIF4_4,
  284. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
  285. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  286. FN_SEL_SCIF2_CLK_0, FN_SEL_SCIF2_CLK_1,
  287. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  288. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  289. FN_SEL_MSIOF2_0, FN_SEL_MSIOF2_1, FN_SEL_MSIOF2_2,
  290. FN_SEL_MSIOF1_0, FN_SEL_MSIOF1_1,
  291. FN_SEL_MSIOF0_0, FN_SEL_MSIOF0_1,
  292. FN_SEL_RCN_0, FN_SEL_RCN_1,
  293. FN_SEL_TMU2_0, FN_SEL_TMU2_1,
  294. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  295. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
  296. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  297. /* MOD_SEL2 */
  298. FN_SEL_ADGB_0, FN_SEL_ADGB_1, FN_SEL_ADGB_2,
  299. FN_SEL_ADGC_0, FN_SEL_ADGC_1, FN_SEL_ADGC_2,
  300. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  301. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  302. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  303. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  304. FN_SEL_SSI5_0, FN_SEL_SSI5_1,
  305. FN_SEL_SSI4_0, FN_SEL_SSI4_1,
  306. FN_SEL_SSI2_0, FN_SEL_SSI2_1,
  307. FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI1_2, FN_SEL_SSI1_3,
  308. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  309. PINMUX_FUNCTION_END,
  310. PINMUX_MARK_BEGIN,
  311. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  312. CLKOUT_MARK, MMC0_CLK_SDHI1_CLK_MARK, MMC0_CMD_SDHI1_CMD_MARK,
  313. MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
  314. MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK, MMC0_D6_MARK,
  315. MMC0_D7_MARK,
  316. /* IPSR0 */
  317. SD0_CLK_MARK, SSI_SCK1_C_MARK, RX3_C_MARK,
  318. SD0_CMD_MARK, SSI_WS1_C_MARK, TX3_C_MARK,
  319. SD0_DAT0_MARK, SSI_SDATA1_C_MARK, RX4_E_MARK,
  320. SD0_DAT1_MARK, SSI_SCK0129_B_MARK, TX4_E_MARK,
  321. SD0_DAT2_MARK, SSI_WS0129_B_MARK, RX5_E_MARK,
  322. SD0_DAT3_MARK, SSI_SDATA0_B_MARK, TX5_E_MARK,
  323. SD0_CD_MARK, CAN0_RX_A_MARK,
  324. SD0_WP_MARK, IRQ7_MARK, CAN0_TX_A_MARK,
  325. /* IPSR1 */
  326. MMC0_D4_MARK, SD1_CD_MARK,
  327. MMC0_D5_MARK, SD1_WP_MARK,
  328. D0_MARK, SCL3_B_MARK, RX5_B_MARK, IRQ4_MARK, MSIOF2_RXD_C_MARK, SSI_SDATA5_B_MARK,
  329. D1_MARK, SDA3_B_MARK, TX5_B_MARK, MSIOF2_TXD_C_MARK, SSI_WS5_B_MARK,
  330. D2_MARK, RX4_B_MARK, SCL0_D_MARK, PWM1_C_MARK, MSIOF2_SCK_C_MARK, SSI_SCK5_B_MARK,
  331. D3_MARK, TX4_B_MARK, SDA0_D_MARK, PWM0_A_MARK, MSIOF2_SYNC_C_MARK,
  332. D4_MARK, IRQ3_MARK, TCLK1_A_MARK, PWM6_C_MARK,
  333. D5_MARK, HRX2_MARK, SCL1_B_MARK, PWM2_C_MARK, TCLK2_B_MARK,
  334. /* IPSR2 */
  335. D6_MARK, HTX2_MARK, SDA1_B_MARK, PWM4_C_MARK,
  336. D7_MARK, HSCK2_MARK, SCIF1_SCK_C_MARK, IRQ6_MARK, PWM5_C_MARK,
  337. D8_MARK, HCTS2_N_MARK, RX1_C_MARK, SCL1_D_MARK, PWM3_C_MARK,
  338. D9_MARK, HRTS2_N_MARK, TX1_C_MARK, SDA1_D_MARK,
  339. D10_MARK, MSIOF2_RXD_A_MARK, HRX0_B_MARK,
  340. D11_MARK, MSIOF2_TXD_A_MARK, HTX0_B_MARK,
  341. D12_MARK, MSIOF2_SCK_A_MARK, HSCK0_MARK, CAN_CLK_C_MARK,
  342. D13_MARK, MSIOF2_SYNC_A_MARK, RX4_C_MARK,
  343. /* IPSR3 */
  344. D14_MARK, MSIOF2_SS1_MARK, TX4_C_MARK, CAN1_RX_B_MARK, AVB_AVTP_CAPTURE_A_MARK,
  345. D15_MARK, MSIOF2_SS2_MARK, PWM4_A_MARK, CAN1_TX_B_MARK, IRQ2_MARK, AVB_AVTP_MATCH_A_MARK,
  346. QSPI0_SPCLK_MARK, WE0_N_MARK,
  347. QSPI0_MOSI_QSPI0_IO0_MARK, BS_N_MARK,
  348. QSPI0_MISO_QSPI0_IO1_MARK, RD_WR_N_MARK,
  349. QSPI0_IO2_MARK, CS0_N_MARK,
  350. QSPI0_IO3_MARK, RD_N_MARK,
  351. QSPI0_SSL_MARK, WE1_N_MARK,
  352. /* IPSR4 */
  353. EX_WAIT0_MARK, CAN_CLK_B_MARK, SCIF_CLK_A_MARK,
  354. DU0_DR0_MARK, RX5_C_MARK, SCL2_D_MARK, A0_MARK,
  355. DU0_DR1_MARK, TX5_C_MARK, SDA2_D_MARK, A1_MARK,
  356. DU0_DR2_MARK, RX0_D_MARK, SCL0_E_MARK, A2_MARK,
  357. DU0_DR3_MARK, TX0_D_MARK, SDA0_E_MARK, PWM0_B_MARK, A3_MARK,
  358. DU0_DR4_MARK, RX1_D_MARK, A4_MARK,
  359. DU0_DR5_MARK, TX1_D_MARK, PWM1_B_MARK, A5_MARK,
  360. DU0_DR6_MARK, RX2_C_MARK, A6_MARK,
  361. /* IPSR5 */
  362. DU0_DR7_MARK, TX2_C_MARK, PWM2_B_MARK, A7_MARK,
  363. DU0_DG0_MARK, RX3_B_MARK, SCL3_D_MARK, A8_MARK,
  364. DU0_DG1_MARK, TX3_B_MARK, SDA3_D_MARK, PWM3_B_MARK, A9_MARK,
  365. DU0_DG2_MARK, RX4_D_MARK, A10_MARK,
  366. DU0_DG3_MARK, TX4_D_MARK, PWM4_B_MARK, A11_MARK,
  367. DU0_DG4_MARK, HRX0_A_MARK, A12_MARK,
  368. DU0_DG5_MARK, HTX0_A_MARK, PWM5_B_MARK, A13_MARK,
  369. DU0_DG6_MARK, HRX1_C_MARK, A14_MARK,
  370. /* IPSR6 */
  371. DU0_DG7_MARK, HTX1_C_MARK, PWM6_B_MARK, A15_MARK,
  372. DU0_DB0_MARK, SCL4_D_MARK, CAN0_RX_C_MARK, A16_MARK,
  373. DU0_DB1_MARK, SDA4_D_MARK, CAN0_TX_C_MARK, A17_MARK,
  374. DU0_DB2_MARK, HCTS0_N_MARK, A18_MARK,
  375. DU0_DB3_MARK, HRTS0_N_MARK, A19_MARK,
  376. DU0_DB4_MARK, HCTS1_N_C_MARK, A20_MARK,
  377. DU0_DB5_MARK, HRTS1_N_C_MARK, A21_MARK,
  378. DU0_DB6_MARK, A22_MARK,
  379. /* IPSR7 */
  380. DU0_DB7_MARK, A23_MARK,
  381. DU0_DOTCLKIN_MARK, A24_MARK,
  382. DU0_DOTCLKOUT0_MARK, A25_MARK,
  383. DU0_DOTCLKOUT1_MARK, MSIOF2_RXD_B_MARK, CS1_N_A26_MARK,
  384. DU0_EXHSYNC_DU0_HSYNC_MARK, MSIOF2_TXD_B_MARK, DREQ0_N_MARK,
  385. DU0_EXVSYNC_DU0_VSYNC_MARK, MSIOF2_SYNC_B_MARK, DACK0_MARK,
  386. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, MSIOF2_SCK_B_MARK, DRACK0_MARK,
  387. DU0_DISP_MARK, CAN1_RX_C_MARK,
  388. /* IPSR8 */
  389. DU0_CDE_MARK, CAN1_TX_C_MARK,
  390. VI1_CLK_MARK, AVB_RX_CLK_MARK, ETH_REF_CLK_MARK,
  391. VI1_DATA0_MARK, AVB_RX_DV_MARK, ETH_CRS_DV_MARK,
  392. VI1_DATA1_MARK, AVB_RXD0_MARK, ETH_RXD0_MARK,
  393. VI1_DATA2_MARK, AVB_RXD1_MARK, ETH_RXD1_MARK,
  394. VI1_DATA3_MARK, AVB_RXD2_MARK, ETH_MDIO_MARK,
  395. VI1_DATA4_MARK, AVB_RXD3_MARK, ETH_RX_ER_MARK,
  396. VI1_DATA5_MARK, AVB_RXD4_MARK, ETH_LINK_MARK,
  397. /* IPSR9 */
  398. VI1_DATA6_MARK, AVB_RXD5_MARK, ETH_TXD1_MARK,
  399. VI1_DATA7_MARK, AVB_RXD6_MARK, ETH_TX_EN_MARK,
  400. VI1_CLKENB_MARK, SCL3_A_MARK, AVB_RXD7_MARK, ETH_MAGIC_MARK,
  401. VI1_FIELD_MARK, SDA3_A_MARK, AVB_RX_ER_MARK, ETH_TXD0_MARK,
  402. VI1_HSYNC_N_MARK, RX0_B_MARK, SCL0_C_MARK, AVB_GTXREFCLK_MARK, ETH_MDC_MARK,
  403. VI1_VSYNC_N_MARK, TX0_B_MARK, SDA0_C_MARK, AUDIO_CLKOUT_B_MARK, AVB_TX_CLK_MARK,
  404. VI1_DATA8_MARK, SCL2_B_MARK, AVB_TX_EN_MARK,
  405. VI1_DATA9_MARK, SDA2_B_MARK, AVB_TXD0_MARK,
  406. /* IPSR10 */
  407. VI1_DATA10_MARK, CAN0_RX_B_MARK, AVB_TXD1_MARK,
  408. VI1_DATA11_MARK, CAN0_TX_B_MARK, AVB_TXD2_MARK,
  409. AVB_TXD3_MARK, AUDIO_CLKA_B_MARK, SSI_SCK1_D_MARK, RX5_F_MARK, MSIOF0_RXD_B_MARK,
  410. AVB_TXD4_MARK, AUDIO_CLKB_B_MARK, SSI_WS1_D_MARK, TX5_F_MARK, MSIOF0_TXD_B_MARK,
  411. AVB_TXD5_MARK, SCIF_CLK_B_MARK, AUDIO_CLKC_B_MARK, SSI_SDATA1_D_MARK, MSIOF0_SCK_B_MARK,
  412. SCL0_A_MARK, RX0_C_MARK, PWM5_A_MARK, TCLK1_B_MARK, AVB_TXD6_MARK, CAN1_RX_D_MARK, MSIOF0_SYNC_B_MARK,
  413. SDA0_A_MARK, TX0_C_MARK, IRQ5_MARK, CAN_CLK_A_MARK, AVB_GTX_CLK_MARK, CAN1_TX_D_MARK, DVC_MUTE_MARK,
  414. SCL1_A_MARK, RX4_A_MARK, PWM5_D_MARK, DU1_DR0_MARK, SSI_SCK6_B_MARK, VI0_G0_MARK,
  415. /* IPSR11 */
  416. SDA1_A_MARK, TX4_A_MARK, DU1_DR1_MARK, SSI_WS6_B_MARK, VI0_G1_MARK,
  417. MSIOF0_RXD_A_MARK, RX5_A_MARK, SCL2_C_MARK, DU1_DR2_MARK, QSPI1_MOSI_QSPI1_IO0_MARK, SSI_SDATA6_B_MARK, VI0_G2_MARK,
  418. MSIOF0_TXD_A_MARK, TX5_A_MARK, SDA2_C_MARK, DU1_DR3_MARK, QSPI1_MISO_QSPI1_IO1_MARK, SSI_WS78_B_MARK, VI0_G3_MARK,
  419. MSIOF0_SCK_A_MARK, IRQ0_MARK, DU1_DR4_MARK, QSPI1_SPCLK_MARK, SSI_SCK78_B_MARK, VI0_G4_MARK,
  420. MSIOF0_SYNC_A_MARK, PWM1_A_MARK, DU1_DR5_MARK, QSPI1_IO2_MARK, SSI_SDATA7_B_MARK,
  421. MSIOF0_SS1_A_MARK, DU1_DR6_MARK, QSPI1_IO3_MARK, SSI_SDATA8_B_MARK,
  422. MSIOF0_SS2_A_MARK, DU1_DR7_MARK, QSPI1_SSL_MARK,
  423. HRX1_A_MARK, SCL4_A_MARK, PWM6_A_MARK, DU1_DG0_MARK, RX0_A_MARK,
  424. /* IPSR12 */
  425. HTX1_A_MARK, SDA4_A_MARK, DU1_DG1_MARK, TX0_A_MARK,
  426. HCTS1_N_A_MARK, PWM2_A_MARK, DU1_DG2_MARK, REMOCON_B_MARK,
  427. HRTS1_N_A_MARK, DU1_DG3_MARK, SSI_WS1_B_MARK, IRQ1_MARK,
  428. SD2_CLK_MARK, HSCK1_MARK, DU1_DG4_MARK, SSI_SCK1_B_MARK,
  429. SD2_CMD_MARK, SCIF1_SCK_A_MARK, TCLK2_A_MARK, DU1_DG5_MARK, SSI_SCK2_B_MARK, PWM3_A_MARK,
  430. SD2_DAT0_MARK, RX1_A_MARK, SCL1_E_MARK, DU1_DG6_MARK, SSI_SDATA1_B_MARK,
  431. SD2_DAT1_MARK, TX1_A_MARK, SDA1_E_MARK, DU1_DG7_MARK, SSI_WS2_B_MARK,
  432. SD2_DAT2_MARK, RX2_A_MARK, DU1_DB0_MARK, SSI_SDATA2_B_MARK,
  433. /* IPSR13 */
  434. SD2_DAT3_MARK, TX2_A_MARK, DU1_DB1_MARK, SSI_WS9_B_MARK,
  435. SD2_CD_MARK, SCIF2_SCK_A_MARK, DU1_DB2_MARK, SSI_SCK9_B_MARK,
  436. SD2_WP_MARK, SCIF3_SCK_MARK, DU1_DB3_MARK, SSI_SDATA9_B_MARK,
  437. RX3_A_MARK, SCL1_C_MARK, MSIOF1_RXD_B_MARK, DU1_DB4_MARK, AUDIO_CLKA_C_MARK, SSI_SDATA4_B_MARK,
  438. TX3_A_MARK, SDA1_C_MARK, MSIOF1_TXD_B_MARK, DU1_DB5_MARK, AUDIO_CLKB_C_MARK, SSI_WS4_B_MARK,
  439. SCL2_A_MARK, MSIOF1_SCK_B_MARK, DU1_DB6_MARK, AUDIO_CLKC_C_MARK, SSI_SCK4_B_MARK,
  440. SDA2_A_MARK, MSIOF1_SYNC_B_MARK, DU1_DB7_MARK, AUDIO_CLKOUT_C_MARK,
  441. SSI_SCK5_A_MARK, DU1_DOTCLKOUT1_MARK,
  442. /* IPSR14 */
  443. SSI_WS5_A_MARK, SCL3_C_MARK, DU1_DOTCLKIN_MARK,
  444. SSI_SDATA5_A_MARK, SDA3_C_MARK, DU1_DOTCLKOUT0_MARK,
  445. SSI_SCK6_A_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  446. SSI_WS6_A_MARK, SCL4_C_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  447. SSI_SDATA6_A_MARK, SDA4_C_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK,
  448. SSI_SCK78_A_MARK, SDA4_E_MARK, DU1_DISP_MARK,
  449. SSI_WS78_A_MARK, SCL4_E_MARK, DU1_CDE_MARK,
  450. SSI_SDATA7_A_MARK, IRQ8_MARK, AUDIO_CLKA_D_MARK, CAN_CLK_D_MARK, VI0_G5_MARK,
  451. /* IPSR15 */
  452. SSI_SCK0129_A_MARK, MSIOF1_RXD_A_MARK, RX5_D_MARK, VI0_G6_MARK,
  453. SSI_WS0129_A_MARK, MSIOF1_TXD_A_MARK, TX5_D_MARK, VI0_G7_MARK,
  454. SSI_SDATA0_A_MARK, MSIOF1_SYNC_A_MARK, PWM0_C_MARK, VI0_R0_MARK,
  455. SSI_SCK34_MARK, MSIOF1_SCK_A_MARK, AVB_MDC_MARK, DACK1_MARK, VI0_R1_MARK,
  456. SSI_WS34_MARK, MSIOF1_SS1_A_MARK, AVB_MDIO_MARK, CAN1_RX_A_MARK, DREQ1_N_MARK, VI0_R2_MARK,
  457. SSI_SDATA3_MARK, MSIOF1_SS2_A_MARK, AVB_LINK_MARK, CAN1_TX_A_MARK, DREQ2_N_MARK, VI0_R3_MARK,
  458. SSI_SCK4_A_MARK, AVB_MAGIC_MARK, VI0_R4_MARK,
  459. SSI_WS4_A_MARK, AVB_PHY_INT_MARK, VI0_R5_MARK,
  460. /* IPSR16 */
  461. SSI_SDATA4_A_MARK, AVB_CRS_MARK, VI0_R6_MARK,
  462. SSI_SCK1_A_MARK, SCIF1_SCK_B_MARK, PWM1_D_MARK, IRQ9_MARK, REMOCON_A_MARK, DACK2_MARK, VI0_CLK_MARK, AVB_COL_MARK,
  463. SSI_SDATA8_A_MARK, RX1_B_MARK, CAN0_RX_D_MARK, AVB_AVTP_CAPTURE_B_MARK, VI0_R7_MARK,
  464. SSI_WS1_A_MARK, TX1_B_MARK, CAN0_TX_D_MARK, AVB_AVTP_MATCH_B_MARK, VI0_DATA0_VI0_B0_MARK,
  465. SSI_SDATA1_A_MARK, HRX1_B_MARK, VI0_DATA1_VI0_B1_MARK,
  466. SSI_SCK2_A_MARK, HTX1_B_MARK, AVB_TXD7_MARK, VI0_DATA2_VI0_B2_MARK,
  467. SSI_WS2_A_MARK, HCTS1_N_B_MARK, AVB_TX_ER_MARK, VI0_DATA3_VI0_B3_MARK,
  468. SSI_SDATA2_A_MARK, HRTS1_N_B_MARK, VI0_DATA4_VI0_B4_MARK,
  469. /* IPSR17 */
  470. SSI_SCK9_A_MARK, RX2_B_MARK, SCL3_E_MARK, EX_WAIT1_MARK, VI0_DATA5_VI0_B5_MARK,
  471. SSI_WS9_A_MARK, TX2_B_MARK, SDA3_E_MARK, VI0_DATA6_VI0_B6_MARK,
  472. SSI_SDATA9_A_MARK, SCIF2_SCK_B_MARK, PWM2_D_MARK, VI0_DATA7_VI0_B7_MARK,
  473. AUDIO_CLKA_A_MARK, SCL0_B_MARK, VI0_CLKENB_MARK,
  474. AUDIO_CLKB_A_MARK, SDA0_B_MARK, VI0_FIELD_MARK,
  475. AUDIO_CLKC_A_MARK, SCL4_B_MARK, VI0_HSYNC_N_MARK,
  476. AUDIO_CLKOUT_A_MARK, SDA4_B_MARK, VI0_VSYNC_N_MARK,
  477. PINMUX_MARK_END,
  478. };
  479. static const u16 pinmux_data[] = {
  480. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  481. PINMUX_SINGLE(USB0_PWEN),
  482. PINMUX_SINGLE(USB0_OVC),
  483. PINMUX_SINGLE(USB1_PWEN),
  484. PINMUX_SINGLE(USB1_OVC),
  485. PINMUX_SINGLE(CLKOUT),
  486. PINMUX_SINGLE(MMC0_CLK_SDHI1_CLK),
  487. PINMUX_SINGLE(MMC0_CMD_SDHI1_CMD),
  488. PINMUX_SINGLE(MMC0_D0_SDHI1_D0),
  489. PINMUX_SINGLE(MMC0_D1_SDHI1_D1),
  490. PINMUX_SINGLE(MMC0_D2_SDHI1_D2),
  491. PINMUX_SINGLE(MMC0_D3_SDHI1_D3),
  492. PINMUX_SINGLE(MMC0_D6),
  493. PINMUX_SINGLE(MMC0_D7),
  494. /* IPSR0 */
  495. PINMUX_IPSR_GPSR(IP0_3_0, SD0_CLK),
  496. PINMUX_IPSR_MSEL(IP0_3_0, SSI_SCK1_C, SEL_SSI1_2),
  497. PINMUX_IPSR_MSEL(IP0_3_0, RX3_C, SEL_SCIF3_2),
  498. PINMUX_IPSR_GPSR(IP0_7_4, SD0_CMD),
  499. PINMUX_IPSR_MSEL(IP0_7_4, SSI_WS1_C, SEL_SSI1_2),
  500. PINMUX_IPSR_MSEL(IP0_7_4, TX3_C, SEL_SCIF3_2),
  501. PINMUX_IPSR_GPSR(IP0_11_8, SD0_DAT0),
  502. PINMUX_IPSR_MSEL(IP0_11_8, SSI_SDATA1_C, SEL_SSI1_2),
  503. PINMUX_IPSR_MSEL(IP0_11_8, RX4_E, SEL_SCIF4_4),
  504. PINMUX_IPSR_GPSR(IP0_15_12, SD0_DAT1),
  505. PINMUX_IPSR_MSEL(IP0_15_12, SSI_SCK0129_B, SEL_SSI0_1),
  506. PINMUX_IPSR_MSEL(IP0_15_12, TX4_E, SEL_SCIF4_4),
  507. PINMUX_IPSR_GPSR(IP0_19_16, SD0_DAT2),
  508. PINMUX_IPSR_MSEL(IP0_19_16, SSI_WS0129_B, SEL_SSI0_1),
  509. PINMUX_IPSR_MSEL(IP0_19_16, RX5_E, SEL_SCIF5_4),
  510. PINMUX_IPSR_GPSR(IP0_23_20, SD0_DAT3),
  511. PINMUX_IPSR_MSEL(IP0_23_20, SSI_SDATA0_B, SEL_SSI0_1),
  512. PINMUX_IPSR_MSEL(IP0_23_20, TX5_E, SEL_SCIF5_4),
  513. PINMUX_IPSR_GPSR(IP0_27_24, SD0_CD),
  514. PINMUX_IPSR_MSEL(IP0_27_24, CAN0_RX_A, SEL_CAN0_0),
  515. PINMUX_IPSR_GPSR(IP0_31_28, SD0_WP),
  516. PINMUX_IPSR_GPSR(IP0_31_28, IRQ7),
  517. PINMUX_IPSR_MSEL(IP0_31_28, CAN0_TX_A, SEL_CAN0_0),
  518. /* IPSR1 */
  519. PINMUX_IPSR_GPSR(IP1_3_0, MMC0_D4),
  520. PINMUX_IPSR_GPSR(IP1_3_0, SD1_CD),
  521. PINMUX_IPSR_GPSR(IP1_7_4, MMC0_D5),
  522. PINMUX_IPSR_GPSR(IP1_7_4, SD1_WP),
  523. PINMUX_IPSR_GPSR(IP1_11_8, D0),
  524. PINMUX_IPSR_MSEL(IP1_11_8, SCL3_B, SEL_I2C03_1),
  525. PINMUX_IPSR_MSEL(IP1_11_8, RX5_B, SEL_SCIF5_1),
  526. PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
  527. PINMUX_IPSR_MSEL(IP1_11_8, MSIOF2_RXD_C, SEL_MSIOF2_2),
  528. PINMUX_IPSR_MSEL(IP1_11_8, SSI_SDATA5_B, SEL_SSI5_1),
  529. PINMUX_IPSR_GPSR(IP1_15_12, D1),
  530. PINMUX_IPSR_MSEL(IP1_15_12, SDA3_B, SEL_I2C03_1),
  531. PINMUX_IPSR_MSEL(IP1_15_12, TX5_B, SEL_SCIF5_1),
  532. PINMUX_IPSR_MSEL(IP1_15_12, MSIOF2_TXD_C, SEL_MSIOF2_2),
  533. PINMUX_IPSR_MSEL(IP1_15_12, SSI_WS5_B, SEL_SSI5_1),
  534. PINMUX_IPSR_GPSR(IP1_19_16, D2),
  535. PINMUX_IPSR_MSEL(IP1_19_16, RX4_B, SEL_SCIF4_1),
  536. PINMUX_IPSR_MSEL(IP1_19_16, SCL0_D, SEL_I2C00_3),
  537. PINMUX_IPSR_GPSR(IP1_19_16, PWM1_C),
  538. PINMUX_IPSR_MSEL(IP1_19_16, MSIOF2_SCK_C, SEL_MSIOF2_2),
  539. PINMUX_IPSR_MSEL(IP1_19_16, SSI_SCK5_B, SEL_SSI5_1),
  540. PINMUX_IPSR_GPSR(IP1_23_20, D3),
  541. PINMUX_IPSR_MSEL(IP1_23_20, TX4_B, SEL_SCIF4_1),
  542. PINMUX_IPSR_MSEL(IP1_23_20, SDA0_D, SEL_I2C00_3),
  543. PINMUX_IPSR_GPSR(IP1_23_20, PWM0_A),
  544. PINMUX_IPSR_MSEL(IP1_23_20, MSIOF2_SYNC_C, SEL_MSIOF2_2),
  545. PINMUX_IPSR_GPSR(IP1_27_24, D4),
  546. PINMUX_IPSR_GPSR(IP1_27_24, IRQ3),
  547. PINMUX_IPSR_MSEL(IP1_27_24, TCLK1_A, SEL_TMU1_0),
  548. PINMUX_IPSR_GPSR(IP1_27_24, PWM6_C),
  549. PINMUX_IPSR_GPSR(IP1_31_28, D5),
  550. PINMUX_IPSR_GPSR(IP1_31_28, HRX2),
  551. PINMUX_IPSR_MSEL(IP1_31_28, SCL1_B, SEL_I2C01_1),
  552. PINMUX_IPSR_GPSR(IP1_31_28, PWM2_C),
  553. PINMUX_IPSR_MSEL(IP1_31_28, TCLK2_B, SEL_TMU2_1),
  554. /* IPSR2 */
  555. PINMUX_IPSR_GPSR(IP2_3_0, D6),
  556. PINMUX_IPSR_GPSR(IP2_3_0, HTX2),
  557. PINMUX_IPSR_MSEL(IP2_3_0, SDA1_B, SEL_I2C01_1),
  558. PINMUX_IPSR_GPSR(IP2_3_0, PWM4_C),
  559. PINMUX_IPSR_GPSR(IP2_7_4, D7),
  560. PINMUX_IPSR_GPSR(IP2_7_4, HSCK2),
  561. PINMUX_IPSR_MSEL(IP2_7_4, SCIF1_SCK_C, SEL_SCIF1_2),
  562. PINMUX_IPSR_GPSR(IP2_7_4, IRQ6),
  563. PINMUX_IPSR_GPSR(IP2_7_4, PWM5_C),
  564. PINMUX_IPSR_GPSR(IP2_11_8, D8),
  565. PINMUX_IPSR_GPSR(IP2_11_8, HCTS2_N),
  566. PINMUX_IPSR_MSEL(IP2_11_8, RX1_C, SEL_SCIF1_2),
  567. PINMUX_IPSR_MSEL(IP2_11_8, SCL1_D, SEL_I2C01_3),
  568. PINMUX_IPSR_GPSR(IP2_11_8, PWM3_C),
  569. PINMUX_IPSR_GPSR(IP2_15_12, D9),
  570. PINMUX_IPSR_GPSR(IP2_15_12, HRTS2_N),
  571. PINMUX_IPSR_MSEL(IP2_15_12, TX1_C, SEL_SCIF1_2),
  572. PINMUX_IPSR_MSEL(IP2_15_12, SDA1_D, SEL_I2C01_3),
  573. PINMUX_IPSR_GPSR(IP2_19_16, D10),
  574. PINMUX_IPSR_MSEL(IP2_19_16, MSIOF2_RXD_A, SEL_MSIOF2_0),
  575. PINMUX_IPSR_MSEL(IP2_19_16, HRX0_B, SEL_HSCIF0_1),
  576. PINMUX_IPSR_GPSR(IP2_23_20, D11),
  577. PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_TXD_A, SEL_MSIOF2_0),
  578. PINMUX_IPSR_MSEL(IP2_23_20, HTX0_B, SEL_HSCIF0_1),
  579. PINMUX_IPSR_GPSR(IP2_27_24, D12),
  580. PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SCK_A, SEL_MSIOF2_0),
  581. PINMUX_IPSR_GPSR(IP2_27_24, HSCK0),
  582. PINMUX_IPSR_MSEL(IP2_27_24, CAN_CLK_C, SEL_CANCLK_2),
  583. PINMUX_IPSR_GPSR(IP2_31_28, D13),
  584. PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  585. PINMUX_IPSR_MSEL(IP2_31_28, RX4_C, SEL_SCIF4_2),
  586. /* IPSR3 */
  587. PINMUX_IPSR_GPSR(IP3_3_0, D14),
  588. PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_SS1),
  589. PINMUX_IPSR_MSEL(IP3_3_0, TX4_C, SEL_SCIF4_2),
  590. PINMUX_IPSR_MSEL(IP3_3_0, CAN1_RX_B, SEL_CAN1_1),
  591. PINMUX_IPSR_MSEL(IP3_3_0, AVB_AVTP_CAPTURE_A, SEL_AVB_0),
  592. PINMUX_IPSR_GPSR(IP3_7_4, D15),
  593. PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_SS2),
  594. PINMUX_IPSR_GPSR(IP3_7_4, PWM4_A),
  595. PINMUX_IPSR_MSEL(IP3_7_4, CAN1_TX_B, SEL_CAN1_1),
  596. PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
  597. PINMUX_IPSR_MSEL(IP3_7_4, AVB_AVTP_MATCH_A, SEL_AVB_0),
  598. PINMUX_IPSR_GPSR(IP3_11_8, QSPI0_SPCLK),
  599. PINMUX_IPSR_GPSR(IP3_11_8, WE0_N),
  600. PINMUX_IPSR_GPSR(IP3_15_12, QSPI0_MOSI_QSPI0_IO0),
  601. PINMUX_IPSR_GPSR(IP3_15_12, BS_N),
  602. PINMUX_IPSR_GPSR(IP3_19_16, QSPI0_MISO_QSPI0_IO1),
  603. PINMUX_IPSR_GPSR(IP3_19_16, RD_WR_N),
  604. PINMUX_IPSR_GPSR(IP3_23_20, QSPI0_IO2),
  605. PINMUX_IPSR_GPSR(IP3_23_20, CS0_N),
  606. PINMUX_IPSR_GPSR(IP3_27_24, QSPI0_IO3),
  607. PINMUX_IPSR_GPSR(IP3_27_24, RD_N),
  608. PINMUX_IPSR_GPSR(IP3_31_28, QSPI0_SSL),
  609. PINMUX_IPSR_GPSR(IP3_31_28, WE1_N),
  610. /* IPSR4 */
  611. PINMUX_IPSR_GPSR(IP4_3_0, EX_WAIT0),
  612. PINMUX_IPSR_MSEL(IP4_3_0, CAN_CLK_B, SEL_CANCLK_1),
  613. PINMUX_IPSR_MSEL(IP4_3_0, SCIF_CLK_A, SEL_SCIFCLK_0),
  614. PINMUX_IPSR_GPSR(IP4_7_4, DU0_DR0),
  615. PINMUX_IPSR_MSEL(IP4_7_4, RX5_C, SEL_SCIF5_2),
  616. PINMUX_IPSR_MSEL(IP4_7_4, SCL2_D, SEL_I2C02_3),
  617. PINMUX_IPSR_GPSR(IP4_7_4, A0),
  618. PINMUX_IPSR_GPSR(IP4_11_8, DU0_DR1),
  619. PINMUX_IPSR_MSEL(IP4_11_8, TX5_C, SEL_SCIF5_2),
  620. PINMUX_IPSR_MSEL(IP4_11_8, SDA2_D, SEL_I2C02_3),
  621. PINMUX_IPSR_GPSR(IP4_11_8, A1),
  622. PINMUX_IPSR_GPSR(IP4_15_12, DU0_DR2),
  623. PINMUX_IPSR_MSEL(IP4_15_12, RX0_D, SEL_SCIF0_3),
  624. PINMUX_IPSR_MSEL(IP4_15_12, SCL0_E, SEL_I2C00_4),
  625. PINMUX_IPSR_GPSR(IP4_15_12, A2),
  626. PINMUX_IPSR_GPSR(IP4_19_16, DU0_DR3),
  627. PINMUX_IPSR_MSEL(IP4_19_16, TX0_D, SEL_SCIF0_3),
  628. PINMUX_IPSR_MSEL(IP4_19_16, SDA0_E, SEL_I2C00_4),
  629. PINMUX_IPSR_GPSR(IP4_19_16, PWM0_B),
  630. PINMUX_IPSR_GPSR(IP4_19_16, A3),
  631. PINMUX_IPSR_GPSR(IP4_23_20, DU0_DR4),
  632. PINMUX_IPSR_MSEL(IP4_23_20, RX1_D, SEL_SCIF1_3),
  633. PINMUX_IPSR_GPSR(IP4_23_20, A4),
  634. PINMUX_IPSR_GPSR(IP4_27_24, DU0_DR5),
  635. PINMUX_IPSR_MSEL(IP4_27_24, TX1_D, SEL_SCIF1_3),
  636. PINMUX_IPSR_GPSR(IP4_27_24, PWM1_B),
  637. PINMUX_IPSR_GPSR(IP4_27_24, A5),
  638. PINMUX_IPSR_GPSR(IP4_31_28, DU0_DR6),
  639. PINMUX_IPSR_MSEL(IP4_31_28, RX2_C, SEL_SCIF2_2),
  640. PINMUX_IPSR_GPSR(IP4_31_28, A6),
  641. /* IPSR5 */
  642. PINMUX_IPSR_GPSR(IP5_3_0, DU0_DR7),
  643. PINMUX_IPSR_MSEL(IP5_3_0, TX2_C, SEL_SCIF2_2),
  644. PINMUX_IPSR_GPSR(IP5_3_0, PWM2_B),
  645. PINMUX_IPSR_GPSR(IP5_3_0, A7),
  646. PINMUX_IPSR_GPSR(IP5_7_4, DU0_DG0),
  647. PINMUX_IPSR_MSEL(IP5_7_4, RX3_B, SEL_SCIF3_1),
  648. PINMUX_IPSR_MSEL(IP5_7_4, SCL3_D, SEL_I2C03_3),
  649. PINMUX_IPSR_GPSR(IP5_7_4, A8),
  650. PINMUX_IPSR_GPSR(IP5_11_8, DU0_DG1),
  651. PINMUX_IPSR_MSEL(IP5_11_8, TX3_B, SEL_SCIF3_1),
  652. PINMUX_IPSR_MSEL(IP5_11_8, SDA3_D, SEL_I2C03_3),
  653. PINMUX_IPSR_GPSR(IP5_11_8, PWM3_B),
  654. PINMUX_IPSR_GPSR(IP5_11_8, A9),
  655. PINMUX_IPSR_GPSR(IP5_15_12, DU0_DG2),
  656. PINMUX_IPSR_MSEL(IP5_15_12, RX4_D, SEL_SCIF4_3),
  657. PINMUX_IPSR_GPSR(IP5_15_12, A10),
  658. PINMUX_IPSR_GPSR(IP5_19_16, DU0_DG3),
  659. PINMUX_IPSR_MSEL(IP5_19_16, TX4_D, SEL_SCIF4_3),
  660. PINMUX_IPSR_GPSR(IP5_19_16, PWM4_B),
  661. PINMUX_IPSR_GPSR(IP5_19_16, A11),
  662. PINMUX_IPSR_GPSR(IP5_23_20, DU0_DG4),
  663. PINMUX_IPSR_MSEL(IP5_23_20, HRX0_A, SEL_HSCIF0_0),
  664. PINMUX_IPSR_GPSR(IP5_23_20, A12),
  665. PINMUX_IPSR_GPSR(IP5_27_24, DU0_DG5),
  666. PINMUX_IPSR_MSEL(IP5_27_24, HTX0_A, SEL_HSCIF0_0),
  667. PINMUX_IPSR_GPSR(IP5_27_24, PWM5_B),
  668. PINMUX_IPSR_GPSR(IP5_27_24, A13),
  669. PINMUX_IPSR_GPSR(IP5_31_28, DU0_DG6),
  670. PINMUX_IPSR_MSEL(IP5_31_28, HRX1_C, SEL_HSCIF1_2),
  671. PINMUX_IPSR_GPSR(IP5_31_28, A14),
  672. /* IPSR6 */
  673. PINMUX_IPSR_GPSR(IP6_3_0, DU0_DG7),
  674. PINMUX_IPSR_MSEL(IP6_3_0, HTX1_C, SEL_HSCIF1_2),
  675. PINMUX_IPSR_GPSR(IP6_3_0, PWM6_B),
  676. PINMUX_IPSR_GPSR(IP6_3_0, A15),
  677. PINMUX_IPSR_GPSR(IP6_7_4, DU0_DB0),
  678. PINMUX_IPSR_MSEL(IP6_7_4, SCL4_D, SEL_I2C04_3),
  679. PINMUX_IPSR_MSEL(IP6_7_4, CAN0_RX_C, SEL_CAN0_2),
  680. PINMUX_IPSR_GPSR(IP6_7_4, A16),
  681. PINMUX_IPSR_GPSR(IP6_11_8, DU0_DB1),
  682. PINMUX_IPSR_MSEL(IP6_11_8, SDA4_D, SEL_I2C04_3),
  683. PINMUX_IPSR_MSEL(IP6_11_8, CAN0_TX_C, SEL_CAN0_2),
  684. PINMUX_IPSR_GPSR(IP6_11_8, A17),
  685. PINMUX_IPSR_GPSR(IP6_15_12, DU0_DB2),
  686. PINMUX_IPSR_GPSR(IP6_15_12, HCTS0_N),
  687. PINMUX_IPSR_GPSR(IP6_15_12, A18),
  688. PINMUX_IPSR_GPSR(IP6_19_16, DU0_DB3),
  689. PINMUX_IPSR_GPSR(IP6_19_16, HRTS0_N),
  690. PINMUX_IPSR_GPSR(IP6_19_16, A19),
  691. PINMUX_IPSR_GPSR(IP6_23_20, DU0_DB4),
  692. PINMUX_IPSR_MSEL(IP6_23_20, HCTS1_N_C, SEL_HSCIF1_2),
  693. PINMUX_IPSR_GPSR(IP6_23_20, A20),
  694. PINMUX_IPSR_GPSR(IP6_27_24, DU0_DB5),
  695. PINMUX_IPSR_MSEL(IP6_27_24, HRTS1_N_C, SEL_HSCIF1_2),
  696. PINMUX_IPSR_GPSR(IP6_27_24, A21),
  697. PINMUX_IPSR_GPSR(IP6_31_28, DU0_DB6),
  698. PINMUX_IPSR_GPSR(IP6_31_28, A22),
  699. /* IPSR7 */
  700. PINMUX_IPSR_GPSR(IP7_3_0, DU0_DB7),
  701. PINMUX_IPSR_GPSR(IP7_3_0, A23),
  702. PINMUX_IPSR_GPSR(IP7_7_4, DU0_DOTCLKIN),
  703. PINMUX_IPSR_GPSR(IP7_7_4, A24),
  704. PINMUX_IPSR_GPSR(IP7_11_8, DU0_DOTCLKOUT0),
  705. PINMUX_IPSR_GPSR(IP7_11_8, A25),
  706. PINMUX_IPSR_GPSR(IP7_15_12, DU0_DOTCLKOUT1),
  707. PINMUX_IPSR_MSEL(IP7_15_12, MSIOF2_RXD_B, SEL_MSIOF2_1),
  708. PINMUX_IPSR_GPSR(IP7_15_12, CS1_N_A26),
  709. PINMUX_IPSR_GPSR(IP7_19_16, DU0_EXHSYNC_DU0_HSYNC),
  710. PINMUX_IPSR_MSEL(IP7_19_16, MSIOF2_TXD_B, SEL_MSIOF2_1),
  711. PINMUX_IPSR_GPSR(IP7_19_16, DREQ0_N),
  712. PINMUX_IPSR_GPSR(IP7_23_20, DU0_EXVSYNC_DU0_VSYNC),
  713. PINMUX_IPSR_MSEL(IP7_23_20, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  714. PINMUX_IPSR_GPSR(IP7_23_20, DACK0),
  715. PINMUX_IPSR_GPSR(IP7_27_24, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  716. PINMUX_IPSR_MSEL(IP7_27_24, MSIOF2_SCK_B, SEL_MSIOF2_1),
  717. PINMUX_IPSR_GPSR(IP7_27_24, DRACK0),
  718. PINMUX_IPSR_GPSR(IP7_31_28, DU0_DISP),
  719. PINMUX_IPSR_MSEL(IP7_31_28, CAN1_RX_C, SEL_CAN1_2),
  720. /* IPSR8 */
  721. PINMUX_IPSR_GPSR(IP8_3_0, DU0_CDE),
  722. PINMUX_IPSR_MSEL(IP8_3_0, CAN1_TX_C, SEL_CAN1_2),
  723. PINMUX_IPSR_GPSR(IP8_7_4, VI1_CLK),
  724. PINMUX_IPSR_GPSR(IP8_7_4, AVB_RX_CLK),
  725. PINMUX_IPSR_GPSR(IP8_7_4, ETH_REF_CLK),
  726. PINMUX_IPSR_GPSR(IP8_11_8, VI1_DATA0),
  727. PINMUX_IPSR_GPSR(IP8_11_8, AVB_RX_DV),
  728. PINMUX_IPSR_GPSR(IP8_11_8, ETH_CRS_DV),
  729. PINMUX_IPSR_GPSR(IP8_15_12, VI1_DATA1),
  730. PINMUX_IPSR_GPSR(IP8_15_12, AVB_RXD0),
  731. PINMUX_IPSR_GPSR(IP8_15_12, ETH_RXD0),
  732. PINMUX_IPSR_GPSR(IP8_19_16, VI1_DATA2),
  733. PINMUX_IPSR_GPSR(IP8_19_16, AVB_RXD1),
  734. PINMUX_IPSR_GPSR(IP8_19_16, ETH_RXD1),
  735. PINMUX_IPSR_GPSR(IP8_23_20, VI1_DATA3),
  736. PINMUX_IPSR_GPSR(IP8_23_20, AVB_RXD2),
  737. PINMUX_IPSR_GPSR(IP8_23_20, ETH_MDIO),
  738. PINMUX_IPSR_GPSR(IP8_27_24, VI1_DATA4),
  739. PINMUX_IPSR_GPSR(IP8_27_24, AVB_RXD3),
  740. PINMUX_IPSR_GPSR(IP8_27_24, ETH_RX_ER),
  741. PINMUX_IPSR_GPSR(IP8_31_28, VI1_DATA5),
  742. PINMUX_IPSR_GPSR(IP8_31_28, AVB_RXD4),
  743. PINMUX_IPSR_GPSR(IP8_31_28, ETH_LINK),
  744. /* IPSR9 */
  745. PINMUX_IPSR_GPSR(IP9_3_0, VI1_DATA6),
  746. PINMUX_IPSR_GPSR(IP9_3_0, AVB_RXD5),
  747. PINMUX_IPSR_GPSR(IP9_3_0, ETH_TXD1),
  748. PINMUX_IPSR_GPSR(IP9_7_4, VI1_DATA7),
  749. PINMUX_IPSR_GPSR(IP9_7_4, AVB_RXD6),
  750. PINMUX_IPSR_GPSR(IP9_7_4, ETH_TX_EN),
  751. PINMUX_IPSR_GPSR(IP9_11_8, VI1_CLKENB),
  752. PINMUX_IPSR_MSEL(IP9_11_8, SCL3_A, SEL_I2C03_0),
  753. PINMUX_IPSR_GPSR(IP9_11_8, AVB_RXD7),
  754. PINMUX_IPSR_GPSR(IP9_11_8, ETH_MAGIC),
  755. PINMUX_IPSR_GPSR(IP9_15_12, VI1_FIELD),
  756. PINMUX_IPSR_MSEL(IP9_15_12, SDA3_A, SEL_I2C03_0),
  757. PINMUX_IPSR_GPSR(IP9_15_12, AVB_RX_ER),
  758. PINMUX_IPSR_GPSR(IP9_15_12, ETH_TXD0),
  759. PINMUX_IPSR_GPSR(IP9_19_16, VI1_HSYNC_N),
  760. PINMUX_IPSR_MSEL(IP9_19_16, RX0_B, SEL_SCIF0_1),
  761. PINMUX_IPSR_MSEL(IP9_19_16, SCL0_C, SEL_I2C00_2),
  762. PINMUX_IPSR_GPSR(IP9_19_16, AVB_GTXREFCLK),
  763. PINMUX_IPSR_GPSR(IP9_19_16, ETH_MDC),
  764. PINMUX_IPSR_GPSR(IP9_23_20, VI1_VSYNC_N),
  765. PINMUX_IPSR_MSEL(IP9_23_20, TX0_B, SEL_SCIF0_1),
  766. PINMUX_IPSR_MSEL(IP9_23_20, SDA0_C, SEL_I2C00_2),
  767. PINMUX_IPSR_GPSR(IP9_23_20, AUDIO_CLKOUT_B),
  768. PINMUX_IPSR_GPSR(IP9_23_20, AVB_TX_CLK),
  769. PINMUX_IPSR_GPSR(IP9_27_24, VI1_DATA8),
  770. PINMUX_IPSR_MSEL(IP9_27_24, SCL2_B, SEL_I2C02_1),
  771. PINMUX_IPSR_GPSR(IP9_27_24, AVB_TX_EN),
  772. PINMUX_IPSR_GPSR(IP9_31_28, VI1_DATA9),
  773. PINMUX_IPSR_MSEL(IP9_31_28, SDA2_B, SEL_I2C02_1),
  774. PINMUX_IPSR_GPSR(IP9_31_28, AVB_TXD0),
  775. /* IPSR10 */
  776. PINMUX_IPSR_GPSR(IP10_3_0, VI1_DATA10),
  777. PINMUX_IPSR_MSEL(IP10_3_0, CAN0_RX_B, SEL_CAN0_1),
  778. PINMUX_IPSR_GPSR(IP10_3_0, AVB_TXD1),
  779. PINMUX_IPSR_GPSR(IP10_7_4, VI1_DATA11),
  780. PINMUX_IPSR_MSEL(IP10_7_4, CAN0_TX_B, SEL_CAN0_1),
  781. PINMUX_IPSR_GPSR(IP10_7_4, AVB_TXD2),
  782. PINMUX_IPSR_GPSR(IP10_11_8, AVB_TXD3),
  783. PINMUX_IPSR_MSEL(IP10_11_8, AUDIO_CLKA_B, SEL_ADGA_1),
  784. PINMUX_IPSR_MSEL(IP10_11_8, SSI_SCK1_D, SEL_SSI1_3),
  785. PINMUX_IPSR_MSEL(IP10_11_8, RX5_F, SEL_SCIF5_5),
  786. PINMUX_IPSR_MSEL(IP10_11_8, MSIOF0_RXD_B, SEL_MSIOF0_1),
  787. PINMUX_IPSR_GPSR(IP10_15_12, AVB_TXD4),
  788. PINMUX_IPSR_MSEL(IP10_15_12, AUDIO_CLKB_B, SEL_ADGB_1),
  789. PINMUX_IPSR_MSEL(IP10_15_12, SSI_WS1_D, SEL_SSI1_3),
  790. PINMUX_IPSR_MSEL(IP10_15_12, TX5_F, SEL_SCIF5_5),
  791. PINMUX_IPSR_MSEL(IP10_15_12, MSIOF0_TXD_B, SEL_MSIOF0_1),
  792. PINMUX_IPSR_GPSR(IP10_19_16, AVB_TXD5),
  793. PINMUX_IPSR_MSEL(IP10_19_16, SCIF_CLK_B, SEL_SCIFCLK_1),
  794. PINMUX_IPSR_MSEL(IP10_19_16, AUDIO_CLKC_B, SEL_ADGC_1),
  795. PINMUX_IPSR_MSEL(IP10_19_16, SSI_SDATA1_D, SEL_SSI1_3),
  796. PINMUX_IPSR_MSEL(IP10_19_16, MSIOF0_SCK_B, SEL_MSIOF0_1),
  797. PINMUX_IPSR_MSEL(IP10_23_20, SCL0_A, SEL_I2C00_0),
  798. PINMUX_IPSR_MSEL(IP10_23_20, RX0_C, SEL_SCIF0_2),
  799. PINMUX_IPSR_GPSR(IP10_23_20, PWM5_A),
  800. PINMUX_IPSR_MSEL(IP10_23_20, TCLK1_B, SEL_TMU1_1),
  801. PINMUX_IPSR_GPSR(IP10_23_20, AVB_TXD6),
  802. PINMUX_IPSR_MSEL(IP10_23_20, CAN1_RX_D, SEL_CAN1_3),
  803. PINMUX_IPSR_MSEL(IP10_23_20, MSIOF0_SYNC_B, SEL_MSIOF0_1),
  804. PINMUX_IPSR_MSEL(IP10_27_24, SDA0_A, SEL_I2C00_0),
  805. PINMUX_IPSR_MSEL(IP10_27_24, TX0_C, SEL_SCIF0_2),
  806. PINMUX_IPSR_GPSR(IP10_27_24, IRQ5),
  807. PINMUX_IPSR_MSEL(IP10_27_24, CAN_CLK_A, SEL_CANCLK_0),
  808. PINMUX_IPSR_GPSR(IP10_27_24, AVB_GTX_CLK),
  809. PINMUX_IPSR_MSEL(IP10_27_24, CAN1_TX_D, SEL_CAN1_3),
  810. PINMUX_IPSR_GPSR(IP10_27_24, DVC_MUTE),
  811. PINMUX_IPSR_MSEL(IP10_31_28, SCL1_A, SEL_I2C01_0),
  812. PINMUX_IPSR_MSEL(IP10_31_28, RX4_A, SEL_SCIF4_0),
  813. PINMUX_IPSR_GPSR(IP10_31_28, PWM5_D),
  814. PINMUX_IPSR_GPSR(IP10_31_28, DU1_DR0),
  815. PINMUX_IPSR_MSEL(IP10_31_28, SSI_SCK6_B, SEL_SSI6_1),
  816. PINMUX_IPSR_GPSR(IP10_31_28, VI0_G0),
  817. /* IPSR11 */
  818. PINMUX_IPSR_MSEL(IP11_3_0, SDA1_A, SEL_I2C01_0),
  819. PINMUX_IPSR_MSEL(IP11_3_0, TX4_A, SEL_SCIF4_0),
  820. PINMUX_IPSR_GPSR(IP11_3_0, DU1_DR1),
  821. PINMUX_IPSR_MSEL(IP11_3_0, SSI_WS6_B, SEL_SSI6_1),
  822. PINMUX_IPSR_GPSR(IP11_3_0, VI0_G1),
  823. PINMUX_IPSR_MSEL(IP11_7_4, MSIOF0_RXD_A, SEL_MSIOF0_0),
  824. PINMUX_IPSR_MSEL(IP11_7_4, RX5_A, SEL_SCIF5_0),
  825. PINMUX_IPSR_MSEL(IP11_7_4, SCL2_C, SEL_I2C02_2),
  826. PINMUX_IPSR_GPSR(IP11_7_4, DU1_DR2),
  827. PINMUX_IPSR_GPSR(IP11_7_4, QSPI1_MOSI_QSPI1_IO0),
  828. PINMUX_IPSR_MSEL(IP11_7_4, SSI_SDATA6_B, SEL_SSI6_1),
  829. PINMUX_IPSR_GPSR(IP11_7_4, VI0_G2),
  830. PINMUX_IPSR_MSEL(IP11_11_8, MSIOF0_TXD_A, SEL_MSIOF0_0),
  831. PINMUX_IPSR_MSEL(IP11_11_8, TX5_A, SEL_SCIF5_0),
  832. PINMUX_IPSR_MSEL(IP11_11_8, SDA2_C, SEL_I2C02_2),
  833. PINMUX_IPSR_GPSR(IP11_11_8, DU1_DR3),
  834. PINMUX_IPSR_GPSR(IP11_11_8, QSPI1_MISO_QSPI1_IO1),
  835. PINMUX_IPSR_MSEL(IP11_11_8, SSI_WS78_B, SEL_SSI7_1),
  836. PINMUX_IPSR_GPSR(IP11_11_8, VI0_G3),
  837. PINMUX_IPSR_MSEL(IP11_15_12, MSIOF0_SCK_A, SEL_MSIOF0_0),
  838. PINMUX_IPSR_GPSR(IP11_15_12, IRQ0),
  839. PINMUX_IPSR_GPSR(IP11_15_12, DU1_DR4),
  840. PINMUX_IPSR_GPSR(IP11_15_12, QSPI1_SPCLK),
  841. PINMUX_IPSR_MSEL(IP11_15_12, SSI_SCK78_B, SEL_SSI7_1),
  842. PINMUX_IPSR_GPSR(IP11_15_12, VI0_G4),
  843. PINMUX_IPSR_MSEL(IP11_19_16, MSIOF0_SYNC_A, SEL_MSIOF0_0),
  844. PINMUX_IPSR_GPSR(IP11_19_16, PWM1_A),
  845. PINMUX_IPSR_GPSR(IP11_19_16, DU1_DR5),
  846. PINMUX_IPSR_GPSR(IP11_19_16, QSPI1_IO2),
  847. PINMUX_IPSR_MSEL(IP11_19_16, SSI_SDATA7_B, SEL_SSI7_1),
  848. PINMUX_IPSR_MSEL(IP11_23_20, MSIOF0_SS1_A, SEL_MSIOF0_0),
  849. PINMUX_IPSR_GPSR(IP11_23_20, DU1_DR6),
  850. PINMUX_IPSR_GPSR(IP11_23_20, QSPI1_IO3),
  851. PINMUX_IPSR_MSEL(IP11_23_20, SSI_SDATA8_B, SEL_SSI8_1),
  852. PINMUX_IPSR_MSEL(IP11_27_24, MSIOF0_SS2_A, SEL_MSIOF0_0),
  853. PINMUX_IPSR_GPSR(IP11_27_24, DU1_DR7),
  854. PINMUX_IPSR_GPSR(IP11_27_24, QSPI1_SSL),
  855. PINMUX_IPSR_MSEL(IP11_31_28, HRX1_A, SEL_HSCIF1_0),
  856. PINMUX_IPSR_MSEL(IP11_31_28, SCL4_A, SEL_I2C04_0),
  857. PINMUX_IPSR_GPSR(IP11_31_28, PWM6_A),
  858. PINMUX_IPSR_GPSR(IP11_31_28, DU1_DG0),
  859. PINMUX_IPSR_MSEL(IP11_31_28, RX0_A, SEL_SCIF0_0),
  860. /* IPSR12 */
  861. PINMUX_IPSR_MSEL(IP12_3_0, HTX1_A, SEL_HSCIF1_0),
  862. PINMUX_IPSR_MSEL(IP12_3_0, SDA4_A, SEL_I2C04_0),
  863. PINMUX_IPSR_GPSR(IP12_3_0, DU1_DG1),
  864. PINMUX_IPSR_MSEL(IP12_3_0, TX0_A, SEL_SCIF0_0),
  865. PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_A, SEL_HSCIF1_0),
  866. PINMUX_IPSR_GPSR(IP12_7_4, PWM2_A),
  867. PINMUX_IPSR_GPSR(IP12_7_4, DU1_DG2),
  868. PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_B, SEL_RCN_1),
  869. PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_A, SEL_HSCIF1_0),
  870. PINMUX_IPSR_GPSR(IP12_11_8, DU1_DG3),
  871. PINMUX_IPSR_MSEL(IP12_11_8, SSI_WS1_B, SEL_SSI1_1),
  872. PINMUX_IPSR_GPSR(IP12_11_8, IRQ1),
  873. PINMUX_IPSR_GPSR(IP12_15_12, SD2_CLK),
  874. PINMUX_IPSR_GPSR(IP12_15_12, HSCK1),
  875. PINMUX_IPSR_GPSR(IP12_15_12, DU1_DG4),
  876. PINMUX_IPSR_MSEL(IP12_15_12, SSI_SCK1_B, SEL_SSI1_1),
  877. PINMUX_IPSR_GPSR(IP12_19_16, SD2_CMD),
  878. PINMUX_IPSR_MSEL(IP12_19_16, SCIF1_SCK_A, SEL_SCIF1_0),
  879. PINMUX_IPSR_MSEL(IP12_19_16, TCLK2_A, SEL_TMU2_0),
  880. PINMUX_IPSR_GPSR(IP12_19_16, DU1_DG5),
  881. PINMUX_IPSR_MSEL(IP12_19_16, SSI_SCK2_B, SEL_SSI2_1),
  882. PINMUX_IPSR_GPSR(IP12_19_16, PWM3_A),
  883. PINMUX_IPSR_GPSR(IP12_23_20, SD2_DAT0),
  884. PINMUX_IPSR_MSEL(IP12_23_20, RX1_A, SEL_SCIF1_0),
  885. PINMUX_IPSR_MSEL(IP12_23_20, SCL1_E, SEL_I2C01_4),
  886. PINMUX_IPSR_GPSR(IP12_23_20, DU1_DG6),
  887. PINMUX_IPSR_MSEL(IP12_23_20, SSI_SDATA1_B, SEL_SSI1_1),
  888. PINMUX_IPSR_GPSR(IP12_27_24, SD2_DAT1),
  889. PINMUX_IPSR_MSEL(IP12_27_24, TX1_A, SEL_SCIF1_0),
  890. PINMUX_IPSR_MSEL(IP12_27_24, SDA1_E, SEL_I2C01_4),
  891. PINMUX_IPSR_GPSR(IP12_27_24, DU1_DG7),
  892. PINMUX_IPSR_MSEL(IP12_27_24, SSI_WS2_B, SEL_SSI2_1),
  893. PINMUX_IPSR_GPSR(IP12_31_28, SD2_DAT2),
  894. PINMUX_IPSR_MSEL(IP12_31_28, RX2_A, SEL_SCIF2_0),
  895. PINMUX_IPSR_GPSR(IP12_31_28, DU1_DB0),
  896. PINMUX_IPSR_MSEL(IP12_31_28, SSI_SDATA2_B, SEL_SSI2_1),
  897. /* IPSR13 */
  898. PINMUX_IPSR_GPSR(IP13_3_0, SD2_DAT3),
  899. PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
  900. PINMUX_IPSR_GPSR(IP13_3_0, DU1_DB1),
  901. PINMUX_IPSR_MSEL(IP13_3_0, SSI_WS9_B, SEL_SSI9_1),
  902. PINMUX_IPSR_GPSR(IP13_7_4, SD2_CD),
  903. PINMUX_IPSR_MSEL(IP13_7_4, SCIF2_SCK_A, SEL_SCIF2_CLK_0),
  904. PINMUX_IPSR_GPSR(IP13_7_4, DU1_DB2),
  905. PINMUX_IPSR_MSEL(IP13_7_4, SSI_SCK9_B, SEL_SSI9_1),
  906. PINMUX_IPSR_GPSR(IP13_11_8, SD2_WP),
  907. PINMUX_IPSR_GPSR(IP13_11_8, SCIF3_SCK),
  908. PINMUX_IPSR_GPSR(IP13_11_8, DU1_DB3),
  909. PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA9_B, SEL_SSI9_1),
  910. PINMUX_IPSR_MSEL(IP13_15_12, RX3_A, SEL_SCIF3_0),
  911. PINMUX_IPSR_MSEL(IP13_15_12, SCL1_C, SEL_I2C01_2),
  912. PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_B, SEL_MSIOF1_1),
  913. PINMUX_IPSR_GPSR(IP13_15_12, DU1_DB4),
  914. PINMUX_IPSR_MSEL(IP13_15_12, AUDIO_CLKA_C, SEL_ADGA_2),
  915. PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA4_B, SEL_SSI4_1),
  916. PINMUX_IPSR_MSEL(IP13_19_16, TX3_A, SEL_SCIF3_0),
  917. PINMUX_IPSR_MSEL(IP13_19_16, SDA1_C, SEL_I2C01_2),
  918. PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_B, SEL_MSIOF1_1),
  919. PINMUX_IPSR_GPSR(IP13_19_16, DU1_DB5),
  920. PINMUX_IPSR_MSEL(IP13_19_16, AUDIO_CLKB_C, SEL_ADGB_2),
  921. PINMUX_IPSR_MSEL(IP13_19_16, SSI_WS4_B, SEL_SSI4_1),
  922. PINMUX_IPSR_MSEL(IP13_23_20, SCL2_A, SEL_I2C02_0),
  923. PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SCK_B, SEL_MSIOF1_1),
  924. PINMUX_IPSR_GPSR(IP13_23_20, DU1_DB6),
  925. PINMUX_IPSR_MSEL(IP13_23_20, AUDIO_CLKC_C, SEL_ADGC_2),
  926. PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK4_B, SEL_SSI4_1),
  927. PINMUX_IPSR_MSEL(IP13_27_24, SDA2_A, SEL_I2C02_0),
  928. PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SYNC_B, SEL_MSIOF1_1),
  929. PINMUX_IPSR_GPSR(IP13_27_24, DU1_DB7),
  930. PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT_C),
  931. PINMUX_IPSR_MSEL(IP13_31_28, SSI_SCK5_A, SEL_SSI5_0),
  932. PINMUX_IPSR_GPSR(IP13_31_28, DU1_DOTCLKOUT1),
  933. /* IPSR14 */
  934. PINMUX_IPSR_MSEL(IP14_3_0, SSI_WS5_A, SEL_SSI5_0),
  935. PINMUX_IPSR_MSEL(IP14_3_0, SCL3_C, SEL_I2C03_2),
  936. PINMUX_IPSR_GPSR(IP14_3_0, DU1_DOTCLKIN),
  937. PINMUX_IPSR_MSEL(IP14_7_4, SSI_SDATA5_A, SEL_SSI5_0),
  938. PINMUX_IPSR_MSEL(IP14_7_4, SDA3_C, SEL_I2C03_2),
  939. PINMUX_IPSR_GPSR(IP14_7_4, DU1_DOTCLKOUT0),
  940. PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK6_A, SEL_SSI6_0),
  941. PINMUX_IPSR_GPSR(IP14_11_8, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  942. PINMUX_IPSR_MSEL(IP14_15_12, SSI_WS6_A, SEL_SSI6_0),
  943. PINMUX_IPSR_MSEL(IP14_15_12, SCL4_C, SEL_I2C04_2),
  944. PINMUX_IPSR_GPSR(IP14_15_12, DU1_EXHSYNC_DU1_HSYNC),
  945. PINMUX_IPSR_MSEL(IP14_19_16, SSI_SDATA6_A, SEL_SSI6_0),
  946. PINMUX_IPSR_MSEL(IP14_19_16, SDA4_C, SEL_I2C04_2),
  947. PINMUX_IPSR_GPSR(IP14_19_16, DU1_EXVSYNC_DU1_VSYNC),
  948. PINMUX_IPSR_MSEL(IP14_23_20, SSI_SCK78_A, SEL_SSI7_0),
  949. PINMUX_IPSR_MSEL(IP14_23_20, SDA4_E, SEL_I2C04_4),
  950. PINMUX_IPSR_GPSR(IP14_23_20, DU1_DISP),
  951. PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS78_A, SEL_SSI7_0),
  952. PINMUX_IPSR_MSEL(IP14_27_24, SCL4_E, SEL_I2C04_4),
  953. PINMUX_IPSR_GPSR(IP14_27_24, DU1_CDE),
  954. PINMUX_IPSR_MSEL(IP14_31_28, SSI_SDATA7_A, SEL_SSI7_0),
  955. PINMUX_IPSR_GPSR(IP14_31_28, IRQ8),
  956. PINMUX_IPSR_MSEL(IP14_31_28, AUDIO_CLKA_D, SEL_ADGA_3),
  957. PINMUX_IPSR_MSEL(IP14_31_28, CAN_CLK_D, SEL_CANCLK_3),
  958. PINMUX_IPSR_GPSR(IP14_31_28, VI0_G5),
  959. /* IPSR15 */
  960. PINMUX_IPSR_MSEL(IP15_3_0, SSI_SCK0129_A, SEL_SSI0_0),
  961. PINMUX_IPSR_MSEL(IP15_3_0, MSIOF1_RXD_A, SEL_MSIOF1_0),
  962. PINMUX_IPSR_MSEL(IP15_3_0, RX5_D, SEL_SCIF5_3),
  963. PINMUX_IPSR_GPSR(IP15_3_0, VI0_G6),
  964. PINMUX_IPSR_MSEL(IP15_7_4, SSI_WS0129_A, SEL_SSI0_0),
  965. PINMUX_IPSR_MSEL(IP15_7_4, MSIOF1_TXD_A, SEL_MSIOF1_0),
  966. PINMUX_IPSR_MSEL(IP15_7_4, TX5_D, SEL_SCIF5_3),
  967. PINMUX_IPSR_GPSR(IP15_7_4, VI0_G7),
  968. PINMUX_IPSR_MSEL(IP15_11_8, SSI_SDATA0_A, SEL_SSI0_0),
  969. PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SYNC_A, SEL_MSIOF1_0),
  970. PINMUX_IPSR_GPSR(IP15_11_8, PWM0_C),
  971. PINMUX_IPSR_GPSR(IP15_11_8, VI0_R0),
  972. PINMUX_IPSR_GPSR(IP15_15_12, SSI_SCK34),
  973. PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SCK_A, SEL_MSIOF1_0),
  974. PINMUX_IPSR_GPSR(IP15_15_12, AVB_MDC),
  975. PINMUX_IPSR_GPSR(IP15_15_12, DACK1),
  976. PINMUX_IPSR_GPSR(IP15_15_12, VI0_R1),
  977. PINMUX_IPSR_GPSR(IP15_19_16, SSI_WS34),
  978. PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_SS1_A, SEL_MSIOF1_0),
  979. PINMUX_IPSR_GPSR(IP15_19_16, AVB_MDIO),
  980. PINMUX_IPSR_MSEL(IP15_19_16, CAN1_RX_A, SEL_CAN1_0),
  981. PINMUX_IPSR_GPSR(IP15_19_16, DREQ1_N),
  982. PINMUX_IPSR_GPSR(IP15_19_16, VI0_R2),
  983. PINMUX_IPSR_GPSR(IP15_23_20, SSI_SDATA3),
  984. PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SS2_A, SEL_MSIOF1_0),
  985. PINMUX_IPSR_GPSR(IP15_23_20, AVB_LINK),
  986. PINMUX_IPSR_MSEL(IP15_23_20, CAN1_TX_A, SEL_CAN1_0),
  987. PINMUX_IPSR_GPSR(IP15_23_20, DREQ2_N),
  988. PINMUX_IPSR_GPSR(IP15_23_20, VI0_R3),
  989. PINMUX_IPSR_MSEL(IP15_27_24, SSI_SCK4_A, SEL_SSI4_0),
  990. PINMUX_IPSR_GPSR(IP15_27_24, AVB_MAGIC),
  991. PINMUX_IPSR_GPSR(IP15_27_24, VI0_R4),
  992. PINMUX_IPSR_MSEL(IP15_31_28, SSI_WS4_A, SEL_SSI4_0),
  993. PINMUX_IPSR_GPSR(IP15_31_28, AVB_PHY_INT),
  994. PINMUX_IPSR_GPSR(IP15_31_28, VI0_R5),
  995. /* IPSR16 */
  996. PINMUX_IPSR_MSEL(IP16_3_0, SSI_SDATA4_A, SEL_SSI4_0),
  997. PINMUX_IPSR_GPSR(IP16_3_0, AVB_CRS),
  998. PINMUX_IPSR_GPSR(IP16_3_0, VI0_R6),
  999. PINMUX_IPSR_MSEL(IP16_7_4, SSI_SCK1_A, SEL_SSI1_0),
  1000. PINMUX_IPSR_MSEL(IP16_7_4, SCIF1_SCK_B, SEL_SCIF1_1),
  1001. PINMUX_IPSR_GPSR(IP16_7_4, PWM1_D),
  1002. PINMUX_IPSR_GPSR(IP16_7_4, IRQ9),
  1003. PINMUX_IPSR_MSEL(IP16_7_4, REMOCON_A, SEL_RCN_0),
  1004. PINMUX_IPSR_GPSR(IP16_7_4, DACK2),
  1005. PINMUX_IPSR_GPSR(IP16_7_4, VI0_CLK),
  1006. PINMUX_IPSR_GPSR(IP16_7_4, AVB_COL),
  1007. PINMUX_IPSR_MSEL(IP16_11_8, SSI_SDATA8_A, SEL_SSI8_0),
  1008. PINMUX_IPSR_MSEL(IP16_11_8, RX1_B, SEL_SCIF1_1),
  1009. PINMUX_IPSR_MSEL(IP16_11_8, CAN0_RX_D, SEL_CAN0_3),
  1010. PINMUX_IPSR_MSEL(IP16_11_8, AVB_AVTP_CAPTURE_B, SEL_AVB_1),
  1011. PINMUX_IPSR_GPSR(IP16_11_8, VI0_R7),
  1012. PINMUX_IPSR_MSEL(IP16_15_12, SSI_WS1_A, SEL_SSI1_0),
  1013. PINMUX_IPSR_MSEL(IP16_15_12, TX1_B, SEL_SCIF1_1),
  1014. PINMUX_IPSR_MSEL(IP16_15_12, CAN0_TX_D, SEL_CAN0_3),
  1015. PINMUX_IPSR_MSEL(IP16_15_12, AVB_AVTP_MATCH_B, SEL_AVB_1),
  1016. PINMUX_IPSR_GPSR(IP16_15_12, VI0_DATA0_VI0_B0),
  1017. PINMUX_IPSR_MSEL(IP16_19_16, SSI_SDATA1_A, SEL_SSI1_0),
  1018. PINMUX_IPSR_MSEL(IP16_19_16, HRX1_B, SEL_HSCIF1_1),
  1019. PINMUX_IPSR_GPSR(IP16_19_16, VI0_DATA1_VI0_B1),
  1020. PINMUX_IPSR_MSEL(IP16_23_20, SSI_SCK2_A, SEL_SSI2_0),
  1021. PINMUX_IPSR_MSEL(IP16_23_20, HTX1_B, SEL_HSCIF1_1),
  1022. PINMUX_IPSR_GPSR(IP16_23_20, AVB_TXD7),
  1023. PINMUX_IPSR_GPSR(IP16_23_20, VI0_DATA2_VI0_B2),
  1024. PINMUX_IPSR_MSEL(IP16_27_24, SSI_WS2_A, SEL_SSI2_0),
  1025. PINMUX_IPSR_MSEL(IP16_27_24, HCTS1_N_B, SEL_HSCIF1_1),
  1026. PINMUX_IPSR_GPSR(IP16_27_24, AVB_TX_ER),
  1027. PINMUX_IPSR_GPSR(IP16_27_24, VI0_DATA3_VI0_B3),
  1028. PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA2_A, SEL_SSI2_0),
  1029. PINMUX_IPSR_MSEL(IP16_31_28, HRTS1_N_B, SEL_HSCIF1_1),
  1030. PINMUX_IPSR_GPSR(IP16_31_28, VI0_DATA4_VI0_B4),
  1031. /* IPSR17 */
  1032. PINMUX_IPSR_MSEL(IP17_3_0, SSI_SCK9_A, SEL_SSI9_0),
  1033. PINMUX_IPSR_MSEL(IP17_3_0, RX2_B, SEL_SCIF2_1),
  1034. PINMUX_IPSR_MSEL(IP17_3_0, SCL3_E, SEL_I2C03_4),
  1035. PINMUX_IPSR_GPSR(IP17_3_0, EX_WAIT1),
  1036. PINMUX_IPSR_GPSR(IP17_3_0, VI0_DATA5_VI0_B5),
  1037. PINMUX_IPSR_MSEL(IP17_7_4, SSI_WS9_A, SEL_SSI9_0),
  1038. PINMUX_IPSR_MSEL(IP17_7_4, TX2_B, SEL_SCIF2_1),
  1039. PINMUX_IPSR_MSEL(IP17_7_4, SDA3_E, SEL_I2C03_4),
  1040. PINMUX_IPSR_GPSR(IP17_7_4, VI0_DATA6_VI0_B6),
  1041. PINMUX_IPSR_MSEL(IP17_11_8, SSI_SDATA9_A, SEL_SSI9_0),
  1042. PINMUX_IPSR_GPSR(IP17_11_8, SCIF2_SCK_B),
  1043. PINMUX_IPSR_GPSR(IP17_11_8, PWM2_D),
  1044. PINMUX_IPSR_GPSR(IP17_11_8, VI0_DATA7_VI0_B7),
  1045. PINMUX_IPSR_MSEL(IP17_15_12, AUDIO_CLKA_A, SEL_ADGA_0),
  1046. PINMUX_IPSR_MSEL(IP17_15_12, SCL0_B, SEL_I2C00_1),
  1047. PINMUX_IPSR_GPSR(IP17_15_12, VI0_CLKENB),
  1048. PINMUX_IPSR_MSEL(IP17_19_16, AUDIO_CLKB_A, SEL_ADGB_0),
  1049. PINMUX_IPSR_MSEL(IP17_19_16, SDA0_B, SEL_I2C00_1),
  1050. PINMUX_IPSR_GPSR(IP17_19_16, VI0_FIELD),
  1051. PINMUX_IPSR_MSEL(IP17_23_20, AUDIO_CLKC_A, SEL_ADGC_0),
  1052. PINMUX_IPSR_MSEL(IP17_23_20, SCL4_B, SEL_I2C04_1),
  1053. PINMUX_IPSR_GPSR(IP17_23_20, VI0_HSYNC_N),
  1054. PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_A),
  1055. PINMUX_IPSR_MSEL(IP17_27_24, SDA4_B, SEL_I2C04_1),
  1056. PINMUX_IPSR_GPSR(IP17_27_24, VI0_VSYNC_N),
  1057. };
  1058. /*
  1059. * Pins not associated with a GPIO port.
  1060. */
  1061. enum {
  1062. GP_ASSIGN_LAST(),
  1063. NOGP_ALL(),
  1064. };
  1065. static const struct sh_pfc_pin pinmux_pins[] = {
  1066. PINMUX_GPIO_GP_ALL(),
  1067. PINMUX_NOGP_ALL(),
  1068. };
  1069. /* - AVB -------------------------------------------------------------------- */
  1070. static const unsigned int avb_col_pins[] = {
  1071. RCAR_GP_PIN(5, 18),
  1072. };
  1073. static const unsigned int avb_col_mux[] = {
  1074. AVB_COL_MARK,
  1075. };
  1076. static const unsigned int avb_crs_pins[] = {
  1077. RCAR_GP_PIN(5, 17),
  1078. };
  1079. static const unsigned int avb_crs_mux[] = {
  1080. AVB_CRS_MARK,
  1081. };
  1082. static const unsigned int avb_link_pins[] = {
  1083. RCAR_GP_PIN(5, 14),
  1084. };
  1085. static const unsigned int avb_link_mux[] = {
  1086. AVB_LINK_MARK,
  1087. };
  1088. static const unsigned int avb_magic_pins[] = {
  1089. RCAR_GP_PIN(5, 15),
  1090. };
  1091. static const unsigned int avb_magic_mux[] = {
  1092. AVB_MAGIC_MARK,
  1093. };
  1094. static const unsigned int avb_phy_int_pins[] = {
  1095. RCAR_GP_PIN(5, 16),
  1096. };
  1097. static const unsigned int avb_phy_int_mux[] = {
  1098. AVB_PHY_INT_MARK,
  1099. };
  1100. static const unsigned int avb_mdio_pins[] = {
  1101. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
  1102. };
  1103. static const unsigned int avb_mdio_mux[] = {
  1104. AVB_MDC_MARK, AVB_MDIO_MARK,
  1105. };
  1106. static const unsigned int avb_mii_tx_rx_pins[] = {
  1107. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  1108. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 13),
  1109. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1110. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 1),
  1111. RCAR_GP_PIN(3, 10),
  1112. };
  1113. static const unsigned int avb_mii_tx_rx_mux[] = {
  1114. AVB_TX_CLK_MARK, AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1115. AVB_TXD3_MARK, AVB_TX_EN_MARK,
  1116. AVB_RX_CLK_MARK, AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1117. AVB_RXD3_MARK, AVB_RX_DV_MARK, AVB_RX_ER_MARK,
  1118. };
  1119. static const unsigned int avb_mii_tx_er_pins[] = {
  1120. RCAR_GP_PIN(5, 23),
  1121. };
  1122. static const unsigned int avb_mii_tx_er_mux[] = {
  1123. AVB_TX_ER_MARK,
  1124. };
  1125. static const unsigned int avb_gmii_tx_rx_pins[] = {
  1126. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  1127. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  1128. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  1129. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(3, 13),
  1130. RCAR_GP_PIN(5, 23),
  1131. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1132. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  1133. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  1134. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 10),
  1135. };
  1136. static const unsigned int avb_gmii_tx_rx_mux[] = {
  1137. AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK, AVB_TX_CLK_MARK, AVB_TXD0_MARK,
  1138. AVB_TXD1_MARK, AVB_TXD2_MARK, AVB_TXD3_MARK, AVB_TXD4_MARK,
  1139. AVB_TXD5_MARK, AVB_TXD6_MARK, AVB_TXD7_MARK, AVB_TX_EN_MARK,
  1140. AVB_TX_ER_MARK,
  1141. AVB_RX_CLK_MARK, AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1142. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK, AVB_RXD6_MARK,
  1143. AVB_RXD7_MARK, AVB_RX_DV_MARK, AVB_RX_ER_MARK,
  1144. };
  1145. static const unsigned int avb_avtp_match_a_pins[] = {
  1146. RCAR_GP_PIN(1, 15),
  1147. };
  1148. static const unsigned int avb_avtp_match_a_mux[] = {
  1149. AVB_AVTP_MATCH_A_MARK,
  1150. };
  1151. static const unsigned int avb_avtp_capture_a_pins[] = {
  1152. RCAR_GP_PIN(1, 14),
  1153. };
  1154. static const unsigned int avb_avtp_capture_a_mux[] = {
  1155. AVB_AVTP_CAPTURE_A_MARK,
  1156. };
  1157. static const unsigned int avb_avtp_match_b_pins[] = {
  1158. RCAR_GP_PIN(5, 20),
  1159. };
  1160. static const unsigned int avb_avtp_match_b_mux[] = {
  1161. AVB_AVTP_MATCH_B_MARK,
  1162. };
  1163. static const unsigned int avb_avtp_capture_b_pins[] = {
  1164. RCAR_GP_PIN(5, 19),
  1165. };
  1166. static const unsigned int avb_avtp_capture_b_mux[] = {
  1167. AVB_AVTP_CAPTURE_B_MARK,
  1168. };
  1169. /* - DU --------------------------------------------------------------------- */
  1170. static const unsigned int du0_rgb666_pins[] = {
  1171. /* R[7:2], G[7:2], B[7:2] */
  1172. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
  1173. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1174. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  1175. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
  1176. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
  1177. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
  1178. };
  1179. static const unsigned int du0_rgb666_mux[] = {
  1180. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1181. DU0_DR3_MARK, DU0_DR2_MARK,
  1182. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1183. DU0_DG3_MARK, DU0_DG2_MARK,
  1184. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1185. DU0_DB3_MARK, DU0_DB2_MARK,
  1186. };
  1187. static const unsigned int du0_rgb888_pins[] = {
  1188. /* R[7:0], G[7:0], B[7:0] */
  1189. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
  1190. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1191. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 0),
  1192. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  1193. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
  1194. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 8),
  1195. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
  1196. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
  1197. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16),
  1198. };
  1199. static const unsigned int du0_rgb888_mux[] = {
  1200. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1201. DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
  1202. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1203. DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
  1204. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1205. DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
  1206. };
  1207. static const unsigned int du0_clk0_out_pins[] = {
  1208. /* DOTCLKOUT0 */
  1209. RCAR_GP_PIN(2, 25),
  1210. };
  1211. static const unsigned int du0_clk0_out_mux[] = {
  1212. DU0_DOTCLKOUT0_MARK
  1213. };
  1214. static const unsigned int du0_clk1_out_pins[] = {
  1215. /* DOTCLKOUT1 */
  1216. RCAR_GP_PIN(2, 26),
  1217. };
  1218. static const unsigned int du0_clk1_out_mux[] = {
  1219. DU0_DOTCLKOUT1_MARK
  1220. };
  1221. static const unsigned int du0_clk_in_pins[] = {
  1222. /* CLKIN */
  1223. RCAR_GP_PIN(2, 24),
  1224. };
  1225. static const unsigned int du0_clk_in_mux[] = {
  1226. DU0_DOTCLKIN_MARK
  1227. };
  1228. static const unsigned int du0_sync_pins[] = {
  1229. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1230. RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 27),
  1231. };
  1232. static const unsigned int du0_sync_mux[] = {
  1233. DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK
  1234. };
  1235. static const unsigned int du0_oddf_pins[] = {
  1236. /* EXODDF/ODDF/DISP/CDE */
  1237. RCAR_GP_PIN(2, 29),
  1238. };
  1239. static const unsigned int du0_oddf_mux[] = {
  1240. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK,
  1241. };
  1242. static const unsigned int du0_cde_pins[] = {
  1243. /* CDE */
  1244. RCAR_GP_PIN(2, 31),
  1245. };
  1246. static const unsigned int du0_cde_mux[] = {
  1247. DU0_CDE_MARK,
  1248. };
  1249. static const unsigned int du0_disp_pins[] = {
  1250. /* DISP */
  1251. RCAR_GP_PIN(2, 30),
  1252. };
  1253. static const unsigned int du0_disp_mux[] = {
  1254. DU0_DISP_MARK
  1255. };
  1256. static const unsigned int du1_rgb666_pins[] = {
  1257. /* R[7:2], G[7:2], B[7:2] */
  1258. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 7),
  1259. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 4),
  1260. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 15),
  1261. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 12),
  1262. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23),
  1263. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
  1264. };
  1265. static const unsigned int du1_rgb666_mux[] = {
  1266. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1267. DU1_DR3_MARK, DU1_DR2_MARK,
  1268. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1269. DU1_DG3_MARK, DU1_DG2_MARK,
  1270. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1271. DU1_DB3_MARK, DU1_DB2_MARK,
  1272. };
  1273. static const unsigned int du1_rgb888_pins[] = {
  1274. /* R[7:0], G[7:0], B[7:0] */
  1275. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 7),
  1276. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 4),
  1277. RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 2),
  1278. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 15),
  1279. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 12),
  1280. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
  1281. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23),
  1282. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
  1283. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
  1284. };
  1285. static const unsigned int du1_rgb888_mux[] = {
  1286. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1287. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1288. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1289. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1290. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1291. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1292. };
  1293. static const unsigned int du1_clk0_out_pins[] = {
  1294. /* DOTCLKOUT0 */
  1295. RCAR_GP_PIN(5, 2),
  1296. };
  1297. static const unsigned int du1_clk0_out_mux[] = {
  1298. DU1_DOTCLKOUT0_MARK
  1299. };
  1300. static const unsigned int du1_clk1_out_pins[] = {
  1301. /* DOTCLKOUT1 */
  1302. RCAR_GP_PIN(5, 0),
  1303. };
  1304. static const unsigned int du1_clk1_out_mux[] = {
  1305. DU1_DOTCLKOUT1_MARK
  1306. };
  1307. static const unsigned int du1_clk_in_pins[] = {
  1308. /* DOTCLKIN */
  1309. RCAR_GP_PIN(5, 1),
  1310. };
  1311. static const unsigned int du1_clk_in_mux[] = {
  1312. DU1_DOTCLKIN_MARK
  1313. };
  1314. static const unsigned int du1_sync_pins[] = {
  1315. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1316. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 4),
  1317. };
  1318. static const unsigned int du1_sync_mux[] = {
  1319. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
  1320. };
  1321. static const unsigned int du1_oddf_pins[] = {
  1322. /* EXODDF/ODDF/DISP/CDE */
  1323. RCAR_GP_PIN(5, 3),
  1324. };
  1325. static const unsigned int du1_oddf_mux[] = {
  1326. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  1327. };
  1328. static const unsigned int du1_cde_pins[] = {
  1329. /* CDE */
  1330. RCAR_GP_PIN(5, 7),
  1331. };
  1332. static const unsigned int du1_cde_mux[] = {
  1333. DU1_CDE_MARK
  1334. };
  1335. static const unsigned int du1_disp_pins[] = {
  1336. /* DISP */
  1337. RCAR_GP_PIN(5, 6),
  1338. };
  1339. static const unsigned int du1_disp_mux[] = {
  1340. DU1_DISP_MARK
  1341. };
  1342. /* - I2C0 ------------------------------------------------------------------- */
  1343. static const unsigned int i2c0_a_pins[] = {
  1344. /* SCL, SDA */
  1345. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  1346. };
  1347. static const unsigned int i2c0_a_mux[] = {
  1348. SCL0_A_MARK, SDA0_A_MARK,
  1349. };
  1350. static const unsigned int i2c0_b_pins[] = {
  1351. /* SCL, SDA */
  1352. RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
  1353. };
  1354. static const unsigned int i2c0_b_mux[] = {
  1355. SCL0_B_MARK, SDA0_B_MARK,
  1356. };
  1357. static const unsigned int i2c0_c_pins[] = {
  1358. /* SCL, SDA */
  1359. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  1360. };
  1361. static const unsigned int i2c0_c_mux[] = {
  1362. SCL0_C_MARK, SDA0_C_MARK,
  1363. };
  1364. static const unsigned int i2c0_d_pins[] = {
  1365. /* SCL, SDA */
  1366. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  1367. };
  1368. static const unsigned int i2c0_d_mux[] = {
  1369. SCL0_D_MARK, SDA0_D_MARK,
  1370. };
  1371. static const unsigned int i2c0_e_pins[] = {
  1372. /* SCL, SDA */
  1373. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  1374. };
  1375. static const unsigned int i2c0_e_mux[] = {
  1376. SCL0_E_MARK, SDA0_E_MARK,
  1377. };
  1378. /* - I2C1 ------------------------------------------------------------------- */
  1379. static const unsigned int i2c1_a_pins[] = {
  1380. /* SCL, SDA */
  1381. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1382. };
  1383. static const unsigned int i2c1_a_mux[] = {
  1384. SCL1_A_MARK, SDA1_A_MARK,
  1385. };
  1386. static const unsigned int i2c1_b_pins[] = {
  1387. /* SCL, SDA */
  1388. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  1389. };
  1390. static const unsigned int i2c1_b_mux[] = {
  1391. SCL1_B_MARK, SDA1_B_MARK,
  1392. };
  1393. static const unsigned int i2c1_c_pins[] = {
  1394. /* SCL, SDA */
  1395. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  1396. };
  1397. static const unsigned int i2c1_c_mux[] = {
  1398. SCL1_C_MARK, SDA1_C_MARK,
  1399. };
  1400. static const unsigned int i2c1_d_pins[] = {
  1401. /* SCL, SDA */
  1402. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
  1403. };
  1404. static const unsigned int i2c1_d_mux[] = {
  1405. SCL1_D_MARK, SDA1_D_MARK,
  1406. };
  1407. static const unsigned int i2c1_e_pins[] = {
  1408. /* SCL, SDA */
  1409. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  1410. };
  1411. static const unsigned int i2c1_e_mux[] = {
  1412. SCL1_E_MARK, SDA1_E_MARK,
  1413. };
  1414. /* - I2C2 ------------------------------------------------------------------- */
  1415. static const unsigned int i2c2_a_pins[] = {
  1416. /* SCL, SDA */
  1417. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
  1418. };
  1419. static const unsigned int i2c2_a_mux[] = {
  1420. SCL2_A_MARK, SDA2_A_MARK,
  1421. };
  1422. static const unsigned int i2c2_b_pins[] = {
  1423. /* SCL, SDA */
  1424. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  1425. };
  1426. static const unsigned int i2c2_b_mux[] = {
  1427. SCL2_B_MARK, SDA2_B_MARK,
  1428. };
  1429. static const unsigned int i2c2_c_pins[] = {
  1430. /* SCL, SDA */
  1431. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1432. };
  1433. static const unsigned int i2c2_c_mux[] = {
  1434. SCL2_C_MARK, SDA2_C_MARK,
  1435. };
  1436. static const unsigned int i2c2_d_pins[] = {
  1437. /* SCL, SDA */
  1438. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1439. };
  1440. static const unsigned int i2c2_d_mux[] = {
  1441. SCL2_D_MARK, SDA2_D_MARK,
  1442. };
  1443. /* - I2C3 ------------------------------------------------------------------- */
  1444. static const unsigned int i2c3_a_pins[] = {
  1445. /* SCL, SDA */
  1446. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
  1447. };
  1448. static const unsigned int i2c3_a_mux[] = {
  1449. SCL3_A_MARK, SDA3_A_MARK,
  1450. };
  1451. static const unsigned int i2c3_b_pins[] = {
  1452. /* SCL, SDA */
  1453. RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
  1454. };
  1455. static const unsigned int i2c3_b_mux[] = {
  1456. SCL3_B_MARK, SDA3_B_MARK,
  1457. };
  1458. static const unsigned int i2c3_c_pins[] = {
  1459. /* SCL, SDA */
  1460. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1461. };
  1462. static const unsigned int i2c3_c_mux[] = {
  1463. SCL3_C_MARK, SDA3_C_MARK,
  1464. };
  1465. static const unsigned int i2c3_d_pins[] = {
  1466. /* SCL, SDA */
  1467. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  1468. };
  1469. static const unsigned int i2c3_d_mux[] = {
  1470. SCL3_D_MARK, SDA3_D_MARK,
  1471. };
  1472. static const unsigned int i2c3_e_pins[] = {
  1473. /* SCL, SDA */
  1474. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26),
  1475. };
  1476. static const unsigned int i2c3_e_mux[] = {
  1477. SCL3_E_MARK, SDA3_E_MARK,
  1478. };
  1479. /* - I2C4 ------------------------------------------------------------------- */
  1480. static const unsigned int i2c4_a_pins[] = {
  1481. /* SCL, SDA */
  1482. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1483. };
  1484. static const unsigned int i2c4_a_mux[] = {
  1485. SCL4_A_MARK, SDA4_A_MARK,
  1486. };
  1487. static const unsigned int i2c4_b_pins[] = {
  1488. /* SCL, SDA */
  1489. RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 31),
  1490. };
  1491. static const unsigned int i2c4_b_mux[] = {
  1492. SCL4_B_MARK, SDA4_B_MARK,
  1493. };
  1494. static const unsigned int i2c4_c_pins[] = {
  1495. /* SCL, SDA */
  1496. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1497. };
  1498. static const unsigned int i2c4_c_mux[] = {
  1499. SCL4_C_MARK, SDA4_C_MARK,
  1500. };
  1501. static const unsigned int i2c4_d_pins[] = {
  1502. /* SCL, SDA */
  1503. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  1504. };
  1505. static const unsigned int i2c4_d_mux[] = {
  1506. SCL4_D_MARK, SDA4_D_MARK,
  1507. };
  1508. static const unsigned int i2c4_e_pins[] = {
  1509. /* SCL, SDA */
  1510. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 6),
  1511. };
  1512. static const unsigned int i2c4_e_mux[] = {
  1513. SCL4_E_MARK, SDA4_E_MARK,
  1514. };
  1515. /* - MMC -------------------------------------------------------------------- */
  1516. static const unsigned int mmc_data_pins[] = {
  1517. /* D[0:3] */
  1518. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
  1519. RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 18),
  1520. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20),
  1521. RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 22),
  1522. };
  1523. static const unsigned int mmc_data_mux[] = {
  1524. MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
  1525. MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK,
  1526. MMC0_D4_MARK, MMC0_D5_MARK,
  1527. MMC0_D6_MARK, MMC0_D7_MARK,
  1528. };
  1529. static const unsigned int mmc_ctrl_pins[] = {
  1530. /* CLK, CMD */
  1531. RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
  1532. };
  1533. static const unsigned int mmc_ctrl_mux[] = {
  1534. MMC0_CLK_SDHI1_CLK_MARK, MMC0_CMD_SDHI1_CMD_MARK,
  1535. };
  1536. /* - QSPI ------------------------------------------------------------------- */
  1537. static const unsigned int qspi0_ctrl_pins[] = {
  1538. /* SPCLK, SSL */
  1539. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 21),
  1540. };
  1541. static const unsigned int qspi0_ctrl_mux[] = {
  1542. QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
  1543. };
  1544. static const unsigned int qspi0_data_pins[] = {
  1545. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  1546. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  1547. RCAR_GP_PIN(1, 20),
  1548. };
  1549. static const unsigned int qspi0_data_mux[] = {
  1550. QSPI0_MOSI_QSPI0_IO0_MARK, QSPI0_MISO_QSPI0_IO1_MARK,
  1551. QSPI0_IO2_MARK, QSPI0_IO3_MARK,
  1552. };
  1553. static const unsigned int qspi1_ctrl_pins[] = {
  1554. /* SPCLK, SSL */
  1555. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 9),
  1556. };
  1557. static const unsigned int qspi1_ctrl_mux[] = {
  1558. QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
  1559. };
  1560. static const unsigned int qspi1_data_pins[] = {
  1561. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  1562. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 7),
  1563. RCAR_GP_PIN(4, 8),
  1564. };
  1565. static const unsigned int qspi1_data_mux[] = {
  1566. QSPI1_MOSI_QSPI1_IO0_MARK, QSPI1_MISO_QSPI1_IO1_MARK,
  1567. QSPI1_IO2_MARK, QSPI1_IO3_MARK,
  1568. };
  1569. /* - SCIF0 ------------------------------------------------------------------ */
  1570. static const unsigned int scif0_data_a_pins[] = {
  1571. /* RX, TX */
  1572. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1573. };
  1574. static const unsigned int scif0_data_a_mux[] = {
  1575. RX0_A_MARK, TX0_A_MARK,
  1576. };
  1577. static const unsigned int scif0_data_b_pins[] = {
  1578. /* RX, TX */
  1579. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  1580. };
  1581. static const unsigned int scif0_data_b_mux[] = {
  1582. RX0_B_MARK, TX0_B_MARK,
  1583. };
  1584. static const unsigned int scif0_data_c_pins[] = {
  1585. /* RX, TX */
  1586. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  1587. };
  1588. static const unsigned int scif0_data_c_mux[] = {
  1589. RX0_C_MARK, TX0_C_MARK,
  1590. };
  1591. static const unsigned int scif0_data_d_pins[] = {
  1592. /* RX, TX */
  1593. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  1594. };
  1595. static const unsigned int scif0_data_d_mux[] = {
  1596. RX0_D_MARK, TX0_D_MARK,
  1597. };
  1598. /* - SCIF1 ------------------------------------------------------------------ */
  1599. static const unsigned int scif1_data_a_pins[] = {
  1600. /* RX, TX */
  1601. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  1602. };
  1603. static const unsigned int scif1_data_a_mux[] = {
  1604. RX1_A_MARK, TX1_A_MARK,
  1605. };
  1606. static const unsigned int scif1_clk_a_pins[] = {
  1607. /* SCK */
  1608. RCAR_GP_PIN(4, 15),
  1609. };
  1610. static const unsigned int scif1_clk_a_mux[] = {
  1611. SCIF1_SCK_A_MARK,
  1612. };
  1613. static const unsigned int scif1_data_b_pins[] = {
  1614. /* RX, TX */
  1615. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  1616. };
  1617. static const unsigned int scif1_data_b_mux[] = {
  1618. RX1_B_MARK, TX1_B_MARK,
  1619. };
  1620. static const unsigned int scif1_clk_b_pins[] = {
  1621. /* SCK */
  1622. RCAR_GP_PIN(5, 18),
  1623. };
  1624. static const unsigned int scif1_clk_b_mux[] = {
  1625. SCIF1_SCK_B_MARK,
  1626. };
  1627. static const unsigned int scif1_data_c_pins[] = {
  1628. /* RX, TX */
  1629. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
  1630. };
  1631. static const unsigned int scif1_data_c_mux[] = {
  1632. RX1_C_MARK, TX1_C_MARK,
  1633. };
  1634. static const unsigned int scif1_clk_c_pins[] = {
  1635. /* SCK */
  1636. RCAR_GP_PIN(1, 7),
  1637. };
  1638. static const unsigned int scif1_clk_c_mux[] = {
  1639. SCIF1_SCK_C_MARK,
  1640. };
  1641. static const unsigned int scif1_data_d_pins[] = {
  1642. /* RX, TX */
  1643. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  1644. };
  1645. static const unsigned int scif1_data_d_mux[] = {
  1646. RX1_D_MARK, TX1_D_MARK,
  1647. };
  1648. /* - SCIF2 ------------------------------------------------------------------ */
  1649. static const unsigned int scif2_data_a_pins[] = {
  1650. /* RX, TX */
  1651. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
  1652. };
  1653. static const unsigned int scif2_data_a_mux[] = {
  1654. RX2_A_MARK, TX2_A_MARK,
  1655. };
  1656. static const unsigned int scif2_clk_a_pins[] = {
  1657. /* SCK */
  1658. RCAR_GP_PIN(4, 20),
  1659. };
  1660. static const unsigned int scif2_clk_a_mux[] = {
  1661. SCIF2_SCK_A_MARK,
  1662. };
  1663. static const unsigned int scif2_data_b_pins[] = {
  1664. /* RX, TX */
  1665. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26),
  1666. };
  1667. static const unsigned int scif2_data_b_mux[] = {
  1668. RX2_B_MARK, TX2_B_MARK,
  1669. };
  1670. static const unsigned int scif2_clk_b_pins[] = {
  1671. /* SCK */
  1672. RCAR_GP_PIN(5, 27),
  1673. };
  1674. static const unsigned int scif2_clk_b_mux[] = {
  1675. SCIF2_SCK_B_MARK,
  1676. };
  1677. static const unsigned int scif2_data_c_pins[] = {
  1678. /* RX, TX */
  1679. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  1680. };
  1681. static const unsigned int scif2_data_c_mux[] = {
  1682. RX2_C_MARK, TX2_C_MARK,
  1683. };
  1684. /* - SCIF3 ------------------------------------------------------------------ */
  1685. static const unsigned int scif3_data_a_pins[] = {
  1686. /* RX, TX */
  1687. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  1688. };
  1689. static const unsigned int scif3_data_a_mux[] = {
  1690. RX3_A_MARK, TX3_A_MARK,
  1691. };
  1692. static const unsigned int scif3_clk_pins[] = {
  1693. /* SCK */
  1694. RCAR_GP_PIN(4, 21),
  1695. };
  1696. static const unsigned int scif3_clk_mux[] = {
  1697. SCIF3_SCK_MARK,
  1698. };
  1699. static const unsigned int scif3_data_b_pins[] = {
  1700. /* RX, TX */
  1701. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  1702. };
  1703. static const unsigned int scif3_data_b_mux[] = {
  1704. RX3_B_MARK, TX3_B_MARK,
  1705. };
  1706. static const unsigned int scif3_data_c_pins[] = {
  1707. /* RX, TX */
  1708. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1709. };
  1710. static const unsigned int scif3_data_c_mux[] = {
  1711. RX3_C_MARK, TX3_C_MARK,
  1712. };
  1713. /* - SCIF4 ------------------------------------------------------------------ */
  1714. static const unsigned int scif4_data_a_pins[] = {
  1715. /* RX, TX */
  1716. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1717. };
  1718. static const unsigned int scif4_data_a_mux[] = {
  1719. RX4_A_MARK, TX4_A_MARK,
  1720. };
  1721. static const unsigned int scif4_data_b_pins[] = {
  1722. /* RX, TX */
  1723. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  1724. };
  1725. static const unsigned int scif4_data_b_mux[] = {
  1726. RX4_B_MARK, TX4_B_MARK,
  1727. };
  1728. static const unsigned int scif4_data_c_pins[] = {
  1729. /* RX, TX */
  1730. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  1731. };
  1732. static const unsigned int scif4_data_c_mux[] = {
  1733. RX4_C_MARK, TX4_C_MARK,
  1734. };
  1735. static const unsigned int scif4_data_d_pins[] = {
  1736. /* RX, TX */
  1737. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  1738. };
  1739. static const unsigned int scif4_data_d_mux[] = {
  1740. RX4_D_MARK, TX4_D_MARK,
  1741. };
  1742. static const unsigned int scif4_data_e_pins[] = {
  1743. /* RX, TX */
  1744. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  1745. };
  1746. static const unsigned int scif4_data_e_mux[] = {
  1747. RX4_E_MARK, TX4_E_MARK,
  1748. };
  1749. /* - SCIF5 ------------------------------------------------------------------ */
  1750. static const unsigned int scif5_data_a_pins[] = {
  1751. /* RX, TX */
  1752. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1753. };
  1754. static const unsigned int scif5_data_a_mux[] = {
  1755. RX5_A_MARK, TX5_A_MARK,
  1756. };
  1757. static const unsigned int scif5_data_b_pins[] = {
  1758. /* RX, TX */
  1759. RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
  1760. };
  1761. static const unsigned int scif5_data_b_mux[] = {
  1762. RX5_B_MARK, TX5_B_MARK,
  1763. };
  1764. static const unsigned int scif5_data_c_pins[] = {
  1765. /* RX, TX */
  1766. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1767. };
  1768. static const unsigned int scif5_data_c_mux[] = {
  1769. RX5_C_MARK, TX5_C_MARK,
  1770. };
  1771. static const unsigned int scif5_data_d_pins[] = {
  1772. /* RX, TX */
  1773. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
  1774. };
  1775. static const unsigned int scif5_data_d_mux[] = {
  1776. RX5_D_MARK, TX5_D_MARK,
  1777. };
  1778. static const unsigned int scif5_data_e_pins[] = {
  1779. /* RX, TX */
  1780. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  1781. };
  1782. static const unsigned int scif5_data_e_mux[] = {
  1783. RX5_E_MARK, TX5_E_MARK,
  1784. };
  1785. static const unsigned int scif5_data_f_pins[] = {
  1786. /* RX, TX */
  1787. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  1788. };
  1789. static const unsigned int scif5_data_f_mux[] = {
  1790. RX5_F_MARK, TX5_F_MARK,
  1791. };
  1792. /* - SCIF Clock ------------------------------------------------------------- */
  1793. static const unsigned int scif_clk_a_pins[] = {
  1794. /* SCIF_CLK */
  1795. RCAR_GP_PIN(1, 22),
  1796. };
  1797. static const unsigned int scif_clk_a_mux[] = {
  1798. SCIF_CLK_A_MARK,
  1799. };
  1800. static const unsigned int scif_clk_b_pins[] = {
  1801. /* SCIF_CLK */
  1802. RCAR_GP_PIN(3, 29),
  1803. };
  1804. static const unsigned int scif_clk_b_mux[] = {
  1805. SCIF_CLK_B_MARK,
  1806. };
  1807. /* - SDHI0 ------------------------------------------------------------------ */
  1808. static const unsigned int sdhi0_data_pins[] = {
  1809. /* D[0:3] */
  1810. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  1811. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  1812. };
  1813. static const unsigned int sdhi0_data_mux[] = {
  1814. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  1815. };
  1816. static const unsigned int sdhi0_ctrl_pins[] = {
  1817. /* CLK, CMD */
  1818. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1819. };
  1820. static const unsigned int sdhi0_ctrl_mux[] = {
  1821. SD0_CLK_MARK, SD0_CMD_MARK,
  1822. };
  1823. static const unsigned int sdhi0_cd_pins[] = {
  1824. /* CD */
  1825. RCAR_GP_PIN(0, 11),
  1826. };
  1827. static const unsigned int sdhi0_cd_mux[] = {
  1828. SD0_CD_MARK,
  1829. };
  1830. static const unsigned int sdhi0_wp_pins[] = {
  1831. /* WP */
  1832. RCAR_GP_PIN(0, 12),
  1833. };
  1834. static const unsigned int sdhi0_wp_mux[] = {
  1835. SD0_WP_MARK,
  1836. };
  1837. /* - SDHI1 ------------------------------------------------------------------ */
  1838. static const unsigned int sdhi1_cd_pins[] = {
  1839. /* CD */
  1840. RCAR_GP_PIN(0, 19),
  1841. };
  1842. static const unsigned int sdhi1_cd_mux[] = {
  1843. SD1_CD_MARK,
  1844. };
  1845. static const unsigned int sdhi1_wp_pins[] = {
  1846. /* WP */
  1847. RCAR_GP_PIN(0, 20),
  1848. };
  1849. static const unsigned int sdhi1_wp_mux[] = {
  1850. SD1_WP_MARK,
  1851. };
  1852. /* - SDHI2 ------------------------------------------------------------------ */
  1853. static const unsigned int sdhi2_data_pins[] = {
  1854. /* D[0:3] */
  1855. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  1856. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
  1857. };
  1858. static const unsigned int sdhi2_data_mux[] = {
  1859. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  1860. };
  1861. static const unsigned int sdhi2_ctrl_pins[] = {
  1862. /* CLK, CMD */
  1863. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  1864. };
  1865. static const unsigned int sdhi2_ctrl_mux[] = {
  1866. SD2_CLK_MARK, SD2_CMD_MARK,
  1867. };
  1868. static const unsigned int sdhi2_cd_pins[] = {
  1869. /* CD */
  1870. RCAR_GP_PIN(4, 20),
  1871. };
  1872. static const unsigned int sdhi2_cd_mux[] = {
  1873. SD2_CD_MARK,
  1874. };
  1875. static const unsigned int sdhi2_wp_pins[] = {
  1876. /* WP */
  1877. RCAR_GP_PIN(4, 21),
  1878. };
  1879. static const unsigned int sdhi2_wp_mux[] = {
  1880. SD2_WP_MARK,
  1881. };
  1882. /* - USB0 ------------------------------------------------------------------- */
  1883. static const unsigned int usb0_pins[] = {
  1884. RCAR_GP_PIN(0, 0), /* PWEN */
  1885. RCAR_GP_PIN(0, 1), /* OVC */
  1886. };
  1887. static const unsigned int usb0_mux[] = {
  1888. USB0_PWEN_MARK,
  1889. USB0_OVC_MARK,
  1890. };
  1891. /* - USB1 ------------------------------------------------------------------- */
  1892. static const unsigned int usb1_pins[] = {
  1893. RCAR_GP_PIN(0, 2), /* PWEN */
  1894. RCAR_GP_PIN(0, 3), /* OVC */
  1895. };
  1896. static const unsigned int usb1_mux[] = {
  1897. USB1_PWEN_MARK,
  1898. USB1_OVC_MARK,
  1899. };
  1900. /* - VIN0 ------------------------------------------------------------------- */
  1901. static const unsigned int vin0_data_pins[] = {
  1902. /* B */
  1903. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  1904. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  1905. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  1906. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
  1907. /* G */
  1908. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1909. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1910. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(5, 8),
  1911. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
  1912. /* R */
  1913. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
  1914. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  1915. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  1916. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
  1917. };
  1918. static const unsigned int vin0_data_mux[] = {
  1919. /* B */
  1920. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  1921. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  1922. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  1923. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  1924. /* G */
  1925. VI0_G0_MARK, VI0_G1_MARK,
  1926. VI0_G2_MARK, VI0_G3_MARK,
  1927. VI0_G4_MARK, VI0_G5_MARK,
  1928. VI0_G6_MARK, VI0_G7_MARK,
  1929. /* R */
  1930. VI0_R0_MARK, VI0_R1_MARK,
  1931. VI0_R2_MARK, VI0_R3_MARK,
  1932. VI0_R4_MARK, VI0_R5_MARK,
  1933. VI0_R6_MARK, VI0_R7_MARK,
  1934. };
  1935. static const unsigned int vin0_data18_pins[] = {
  1936. /* B */
  1937. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  1938. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  1939. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
  1940. /* G */
  1941. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1942. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(5, 8),
  1943. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
  1944. /* R */
  1945. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  1946. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  1947. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 19),
  1948. };
  1949. static const unsigned int vin0_data18_mux[] = {
  1950. /* B */
  1951. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  1952. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  1953. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  1954. /* G */
  1955. VI0_G2_MARK, VI0_G3_MARK,
  1956. VI0_G4_MARK, VI0_G5_MARK,
  1957. VI0_G6_MARK, VI0_G7_MARK,
  1958. /* R */
  1959. VI0_R2_MARK, VI0_R3_MARK,
  1960. VI0_R4_MARK, VI0_R5_MARK,
  1961. VI0_R6_MARK, VI0_R7_MARK,
  1962. };
  1963. static const unsigned int vin0_sync_pins[] = {
  1964. RCAR_GP_PIN(5, 30), /* HSYNC */
  1965. RCAR_GP_PIN(5, 31), /* VSYNC */
  1966. };
  1967. static const unsigned int vin0_sync_mux[] = {
  1968. VI0_HSYNC_N_MARK,
  1969. VI0_VSYNC_N_MARK,
  1970. };
  1971. static const unsigned int vin0_field_pins[] = {
  1972. RCAR_GP_PIN(5, 29),
  1973. };
  1974. static const unsigned int vin0_field_mux[] = {
  1975. VI0_FIELD_MARK,
  1976. };
  1977. static const unsigned int vin0_clkenb_pins[] = {
  1978. RCAR_GP_PIN(5, 28),
  1979. };
  1980. static const unsigned int vin0_clkenb_mux[] = {
  1981. VI0_CLKENB_MARK,
  1982. };
  1983. static const unsigned int vin0_clk_pins[] = {
  1984. RCAR_GP_PIN(5, 18),
  1985. };
  1986. static const unsigned int vin0_clk_mux[] = {
  1987. VI0_CLK_MARK,
  1988. };
  1989. /* - VIN1 ------------------------------------------------------------------- */
  1990. static const unsigned int vin1_data_pins[] = {
  1991. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2),
  1992. RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4),
  1993. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  1994. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
  1995. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  1996. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  1997. };
  1998. static const unsigned int vin1_data_mux[] = {
  1999. VI1_DATA0_MARK, VI1_DATA1_MARK,
  2000. VI1_DATA2_MARK, VI1_DATA3_MARK,
  2001. VI1_DATA4_MARK, VI1_DATA5_MARK,
  2002. VI1_DATA6_MARK, VI1_DATA7_MARK,
  2003. VI1_DATA8_MARK, VI1_DATA9_MARK,
  2004. VI1_DATA10_MARK, VI1_DATA11_MARK,
  2005. };
  2006. static const unsigned int vin1_sync_pins[] = {
  2007. RCAR_GP_PIN(3, 11), /* HSYNC */
  2008. RCAR_GP_PIN(3, 12), /* VSYNC */
  2009. };
  2010. static const unsigned int vin1_sync_mux[] = {
  2011. VI1_HSYNC_N_MARK,
  2012. VI1_VSYNC_N_MARK,
  2013. };
  2014. static const unsigned int vin1_field_pins[] = {
  2015. RCAR_GP_PIN(3, 10),
  2016. };
  2017. static const unsigned int vin1_field_mux[] = {
  2018. VI1_FIELD_MARK,
  2019. };
  2020. static const unsigned int vin1_clkenb_pins[] = {
  2021. RCAR_GP_PIN(3, 9),
  2022. };
  2023. static const unsigned int vin1_clkenb_mux[] = {
  2024. VI1_CLKENB_MARK,
  2025. };
  2026. static const unsigned int vin1_clk_pins[] = {
  2027. RCAR_GP_PIN(3, 0),
  2028. };
  2029. static const unsigned int vin1_clk_mux[] = {
  2030. VI1_CLK_MARK,
  2031. };
  2032. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2033. SH_PFC_PIN_GROUP(avb_col),
  2034. SH_PFC_PIN_GROUP(avb_crs),
  2035. SH_PFC_PIN_GROUP(avb_link),
  2036. SH_PFC_PIN_GROUP(avb_magic),
  2037. SH_PFC_PIN_GROUP(avb_phy_int),
  2038. SH_PFC_PIN_GROUP(avb_mdio),
  2039. SH_PFC_PIN_GROUP(avb_mii_tx_rx),
  2040. SH_PFC_PIN_GROUP(avb_mii_tx_er),
  2041. SH_PFC_PIN_GROUP(avb_gmii_tx_rx),
  2042. SH_PFC_PIN_GROUP(avb_avtp_match_a),
  2043. SH_PFC_PIN_GROUP(avb_avtp_capture_a),
  2044. SH_PFC_PIN_GROUP(avb_avtp_match_b),
  2045. SH_PFC_PIN_GROUP(avb_avtp_capture_b),
  2046. SH_PFC_PIN_GROUP(du0_rgb666),
  2047. SH_PFC_PIN_GROUP(du0_rgb888),
  2048. SH_PFC_PIN_GROUP(du0_clk0_out),
  2049. SH_PFC_PIN_GROUP(du0_clk1_out),
  2050. SH_PFC_PIN_GROUP(du0_clk_in),
  2051. SH_PFC_PIN_GROUP(du0_sync),
  2052. SH_PFC_PIN_GROUP(du0_oddf),
  2053. SH_PFC_PIN_GROUP(du0_cde),
  2054. SH_PFC_PIN_GROUP(du0_disp),
  2055. SH_PFC_PIN_GROUP(du1_rgb666),
  2056. SH_PFC_PIN_GROUP(du1_rgb888),
  2057. SH_PFC_PIN_GROUP(du1_clk0_out),
  2058. SH_PFC_PIN_GROUP(du1_clk1_out),
  2059. SH_PFC_PIN_GROUP(du1_clk_in),
  2060. SH_PFC_PIN_GROUP(du1_sync),
  2061. SH_PFC_PIN_GROUP(du1_oddf),
  2062. SH_PFC_PIN_GROUP(du1_cde),
  2063. SH_PFC_PIN_GROUP(du1_disp),
  2064. SH_PFC_PIN_GROUP(i2c0_a),
  2065. SH_PFC_PIN_GROUP(i2c0_b),
  2066. SH_PFC_PIN_GROUP(i2c0_c),
  2067. SH_PFC_PIN_GROUP(i2c0_d),
  2068. SH_PFC_PIN_GROUP(i2c0_e),
  2069. SH_PFC_PIN_GROUP(i2c1_a),
  2070. SH_PFC_PIN_GROUP(i2c1_b),
  2071. SH_PFC_PIN_GROUP(i2c1_c),
  2072. SH_PFC_PIN_GROUP(i2c1_d),
  2073. SH_PFC_PIN_GROUP(i2c1_e),
  2074. SH_PFC_PIN_GROUP(i2c2_a),
  2075. SH_PFC_PIN_GROUP(i2c2_b),
  2076. SH_PFC_PIN_GROUP(i2c2_c),
  2077. SH_PFC_PIN_GROUP(i2c2_d),
  2078. SH_PFC_PIN_GROUP(i2c3_a),
  2079. SH_PFC_PIN_GROUP(i2c3_b),
  2080. SH_PFC_PIN_GROUP(i2c3_c),
  2081. SH_PFC_PIN_GROUP(i2c3_d),
  2082. SH_PFC_PIN_GROUP(i2c3_e),
  2083. SH_PFC_PIN_GROUP(i2c4_a),
  2084. SH_PFC_PIN_GROUP(i2c4_b),
  2085. SH_PFC_PIN_GROUP(i2c4_c),
  2086. SH_PFC_PIN_GROUP(i2c4_d),
  2087. SH_PFC_PIN_GROUP(i2c4_e),
  2088. BUS_DATA_PIN_GROUP(mmc_data, 1),
  2089. BUS_DATA_PIN_GROUP(mmc_data, 4),
  2090. BUS_DATA_PIN_GROUP(mmc_data, 8),
  2091. SH_PFC_PIN_GROUP(mmc_ctrl),
  2092. SH_PFC_PIN_GROUP(qspi0_ctrl),
  2093. BUS_DATA_PIN_GROUP(qspi0_data, 2),
  2094. BUS_DATA_PIN_GROUP(qspi0_data, 4),
  2095. SH_PFC_PIN_GROUP(qspi1_ctrl),
  2096. BUS_DATA_PIN_GROUP(qspi1_data, 2),
  2097. BUS_DATA_PIN_GROUP(qspi1_data, 4),
  2098. SH_PFC_PIN_GROUP(scif0_data_a),
  2099. SH_PFC_PIN_GROUP(scif0_data_b),
  2100. SH_PFC_PIN_GROUP(scif0_data_c),
  2101. SH_PFC_PIN_GROUP(scif0_data_d),
  2102. SH_PFC_PIN_GROUP(scif1_data_a),
  2103. SH_PFC_PIN_GROUP(scif1_clk_a),
  2104. SH_PFC_PIN_GROUP(scif1_data_b),
  2105. SH_PFC_PIN_GROUP(scif1_clk_b),
  2106. SH_PFC_PIN_GROUP(scif1_data_c),
  2107. SH_PFC_PIN_GROUP(scif1_clk_c),
  2108. SH_PFC_PIN_GROUP(scif1_data_d),
  2109. SH_PFC_PIN_GROUP(scif2_data_a),
  2110. SH_PFC_PIN_GROUP(scif2_clk_a),
  2111. SH_PFC_PIN_GROUP(scif2_data_b),
  2112. SH_PFC_PIN_GROUP(scif2_clk_b),
  2113. SH_PFC_PIN_GROUP(scif2_data_c),
  2114. SH_PFC_PIN_GROUP(scif3_data_a),
  2115. SH_PFC_PIN_GROUP(scif3_clk),
  2116. SH_PFC_PIN_GROUP(scif3_data_b),
  2117. SH_PFC_PIN_GROUP(scif3_data_c),
  2118. SH_PFC_PIN_GROUP(scif4_data_a),
  2119. SH_PFC_PIN_GROUP(scif4_data_b),
  2120. SH_PFC_PIN_GROUP(scif4_data_c),
  2121. SH_PFC_PIN_GROUP(scif4_data_d),
  2122. SH_PFC_PIN_GROUP(scif4_data_e),
  2123. SH_PFC_PIN_GROUP(scif5_data_a),
  2124. SH_PFC_PIN_GROUP(scif5_data_b),
  2125. SH_PFC_PIN_GROUP(scif5_data_c),
  2126. SH_PFC_PIN_GROUP(scif5_data_d),
  2127. SH_PFC_PIN_GROUP(scif5_data_e),
  2128. SH_PFC_PIN_GROUP(scif5_data_f),
  2129. SH_PFC_PIN_GROUP(scif_clk_a),
  2130. SH_PFC_PIN_GROUP(scif_clk_b),
  2131. BUS_DATA_PIN_GROUP(sdhi0_data, 1),
  2132. BUS_DATA_PIN_GROUP(sdhi0_data, 4),
  2133. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2134. SH_PFC_PIN_GROUP(sdhi0_cd),
  2135. SH_PFC_PIN_GROUP(sdhi0_wp),
  2136. SH_PFC_PIN_GROUP_SUBSET(sdhi1_data1, mmc_data, 0, 1),
  2137. SH_PFC_PIN_GROUP_SUBSET(sdhi1_data4, mmc_data, 0, 4),
  2138. SH_PFC_PIN_GROUP_ALIAS(sdhi1_ctrl, mmc_ctrl),
  2139. SH_PFC_PIN_GROUP(sdhi1_cd),
  2140. SH_PFC_PIN_GROUP(sdhi1_wp),
  2141. BUS_DATA_PIN_GROUP(sdhi2_data, 1),
  2142. BUS_DATA_PIN_GROUP(sdhi2_data, 4),
  2143. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2144. SH_PFC_PIN_GROUP(sdhi2_cd),
  2145. SH_PFC_PIN_GROUP(sdhi2_wp),
  2146. SH_PFC_PIN_GROUP(usb0),
  2147. SH_PFC_PIN_GROUP(usb1),
  2148. BUS_DATA_PIN_GROUP(vin0_data, 24),
  2149. BUS_DATA_PIN_GROUP(vin0_data, 20),
  2150. SH_PFC_PIN_GROUP(vin0_data18),
  2151. BUS_DATA_PIN_GROUP(vin0_data, 16),
  2152. BUS_DATA_PIN_GROUP(vin0_data, 12),
  2153. BUS_DATA_PIN_GROUP(vin0_data, 10),
  2154. BUS_DATA_PIN_GROUP(vin0_data, 8),
  2155. SH_PFC_PIN_GROUP(vin0_sync),
  2156. SH_PFC_PIN_GROUP(vin0_field),
  2157. SH_PFC_PIN_GROUP(vin0_clkenb),
  2158. SH_PFC_PIN_GROUP(vin0_clk),
  2159. BUS_DATA_PIN_GROUP(vin1_data, 12),
  2160. BUS_DATA_PIN_GROUP(vin1_data, 10),
  2161. BUS_DATA_PIN_GROUP(vin1_data, 8),
  2162. SH_PFC_PIN_GROUP(vin1_sync),
  2163. SH_PFC_PIN_GROUP(vin1_field),
  2164. SH_PFC_PIN_GROUP(vin1_clkenb),
  2165. SH_PFC_PIN_GROUP(vin1_clk),
  2166. };
  2167. static const char * const avb_groups[] = {
  2168. "avb_col",
  2169. "avb_crs",
  2170. "avb_link",
  2171. "avb_magic",
  2172. "avb_phy_int",
  2173. "avb_mdio",
  2174. "avb_mii_tx_rx",
  2175. "avb_mii_tx_er",
  2176. "avb_gmii_tx_rx",
  2177. "avb_avtp_match_a",
  2178. "avb_avtp_capture_a",
  2179. "avb_avtp_match_b",
  2180. "avb_avtp_capture_b",
  2181. };
  2182. static const char * const du0_groups[] = {
  2183. "du0_rgb666",
  2184. "du0_rgb888",
  2185. "du0_clk0_out",
  2186. "du0_clk1_out",
  2187. "du0_clk_in",
  2188. "du0_sync",
  2189. "du0_oddf",
  2190. "du0_cde",
  2191. "du0_disp",
  2192. };
  2193. static const char * const du1_groups[] = {
  2194. "du1_rgb666",
  2195. "du1_rgb888",
  2196. "du1_clk0_out",
  2197. "du1_clk1_out",
  2198. "du1_clk_in",
  2199. "du1_sync",
  2200. "du1_oddf",
  2201. "du1_cde",
  2202. "du1_disp",
  2203. };
  2204. static const char * const i2c0_groups[] = {
  2205. "i2c0_a",
  2206. "i2c0_b",
  2207. "i2c0_c",
  2208. "i2c0_d",
  2209. "i2c0_e",
  2210. };
  2211. static const char * const i2c1_groups[] = {
  2212. "i2c1_a",
  2213. "i2c1_b",
  2214. "i2c1_c",
  2215. "i2c1_d",
  2216. "i2c1_e",
  2217. };
  2218. static const char * const i2c2_groups[] = {
  2219. "i2c2_a",
  2220. "i2c2_b",
  2221. "i2c2_c",
  2222. "i2c2_d",
  2223. };
  2224. static const char * const i2c3_groups[] = {
  2225. "i2c3_a",
  2226. "i2c3_b",
  2227. "i2c3_c",
  2228. "i2c3_d",
  2229. "i2c3_e",
  2230. };
  2231. static const char * const i2c4_groups[] = {
  2232. "i2c4_a",
  2233. "i2c4_b",
  2234. "i2c4_c",
  2235. "i2c4_d",
  2236. "i2c4_e",
  2237. };
  2238. static const char * const mmc_groups[] = {
  2239. "mmc_data1",
  2240. "mmc_data4",
  2241. "mmc_data8",
  2242. "mmc_ctrl",
  2243. };
  2244. static const char * const qspi0_groups[] = {
  2245. "qspi0_ctrl",
  2246. "qspi0_data2",
  2247. "qspi0_data4",
  2248. };
  2249. static const char * const qspi1_groups[] = {
  2250. "qspi1_ctrl",
  2251. "qspi1_data2",
  2252. "qspi1_data4",
  2253. };
  2254. static const char * const scif0_groups[] = {
  2255. "scif0_data_a",
  2256. "scif0_data_b",
  2257. "scif0_data_c",
  2258. "scif0_data_d",
  2259. };
  2260. static const char * const scif1_groups[] = {
  2261. "scif1_data_a",
  2262. "scif1_clk_a",
  2263. "scif1_data_b",
  2264. "scif1_clk_b",
  2265. "scif1_data_c",
  2266. "scif1_clk_c",
  2267. "scif1_data_d",
  2268. };
  2269. static const char * const scif2_groups[] = {
  2270. "scif2_data_a",
  2271. "scif2_clk_a",
  2272. "scif2_data_b",
  2273. "scif2_clk_b",
  2274. "scif2_data_c",
  2275. };
  2276. static const char * const scif3_groups[] = {
  2277. "scif3_data_a",
  2278. "scif3_clk",
  2279. "scif3_data_b",
  2280. "scif3_data_c",
  2281. };
  2282. static const char * const scif4_groups[] = {
  2283. "scif4_data_a",
  2284. "scif4_data_b",
  2285. "scif4_data_c",
  2286. "scif4_data_d",
  2287. "scif4_data_e",
  2288. };
  2289. static const char * const scif5_groups[] = {
  2290. "scif5_data_a",
  2291. "scif5_data_b",
  2292. "scif5_data_c",
  2293. "scif5_data_d",
  2294. "scif5_data_e",
  2295. "scif5_data_f",
  2296. };
  2297. static const char * const scif_clk_groups[] = {
  2298. "scif_clk_a",
  2299. "scif_clk_b",
  2300. };
  2301. static const char * const sdhi0_groups[] = {
  2302. "sdhi0_data1",
  2303. "sdhi0_data4",
  2304. "sdhi0_ctrl",
  2305. "sdhi0_cd",
  2306. "sdhi0_wp",
  2307. };
  2308. static const char * const sdhi1_groups[] = {
  2309. "sdhi1_data1",
  2310. "sdhi1_data4",
  2311. "sdhi1_ctrl",
  2312. "sdhi1_cd",
  2313. "sdhi1_wp",
  2314. };
  2315. static const char * const sdhi2_groups[] = {
  2316. "sdhi2_data1",
  2317. "sdhi2_data4",
  2318. "sdhi2_ctrl",
  2319. "sdhi2_cd",
  2320. "sdhi2_wp",
  2321. };
  2322. static const char * const usb0_groups[] = {
  2323. "usb0",
  2324. };
  2325. static const char * const usb1_groups[] = {
  2326. "usb1",
  2327. };
  2328. static const char * const vin0_groups[] = {
  2329. "vin0_data24",
  2330. "vin0_data20",
  2331. "vin0_data18",
  2332. "vin0_data16",
  2333. "vin0_data12",
  2334. "vin0_data10",
  2335. "vin0_data8",
  2336. "vin0_sync",
  2337. "vin0_field",
  2338. "vin0_clkenb",
  2339. "vin0_clk",
  2340. };
  2341. static const char * const vin1_groups[] = {
  2342. "vin1_data12",
  2343. "vin1_data10",
  2344. "vin1_data8",
  2345. "vin1_sync",
  2346. "vin1_field",
  2347. "vin1_clkenb",
  2348. "vin1_clk",
  2349. };
  2350. static const struct sh_pfc_function pinmux_functions[] = {
  2351. SH_PFC_FUNCTION(avb),
  2352. SH_PFC_FUNCTION(du0),
  2353. SH_PFC_FUNCTION(du1),
  2354. SH_PFC_FUNCTION(i2c0),
  2355. SH_PFC_FUNCTION(i2c1),
  2356. SH_PFC_FUNCTION(i2c2),
  2357. SH_PFC_FUNCTION(i2c3),
  2358. SH_PFC_FUNCTION(i2c4),
  2359. SH_PFC_FUNCTION(mmc),
  2360. SH_PFC_FUNCTION(qspi0),
  2361. SH_PFC_FUNCTION(qspi1),
  2362. SH_PFC_FUNCTION(scif0),
  2363. SH_PFC_FUNCTION(scif1),
  2364. SH_PFC_FUNCTION(scif2),
  2365. SH_PFC_FUNCTION(scif3),
  2366. SH_PFC_FUNCTION(scif4),
  2367. SH_PFC_FUNCTION(scif5),
  2368. SH_PFC_FUNCTION(scif_clk),
  2369. SH_PFC_FUNCTION(sdhi0),
  2370. SH_PFC_FUNCTION(sdhi1),
  2371. SH_PFC_FUNCTION(sdhi2),
  2372. SH_PFC_FUNCTION(usb0),
  2373. SH_PFC_FUNCTION(usb1),
  2374. SH_PFC_FUNCTION(vin0),
  2375. SH_PFC_FUNCTION(vin1),
  2376. };
  2377. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2378. { PINMUX_CFG_REG_VAR("GPSR0", 0xE6060004, 32,
  2379. GROUP(-9, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2380. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2381. GROUP(
  2382. /* GP0_31_23 RESERVED */
  2383. GP_0_22_FN, FN_MMC0_D7,
  2384. GP_0_21_FN, FN_MMC0_D6,
  2385. GP_0_20_FN, FN_IP1_7_4,
  2386. GP_0_19_FN, FN_IP1_3_0,
  2387. GP_0_18_FN, FN_MMC0_D3_SDHI1_D3,
  2388. GP_0_17_FN, FN_MMC0_D2_SDHI1_D2,
  2389. GP_0_16_FN, FN_MMC0_D1_SDHI1_D1,
  2390. GP_0_15_FN, FN_MMC0_D0_SDHI1_D0,
  2391. GP_0_14_FN, FN_MMC0_CMD_SDHI1_CMD,
  2392. GP_0_13_FN, FN_MMC0_CLK_SDHI1_CLK,
  2393. GP_0_12_FN, FN_IP0_31_28,
  2394. GP_0_11_FN, FN_IP0_27_24,
  2395. GP_0_10_FN, FN_IP0_23_20,
  2396. GP_0_9_FN, FN_IP0_19_16,
  2397. GP_0_8_FN, FN_IP0_15_12,
  2398. GP_0_7_FN, FN_IP0_11_8,
  2399. GP_0_6_FN, FN_IP0_7_4,
  2400. GP_0_5_FN, FN_IP0_3_0,
  2401. GP_0_4_FN, FN_CLKOUT,
  2402. GP_0_3_FN, FN_USB1_OVC,
  2403. GP_0_2_FN, FN_USB1_PWEN,
  2404. GP_0_1_FN, FN_USB0_OVC,
  2405. GP_0_0_FN, FN_USB0_PWEN, ))
  2406. },
  2407. { PINMUX_CFG_REG_VAR("GPSR1", 0xE6060008, 32,
  2408. GROUP(-9, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2409. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2410. GROUP(
  2411. /* GP1_31_23 RESERVED */
  2412. GP_1_22_FN, FN_IP4_3_0,
  2413. GP_1_21_FN, FN_IP3_31_28,
  2414. GP_1_20_FN, FN_IP3_27_24,
  2415. GP_1_19_FN, FN_IP3_23_20,
  2416. GP_1_18_FN, FN_IP3_19_16,
  2417. GP_1_17_FN, FN_IP3_15_12,
  2418. GP_1_16_FN, FN_IP3_11_8,
  2419. GP_1_15_FN, FN_IP3_7_4,
  2420. GP_1_14_FN, FN_IP3_3_0,
  2421. GP_1_13_FN, FN_IP2_31_28,
  2422. GP_1_12_FN, FN_IP2_27_24,
  2423. GP_1_11_FN, FN_IP2_23_20,
  2424. GP_1_10_FN, FN_IP2_19_16,
  2425. GP_1_9_FN, FN_IP2_15_12,
  2426. GP_1_8_FN, FN_IP2_11_8,
  2427. GP_1_7_FN, FN_IP2_7_4,
  2428. GP_1_6_FN, FN_IP2_3_0,
  2429. GP_1_5_FN, FN_IP1_31_28,
  2430. GP_1_4_FN, FN_IP1_27_24,
  2431. GP_1_3_FN, FN_IP1_23_20,
  2432. GP_1_2_FN, FN_IP1_19_16,
  2433. GP_1_1_FN, FN_IP1_15_12,
  2434. GP_1_0_FN, FN_IP1_11_8, ))
  2435. },
  2436. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
  2437. GP_2_31_FN, FN_IP8_3_0,
  2438. GP_2_30_FN, FN_IP7_31_28,
  2439. GP_2_29_FN, FN_IP7_27_24,
  2440. GP_2_28_FN, FN_IP7_23_20,
  2441. GP_2_27_FN, FN_IP7_19_16,
  2442. GP_2_26_FN, FN_IP7_15_12,
  2443. GP_2_25_FN, FN_IP7_11_8,
  2444. GP_2_24_FN, FN_IP7_7_4,
  2445. GP_2_23_FN, FN_IP7_3_0,
  2446. GP_2_22_FN, FN_IP6_31_28,
  2447. GP_2_21_FN, FN_IP6_27_24,
  2448. GP_2_20_FN, FN_IP6_23_20,
  2449. GP_2_19_FN, FN_IP6_19_16,
  2450. GP_2_18_FN, FN_IP6_15_12,
  2451. GP_2_17_FN, FN_IP6_11_8,
  2452. GP_2_16_FN, FN_IP6_7_4,
  2453. GP_2_15_FN, FN_IP6_3_0,
  2454. GP_2_14_FN, FN_IP5_31_28,
  2455. GP_2_13_FN, FN_IP5_27_24,
  2456. GP_2_12_FN, FN_IP5_23_20,
  2457. GP_2_11_FN, FN_IP5_19_16,
  2458. GP_2_10_FN, FN_IP5_15_12,
  2459. GP_2_9_FN, FN_IP5_11_8,
  2460. GP_2_8_FN, FN_IP5_7_4,
  2461. GP_2_7_FN, FN_IP5_3_0,
  2462. GP_2_6_FN, FN_IP4_31_28,
  2463. GP_2_5_FN, FN_IP4_27_24,
  2464. GP_2_4_FN, FN_IP4_23_20,
  2465. GP_2_3_FN, FN_IP4_19_16,
  2466. GP_2_2_FN, FN_IP4_15_12,
  2467. GP_2_1_FN, FN_IP4_11_8,
  2468. GP_2_0_FN, FN_IP4_7_4, ))
  2469. },
  2470. { PINMUX_CFG_REG_VAR("GPSR3", 0xE6060010, 32,
  2471. GROUP(-2, 1, 1, -10, 1, 1, 1, 1, 1, 1, 1, 1,
  2472. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  2473. GROUP(
  2474. /* GP3_31_30 RESERVED */
  2475. GP_3_29_FN, FN_IP10_19_16,
  2476. GP_3_28_FN, FN_IP10_15_12,
  2477. GP_3_27_FN, FN_IP10_11_8,
  2478. /* GP3_26_17 RESERVED */
  2479. GP_3_16_FN, FN_IP10_7_4,
  2480. GP_3_15_FN, FN_IP10_3_0,
  2481. GP_3_14_FN, FN_IP9_31_28,
  2482. GP_3_13_FN, FN_IP9_27_24,
  2483. GP_3_12_FN, FN_IP9_23_20,
  2484. GP_3_11_FN, FN_IP9_19_16,
  2485. GP_3_10_FN, FN_IP9_15_12,
  2486. GP_3_9_FN, FN_IP9_11_8,
  2487. GP_3_8_FN, FN_IP9_7_4,
  2488. GP_3_7_FN, FN_IP9_3_0,
  2489. GP_3_6_FN, FN_IP8_31_28,
  2490. GP_3_5_FN, FN_IP8_27_24,
  2491. GP_3_4_FN, FN_IP8_23_20,
  2492. GP_3_3_FN, FN_IP8_19_16,
  2493. GP_3_2_FN, FN_IP8_15_12,
  2494. GP_3_1_FN, FN_IP8_11_8,
  2495. GP_3_0_FN, FN_IP8_7_4, ))
  2496. },
  2497. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
  2498. 0, 0,
  2499. 0, 0,
  2500. 0, 0,
  2501. 0, 0,
  2502. 0, 0,
  2503. 0, 0,
  2504. GP_4_25_FN, FN_IP13_27_24,
  2505. GP_4_24_FN, FN_IP13_23_20,
  2506. GP_4_23_FN, FN_IP13_19_16,
  2507. GP_4_22_FN, FN_IP13_15_12,
  2508. GP_4_21_FN, FN_IP13_11_8,
  2509. GP_4_20_FN, FN_IP13_7_4,
  2510. GP_4_19_FN, FN_IP13_3_0,
  2511. GP_4_18_FN, FN_IP12_31_28,
  2512. GP_4_17_FN, FN_IP12_27_24,
  2513. GP_4_16_FN, FN_IP12_23_20,
  2514. GP_4_15_FN, FN_IP12_19_16,
  2515. GP_4_14_FN, FN_IP12_15_12,
  2516. GP_4_13_FN, FN_IP12_11_8,
  2517. GP_4_12_FN, FN_IP12_7_4,
  2518. GP_4_11_FN, FN_IP12_3_0,
  2519. GP_4_10_FN, FN_IP11_31_28,
  2520. GP_4_9_FN, FN_IP11_27_24,
  2521. GP_4_8_FN, FN_IP11_23_20,
  2522. GP_4_7_FN, FN_IP11_19_16,
  2523. GP_4_6_FN, FN_IP11_15_12,
  2524. GP_4_5_FN, FN_IP11_11_8,
  2525. GP_4_4_FN, FN_IP11_7_4,
  2526. GP_4_3_FN, FN_IP11_3_0,
  2527. GP_4_2_FN, FN_IP10_31_28,
  2528. GP_4_1_FN, FN_IP10_27_24,
  2529. GP_4_0_FN, FN_IP10_23_20, ))
  2530. },
  2531. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
  2532. GP_5_31_FN, FN_IP17_27_24,
  2533. GP_5_30_FN, FN_IP17_23_20,
  2534. GP_5_29_FN, FN_IP17_19_16,
  2535. GP_5_28_FN, FN_IP17_15_12,
  2536. GP_5_27_FN, FN_IP17_11_8,
  2537. GP_5_26_FN, FN_IP17_7_4,
  2538. GP_5_25_FN, FN_IP17_3_0,
  2539. GP_5_24_FN, FN_IP16_31_28,
  2540. GP_5_23_FN, FN_IP16_27_24,
  2541. GP_5_22_FN, FN_IP16_23_20,
  2542. GP_5_21_FN, FN_IP16_19_16,
  2543. GP_5_20_FN, FN_IP16_15_12,
  2544. GP_5_19_FN, FN_IP16_11_8,
  2545. GP_5_18_FN, FN_IP16_7_4,
  2546. GP_5_17_FN, FN_IP16_3_0,
  2547. GP_5_16_FN, FN_IP15_31_28,
  2548. GP_5_15_FN, FN_IP15_27_24,
  2549. GP_5_14_FN, FN_IP15_23_20,
  2550. GP_5_13_FN, FN_IP15_19_16,
  2551. GP_5_12_FN, FN_IP15_15_12,
  2552. GP_5_11_FN, FN_IP15_11_8,
  2553. GP_5_10_FN, FN_IP15_7_4,
  2554. GP_5_9_FN, FN_IP15_3_0,
  2555. GP_5_8_FN, FN_IP14_31_28,
  2556. GP_5_7_FN, FN_IP14_27_24,
  2557. GP_5_6_FN, FN_IP14_23_20,
  2558. GP_5_5_FN, FN_IP14_19_16,
  2559. GP_5_4_FN, FN_IP14_15_12,
  2560. GP_5_3_FN, FN_IP14_11_8,
  2561. GP_5_2_FN, FN_IP14_7_4,
  2562. GP_5_1_FN, FN_IP14_3_0,
  2563. GP_5_0_FN, FN_IP13_31_28, ))
  2564. },
  2565. { PINMUX_CFG_REG("IPSR0", 0xE6060040, 32, 4, GROUP(
  2566. /* IP0_31_28 [4] */
  2567. FN_SD0_WP, FN_IRQ7, FN_CAN0_TX_A, 0, 0, 0, 0, 0,
  2568. 0, 0, 0, 0, 0, 0, 0, 0,
  2569. /* IP0_27_24 [4] */
  2570. FN_SD0_CD, 0, FN_CAN0_RX_A, 0, 0, 0, 0, 0,
  2571. 0, 0, 0, 0, 0, 0, 0, 0,
  2572. /* IP0_23_20 [4] */
  2573. FN_SD0_DAT3, 0, 0, FN_SSI_SDATA0_B, FN_TX5_E, 0, 0, 0,
  2574. 0, 0, 0, 0, 0, 0, 0, 0,
  2575. /* IP0_19_16 [4] */
  2576. FN_SD0_DAT2, 0, 0, FN_SSI_WS0129_B, FN_RX5_E, 0, 0, 0,
  2577. 0, 0, 0, 0, 0, 0, 0, 0,
  2578. /* IP0_15_12 [4] */
  2579. FN_SD0_DAT1, 0, 0, FN_SSI_SCK0129_B, FN_TX4_E, 0, 0, 0,
  2580. 0, 0, 0, 0, 0, 0, 0, 0,
  2581. /* IP0_11_8 [4] */
  2582. FN_SD0_DAT0, 0, 0, FN_SSI_SDATA1_C, FN_RX4_E, 0, 0, 0,
  2583. 0, 0, 0, 0, 0, 0, 0, 0,
  2584. /* IP0_7_4 [4] */
  2585. FN_SD0_CMD, 0, 0, FN_SSI_WS1_C, FN_TX3_C, 0, 0, 0,
  2586. 0, 0, 0, 0, 0, 0, 0, 0,
  2587. /* IP0_3_0 [4] */
  2588. FN_SD0_CLK, 0, 0, FN_SSI_SCK1_C, FN_RX3_C, 0, 0, 0,
  2589. 0, 0, 0, 0, 0, 0, 0, 0, ))
  2590. },
  2591. { PINMUX_CFG_REG("IPSR1", 0xE6060044, 32, 4, GROUP(
  2592. /* IP1_31_28 [4] */
  2593. FN_D5, FN_HRX2, FN_SCL1_B, FN_PWM2_C, FN_TCLK2_B, 0, 0, 0,
  2594. 0, 0, 0, 0, 0, 0, 0, 0,
  2595. /* IP1_27_24 [4] */
  2596. FN_D4, 0, FN_IRQ3, FN_TCLK1_A, FN_PWM6_C, 0, 0, 0,
  2597. 0, 0, 0, 0, 0, 0, 0, 0,
  2598. /* IP1_23_20 [4] */
  2599. FN_D3, 0, FN_TX4_B, FN_SDA0_D, FN_PWM0_A,
  2600. FN_MSIOF2_SYNC_C, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2601. /* IP1_19_16 [4] */
  2602. FN_D2, 0, FN_RX4_B, FN_SCL0_D, FN_PWM1_C,
  2603. FN_MSIOF2_SCK_C, FN_SSI_SCK5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2604. /* IP1_15_12 [4] */
  2605. FN_D1, 0, FN_SDA3_B, FN_TX5_B, 0, FN_MSIOF2_TXD_C,
  2606. FN_SSI_WS5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2607. /* IP1_11_8 [4] */
  2608. FN_D0, 0, FN_SCL3_B, FN_RX5_B, FN_IRQ4,
  2609. FN_MSIOF2_RXD_C, FN_SSI_SDATA5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2610. /* IP1_7_4 [4] */
  2611. FN_MMC0_D5, FN_SD1_WP, 0, 0, 0, 0, 0, 0,
  2612. 0, 0, 0, 0, 0, 0, 0, 0,
  2613. /* IP1_3_0 [4] */
  2614. FN_MMC0_D4, FN_SD1_CD, 0, 0, 0, 0, 0, 0,
  2615. 0, 0, 0, 0, 0, 0, 0, 0, ))
  2616. },
  2617. { PINMUX_CFG_REG("IPSR2", 0xE6060048, 32, 4, GROUP(
  2618. /* IP2_31_28 [4] */
  2619. FN_D13, FN_MSIOF2_SYNC_A, 0, FN_RX4_C, 0, 0, 0, 0, 0,
  2620. 0, 0, 0, 0, 0, 0, 0,
  2621. /* IP2_27_24 [4] */
  2622. FN_D12, FN_MSIOF2_SCK_A, FN_HSCK0, 0, FN_CAN_CLK_C,
  2623. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2624. /* IP2_23_20 [4] */
  2625. FN_D11, FN_MSIOF2_TXD_A, FN_HTX0_B, 0, 0, 0, 0, 0, 0,
  2626. 0, 0, 0, 0, 0, 0, 0,
  2627. /* IP2_19_16 [4] */
  2628. FN_D10, FN_MSIOF2_RXD_A, FN_HRX0_B, 0, 0, 0, 0, 0, 0,
  2629. 0, 0, 0, 0, 0, 0, 0,
  2630. /* IP2_15_12 [4] */
  2631. FN_D9, FN_HRTS2_N, FN_TX1_C, FN_SDA1_D, 0, 0, 0,
  2632. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2633. /* IP2_11_8 [4] */
  2634. FN_D8, FN_HCTS2_N, FN_RX1_C, FN_SCL1_D, FN_PWM3_C, 0,
  2635. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2636. /* IP2_7_4 [4] */
  2637. FN_D7, FN_HSCK2, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
  2638. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2639. /* IP2_3_0 [4] */
  2640. FN_D6, FN_HTX2, FN_SDA1_B, FN_PWM4_C, 0, 0, 0, 0,
  2641. 0, 0, 0, 0, 0, 0, 0, 0, ))
  2642. },
  2643. { PINMUX_CFG_REG("IPSR3", 0xE606004C, 32, 4, GROUP(
  2644. /* IP3_31_28 [4] */
  2645. FN_QSPI0_SSL, FN_WE1_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2646. 0, 0,
  2647. /* IP3_27_24 [4] */
  2648. FN_QSPI0_IO3, FN_RD_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2649. 0, 0,
  2650. /* IP3_23_20 [4] */
  2651. FN_QSPI0_IO2, FN_CS0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2652. 0, 0,
  2653. /* IP3_19_16 [4] */
  2654. FN_QSPI0_MISO_QSPI0_IO1, FN_RD_WR_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2655. 0, 0, 0, 0,
  2656. /* IP3_15_12 [4] */
  2657. FN_QSPI0_MOSI_QSPI0_IO0, FN_BS_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2658. 0, 0, 0,
  2659. /* IP3_11_8 [4] */
  2660. FN_QSPI0_SPCLK, FN_WE0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2661. 0, 0,
  2662. /* IP3_7_4 [4] */
  2663. FN_D15, FN_MSIOF2_SS2, FN_PWM4_A, 0, FN_CAN1_TX_B, FN_IRQ2,
  2664. FN_AVB_AVTP_MATCH_A, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2665. /* IP3_3_0 [4] */
  2666. FN_D14, FN_MSIOF2_SS1, 0, FN_TX4_C, FN_CAN1_RX_B,
  2667. 0, FN_AVB_AVTP_CAPTURE_A,
  2668. 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
  2669. },
  2670. { PINMUX_CFG_REG("IPSR4", 0xE6060050, 32, 4, GROUP(
  2671. /* IP4_31_28 [4] */
  2672. FN_DU0_DR6, 0, FN_RX2_C, 0, 0, 0, FN_A6, 0,
  2673. 0, 0, 0, 0, 0, 0, 0, 0,
  2674. /* IP4_27_24 [4] */
  2675. FN_DU0_DR5, 0, FN_TX1_D, 0, FN_PWM1_B, 0, FN_A5, 0,
  2676. 0, 0, 0, 0, 0, 0, 0, 0,
  2677. /* IP4_23_20 [4] */
  2678. FN_DU0_DR4, 0, FN_RX1_D, 0, 0, 0, FN_A4, 0, 0, 0, 0,
  2679. 0, 0, 0, 0, 0,
  2680. /* IP4_19_16 [4] */
  2681. FN_DU0_DR3, 0, FN_TX0_D, FN_SDA0_E, FN_PWM0_B, 0,
  2682. FN_A3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2683. /* IP4_15_12 [4] */
  2684. FN_DU0_DR2, 0, FN_RX0_D, FN_SCL0_E, 0, 0, FN_A2, 0,
  2685. 0, 0, 0, 0, 0, 0, 0, 0,
  2686. /* IP4_11_8 [4] */
  2687. FN_DU0_DR1, 0, FN_TX5_C, FN_SDA2_D, 0, 0, FN_A1, 0,
  2688. 0, 0, 0, 0, 0, 0, 0, 0,
  2689. /* IP4_7_4 [4] */
  2690. FN_DU0_DR0, 0, FN_RX5_C, FN_SCL2_D, 0, 0, FN_A0, 0,
  2691. 0, 0, 0, 0, 0, 0, 0, 0,
  2692. /* IP4_3_0 [4] */
  2693. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK_A, 0, 0, 0, 0,
  2694. 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
  2695. },
  2696. { PINMUX_CFG_REG("IPSR5", 0xE6060054, 32, 4, GROUP(
  2697. /* IP5_31_28 [4] */
  2698. FN_DU0_DG6, 0, FN_HRX1_C, 0, 0, 0, FN_A14, 0, 0, 0,
  2699. 0, 0, 0, 0, 0, 0,
  2700. /* IP5_27_24 [4] */
  2701. FN_DU0_DG5, 0, FN_HTX0_A, 0, FN_PWM5_B, 0, FN_A13,
  2702. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2703. /* IP5_23_20 [4] */
  2704. FN_DU0_DG4, 0, FN_HRX0_A, 0, 0, 0, FN_A12, 0, 0, 0,
  2705. 0, 0, 0, 0, 0, 0,
  2706. /* IP5_19_16 [4] */
  2707. FN_DU0_DG3, 0, FN_TX4_D, 0, FN_PWM4_B, 0, FN_A11, 0,
  2708. 0, 0, 0, 0, 0, 0, 0, 0,
  2709. /* IP5_15_12 [4] */
  2710. FN_DU0_DG2, 0, FN_RX4_D, 0, 0, 0, FN_A10, 0, 0, 0,
  2711. 0, 0, 0, 0, 0, 0,
  2712. /* IP5_11_8 [4] */
  2713. FN_DU0_DG1, 0, FN_TX3_B, FN_SDA3_D, FN_PWM3_B, 0,
  2714. FN_A9, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2715. /* IP5_7_4 [4] */
  2716. FN_DU0_DG0, 0, FN_RX3_B, FN_SCL3_D, 0, 0, FN_A8, 0,
  2717. 0, 0, 0, 0, 0, 0, 0, 0,
  2718. /* IP5_3_0 [4] */
  2719. FN_DU0_DR7, 0, FN_TX2_C, 0, FN_PWM2_B, 0, FN_A7, 0,
  2720. 0, 0, 0, 0, 0, 0, 0, 0, ))
  2721. },
  2722. { PINMUX_CFG_REG("IPSR6", 0xE6060058, 32, 4, GROUP(
  2723. /* IP6_31_28 [4] */
  2724. FN_DU0_DB6, 0, 0, 0, 0, 0, FN_A22, 0, 0,
  2725. 0, 0, 0, 0, 0, 0, 0,
  2726. /* IP6_27_24 [4] */
  2727. FN_DU0_DB5, 0, FN_HRTS1_N_C, 0, 0, 0,
  2728. FN_A21, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2729. /* IP6_23_20 [4] */
  2730. FN_DU0_DB4, 0, FN_HCTS1_N_C, 0, 0, 0,
  2731. FN_A20, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2732. /* IP6_19_16 [4] */
  2733. FN_DU0_DB3, 0, FN_HRTS0_N, 0, 0, 0, FN_A19, 0, 0, 0,
  2734. 0, 0, 0, 0, 0, 0,
  2735. /* IP6_15_12 [4] */
  2736. FN_DU0_DB2, 0, FN_HCTS0_N, 0, 0, 0, FN_A18, 0, 0, 0,
  2737. 0, 0, 0, 0, 0, 0,
  2738. /* IP6_11_8 [4] */
  2739. FN_DU0_DB1, 0, 0, FN_SDA4_D, FN_CAN0_TX_C, 0, FN_A17,
  2740. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2741. /* IP6_7_4 [4] */
  2742. FN_DU0_DB0, 0, 0, FN_SCL4_D, FN_CAN0_RX_C, 0, FN_A16,
  2743. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2744. /* IP6_3_0 [4] */
  2745. FN_DU0_DG7, 0, FN_HTX1_C, 0, FN_PWM6_B, 0, FN_A15,
  2746. 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
  2747. },
  2748. { PINMUX_CFG_REG("IPSR7", 0xE606005C, 32, 4, GROUP(
  2749. /* IP7_31_28 [4] */
  2750. FN_DU0_DISP, 0, 0, 0, FN_CAN1_RX_C, 0, 0, 0, 0, 0, 0,
  2751. 0, 0, 0, 0, 0,
  2752. /* IP7_27_24 [4] */
  2753. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, 0, FN_MSIOF2_SCK_B,
  2754. 0, 0, 0, FN_DRACK0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2755. /* IP7_23_20 [4] */
  2756. FN_DU0_EXVSYNC_DU0_VSYNC, 0, FN_MSIOF2_SYNC_B, 0,
  2757. 0, 0, FN_DACK0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2758. /* IP7_19_16 [4] */
  2759. FN_DU0_EXHSYNC_DU0_HSYNC, 0, FN_MSIOF2_TXD_B, 0,
  2760. 0, 0, FN_DREQ0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2761. /* IP7_15_12 [4] */
  2762. FN_DU0_DOTCLKOUT1, 0, FN_MSIOF2_RXD_B, 0, 0, 0,
  2763. FN_CS1_N_A26, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2764. /* IP7_11_8 [4] */
  2765. FN_DU0_DOTCLKOUT0, 0, 0, 0, 0, 0, FN_A25, 0, 0, 0, 0,
  2766. 0, 0, 0, 0, 0,
  2767. /* IP7_7_4 [4] */
  2768. FN_DU0_DOTCLKIN, 0, 0, 0, 0, 0, FN_A24, 0, 0, 0,
  2769. 0, 0, 0, 0, 0, 0,
  2770. /* IP7_3_0 [4] */
  2771. FN_DU0_DB7, 0, 0, 0, 0, 0, FN_A23, 0, 0,
  2772. 0, 0, 0, 0, 0, 0, 0, ))
  2773. },
  2774. { PINMUX_CFG_REG("IPSR8", 0xE6060060, 32, 4, GROUP(
  2775. /* IP8_31_28 [4] */
  2776. FN_VI1_DATA5, 0, 0, 0, FN_AVB_RXD4, FN_ETH_LINK, 0, 0, 0, 0,
  2777. 0, 0, 0, 0, 0, 0,
  2778. /* IP8_27_24 [4] */
  2779. FN_VI1_DATA4, 0, 0, 0, FN_AVB_RXD3, FN_ETH_RX_ER, 0, 0, 0, 0,
  2780. 0, 0, 0, 0, 0, 0,
  2781. /* IP8_23_20 [4] */
  2782. FN_VI1_DATA3, 0, 0, 0, FN_AVB_RXD2, FN_ETH_MDIO, 0, 0, 0, 0,
  2783. 0, 0, 0, 0, 0, 0,
  2784. /* IP8_19_16 [4] */
  2785. FN_VI1_DATA2, 0, 0, 0, FN_AVB_RXD1, FN_ETH_RXD1, 0, 0, 0, 0,
  2786. 0, 0, 0, 0, 0, 0,
  2787. /* IP8_15_12 [4] */
  2788. FN_VI1_DATA1, 0, 0, 0, FN_AVB_RXD0, FN_ETH_RXD0, 0, 0, 0, 0,
  2789. 0, 0, 0, 0, 0, 0,
  2790. /* IP8_11_8 [4] */
  2791. FN_VI1_DATA0, 0, 0, 0, FN_AVB_RX_DV, FN_ETH_CRS_DV, 0, 0, 0,
  2792. 0, 0, 0, 0, 0, 0, 0,
  2793. /* IP8_7_4 [4] */
  2794. FN_VI1_CLK, 0, 0, 0, FN_AVB_RX_CLK, FN_ETH_REF_CLK, 0, 0, 0,
  2795. 0, 0, 0, 0, 0, 0, 0,
  2796. /* IP8_3_0 [4] */
  2797. FN_DU0_CDE, 0, 0, 0, FN_CAN1_TX_C, 0, 0, 0, 0, 0, 0, 0,
  2798. 0, 0, 0, 0, ))
  2799. },
  2800. { PINMUX_CFG_REG("IPSR9", 0xE6060064, 32, 4, GROUP(
  2801. /* IP9_31_28 [4] */
  2802. FN_VI1_DATA9, 0, 0, FN_SDA2_B, FN_AVB_TXD0, 0, 0, 0, 0, 0, 0,
  2803. 0, 0, 0, 0, 0,
  2804. /* IP9_27_24 [4] */
  2805. FN_VI1_DATA8, 0, 0, FN_SCL2_B, FN_AVB_TX_EN, 0, 0, 0, 0, 0, 0,
  2806. 0, 0, 0, 0, 0,
  2807. /* IP9_23_20 [4] */
  2808. FN_VI1_VSYNC_N, FN_TX0_B, FN_SDA0_C, FN_AUDIO_CLKOUT_B,
  2809. FN_AVB_TX_CLK, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2810. /* IP9_19_16 [4] */
  2811. FN_VI1_HSYNC_N, FN_RX0_B, FN_SCL0_C, 0, FN_AVB_GTXREFCLK,
  2812. FN_ETH_MDC, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2813. /* IP9_15_12 [4] */
  2814. FN_VI1_FIELD, FN_SDA3_A, 0, 0, FN_AVB_RX_ER, FN_ETH_TXD0, 0,
  2815. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2816. /* IP9_11_8 [4] */
  2817. FN_VI1_CLKENB, FN_SCL3_A, 0, 0, FN_AVB_RXD7, FN_ETH_MAGIC, 0,
  2818. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2819. /* IP9_7_4 [4] */
  2820. FN_VI1_DATA7, 0, 0, 0, FN_AVB_RXD6, FN_ETH_TX_EN, 0, 0, 0, 0,
  2821. 0, 0, 0, 0, 0, 0,
  2822. /* IP9_3_0 [4] */
  2823. FN_VI1_DATA6, 0, 0, 0, FN_AVB_RXD5, FN_ETH_TXD1, 0, 0, 0, 0,
  2824. 0, 0, 0, 0, 0, 0, ))
  2825. },
  2826. { PINMUX_CFG_REG("IPSR10", 0xE6060068, 32, 4, GROUP(
  2827. /* IP10_31_28 [4] */
  2828. FN_SCL1_A, FN_RX4_A, FN_PWM5_D, FN_DU1_DR0, 0, 0,
  2829. FN_SSI_SCK6_B, FN_VI0_G0, 0, 0, 0, 0, 0, 0, 0, 0,
  2830. /* IP10_27_24 [4] */
  2831. FN_SDA0_A, FN_TX0_C, FN_IRQ5, FN_CAN_CLK_A, FN_AVB_GTX_CLK,
  2832. FN_CAN1_TX_D, FN_DVC_MUTE, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2833. /* IP10_23_20 [4] */
  2834. FN_SCL0_A, FN_RX0_C, FN_PWM5_A, FN_TCLK1_B, FN_AVB_TXD6,
  2835. FN_CAN1_RX_D, FN_MSIOF0_SYNC_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2836. /* IP10_19_16 [4] */
  2837. FN_AVB_TXD5, FN_SCIF_CLK_B, FN_AUDIO_CLKC_B, 0,
  2838. FN_SSI_SDATA1_D, 0, FN_MSIOF0_SCK_B, 0, 0, 0, 0, 0, 0, 0,
  2839. 0, 0,
  2840. /* IP10_15_12 [4] */
  2841. FN_AVB_TXD4, 0, FN_AUDIO_CLKB_B, 0, FN_SSI_WS1_D, FN_TX5_F,
  2842. FN_MSIOF0_TXD_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2843. /* IP10_11_8 [4] */
  2844. FN_AVB_TXD3, 0, FN_AUDIO_CLKA_B, 0, FN_SSI_SCK1_D, FN_RX5_F,
  2845. FN_MSIOF0_RXD_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2846. /* IP10_7_4 [4] */
  2847. FN_VI1_DATA11, 0, 0, FN_CAN0_TX_B, FN_AVB_TXD2, 0, 0, 0, 0,
  2848. 0, 0, 0, 0, 0, 0, 0,
  2849. /* IP10_3_0 [4] */
  2850. FN_VI1_DATA10, 0, 0, FN_CAN0_RX_B, FN_AVB_TXD1, 0, 0, 0, 0,
  2851. 0, 0, 0, 0, 0, 0, 0, ))
  2852. },
  2853. { PINMUX_CFG_REG("IPSR11", 0xE606006C, 32, 4, GROUP(
  2854. /* IP11_31_28 [4] */
  2855. FN_HRX1_A, FN_SCL4_A, FN_PWM6_A, FN_DU1_DG0, FN_RX0_A, 0, 0,
  2856. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2857. /* IP11_27_24 [4] */
  2858. FN_MSIOF0_SS2_A, 0, 0, FN_DU1_DR7, 0,
  2859. FN_QSPI1_SSL, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2860. /* IP11_23_20 [4] */
  2861. FN_MSIOF0_SS1_A, 0, 0, FN_DU1_DR6, 0,
  2862. FN_QSPI1_IO3, FN_SSI_SDATA8_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2863. /* IP11_19_16 [4] */
  2864. FN_MSIOF0_SYNC_A, FN_PWM1_A, 0, FN_DU1_DR5,
  2865. 0, FN_QSPI1_IO2, FN_SSI_SDATA7_B, 0, 0, 0, 0, 0,
  2866. 0, 0, 0, 0,
  2867. /* IP11_15_12 [4] */
  2868. FN_MSIOF0_SCK_A, FN_IRQ0, 0, FN_DU1_DR4,
  2869. 0, FN_QSPI1_SPCLK, FN_SSI_SCK78_B, FN_VI0_G4,
  2870. 0, 0, 0, 0, 0, 0, 0, 0,
  2871. /* IP11_11_8 [4] */
  2872. FN_MSIOF0_TXD_A, FN_TX5_A, FN_SDA2_C, FN_DU1_DR3, 0,
  2873. FN_QSPI1_MISO_QSPI1_IO1, FN_SSI_WS78_B, FN_VI0_G3,
  2874. 0, 0, 0, 0, 0, 0, 0, 0,
  2875. /* IP11_7_4 [4] */
  2876. FN_MSIOF0_RXD_A, FN_RX5_A, FN_SCL2_C, FN_DU1_DR2, 0,
  2877. FN_QSPI1_MOSI_QSPI1_IO0, FN_SSI_SDATA6_B, FN_VI0_G2,
  2878. 0, 0, 0, 0, 0, 0, 0, 0,
  2879. /* IP11_3_0 [4] */
  2880. FN_SDA1_A, FN_TX4_A, 0, FN_DU1_DR1, 0, 0, FN_SSI_WS6_B,
  2881. FN_VI0_G1, 0, 0, 0, 0, 0, 0, 0, 0, ))
  2882. },
  2883. { PINMUX_CFG_REG("IPSR12", 0xE6060070, 32, 4, GROUP(
  2884. /* IP12_31_28 [4] */
  2885. FN_SD2_DAT2, FN_RX2_A, 0, FN_DU1_DB0, FN_SSI_SDATA2_B, 0, 0,
  2886. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2887. /* IP12_27_24 [4] */
  2888. FN_SD2_DAT1, FN_TX1_A, FN_SDA1_E, FN_DU1_DG7, FN_SSI_WS2_B,
  2889. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2890. /* IP12_23_20 [4] */
  2891. FN_SD2_DAT0, FN_RX1_A, FN_SCL1_E, FN_DU1_DG6,
  2892. FN_SSI_SDATA1_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2893. /* IP12_19_16 [4] */
  2894. FN_SD2_CMD, FN_SCIF1_SCK_A, FN_TCLK2_A, FN_DU1_DG5,
  2895. FN_SSI_SCK2_B, FN_PWM3_A, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2896. /* IP12_15_12 [4] */
  2897. FN_SD2_CLK, FN_HSCK1, 0, FN_DU1_DG4, FN_SSI_SCK1_B, 0, 0, 0,
  2898. 0, 0, 0, 0, 0, 0, 0, 0,
  2899. /* IP12_11_8 [4] */
  2900. FN_HRTS1_N_A, 0, 0, FN_DU1_DG3, FN_SSI_WS1_B, FN_IRQ1, 0, 0,
  2901. 0, 0, 0, 0, 0, 0, 0, 0,
  2902. /* IP12_7_4 [4] */
  2903. FN_HCTS1_N_A, FN_PWM2_A, 0, FN_DU1_DG2, FN_REMOCON_B,
  2904. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2905. /* IP12_3_0 [4] */
  2906. FN_HTX1_A, FN_SDA4_A, 0, FN_DU1_DG1, FN_TX0_A, 0, 0, 0, 0, 0,
  2907. 0, 0, 0, 0, 0, 0, ))
  2908. },
  2909. { PINMUX_CFG_REG("IPSR13", 0xE6060074, 32, 4, GROUP(
  2910. /* IP13_31_28 [4] */
  2911. FN_SSI_SCK5_A, 0, 0, FN_DU1_DOTCLKOUT1, 0, 0, 0, 0, 0, 0, 0,
  2912. 0, 0, 0, 0, 0,
  2913. /* IP13_27_24 [4] */
  2914. FN_SDA2_A, 0, FN_MSIOF1_SYNC_B, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
  2915. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2916. /* IP13_23_20 [4] */
  2917. FN_SCL2_A, 0, FN_MSIOF1_SCK_B, FN_DU1_DB6, FN_AUDIO_CLKC_C,
  2918. FN_SSI_SCK4_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2919. /* IP13_19_16 [4] */
  2920. FN_TX3_A, FN_SDA1_C, FN_MSIOF1_TXD_B, FN_DU1_DB5,
  2921. FN_AUDIO_CLKB_C, FN_SSI_WS4_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2922. /* IP13_15_12 [4] */
  2923. FN_RX3_A, FN_SCL1_C, FN_MSIOF1_RXD_B, FN_DU1_DB4,
  2924. FN_AUDIO_CLKA_C, FN_SSI_SDATA4_B, 0, 0, 0, 0, 0, 0, 0, 0,
  2925. 0, 0,
  2926. /* IP13_11_8 [4] */
  2927. FN_SD2_WP, FN_SCIF3_SCK, 0, FN_DU1_DB3, FN_SSI_SDATA9_B, 0,
  2928. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2929. /* IP13_7_4 [4] */
  2930. FN_SD2_CD, FN_SCIF2_SCK_A, 0, FN_DU1_DB2, FN_SSI_SCK9_B, 0, 0,
  2931. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2932. /* IP13_3_0 [4] */
  2933. FN_SD2_DAT3, FN_TX2_A, 0, FN_DU1_DB1, FN_SSI_WS9_B, 0, 0, 0,
  2934. 0, 0, 0, 0, 0, 0, 0, 0, ))
  2935. },
  2936. { PINMUX_CFG_REG("IPSR14", 0xE6060078, 32, 4, GROUP(
  2937. /* IP14_31_28 [4] */
  2938. FN_SSI_SDATA7_A, 0, 0, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D,
  2939. FN_VI0_G5, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2940. /* IP14_27_24 [4] */
  2941. FN_SSI_WS78_A, 0, FN_SCL4_E, FN_DU1_CDE, 0, 0, 0, 0, 0, 0, 0,
  2942. 0, 0, 0, 0, 0,
  2943. /* IP14_23_20 [4] */
  2944. FN_SSI_SCK78_A, 0, FN_SDA4_E, FN_DU1_DISP, 0, 0, 0, 0, 0, 0,
  2945. 0, 0, 0, 0, 0, 0,
  2946. /* IP14_19_16 [4] */
  2947. FN_SSI_SDATA6_A, 0, FN_SDA4_C, FN_DU1_EXVSYNC_DU1_VSYNC, 0, 0,
  2948. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2949. /* IP14_15_12 [4] */
  2950. FN_SSI_WS6_A, 0, FN_SCL4_C, FN_DU1_EXHSYNC_DU1_HSYNC, 0, 0, 0,
  2951. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2952. /* IP14_11_8 [4] */
  2953. FN_SSI_SCK6_A, 0, 0, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, 0, 0,
  2954. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2955. /* IP14_7_4 [4] */
  2956. FN_SSI_SDATA5_A, 0, FN_SDA3_C, FN_DU1_DOTCLKOUT0, 0, 0, 0,
  2957. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2958. /* IP14_3_0 [4] */
  2959. FN_SSI_WS5_A, 0, FN_SCL3_C, FN_DU1_DOTCLKIN, 0, 0, 0, 0, 0, 0,
  2960. 0, 0, 0, 0, 0, 0, ))
  2961. },
  2962. { PINMUX_CFG_REG("IPSR15", 0xE606007C, 32, 4, GROUP(
  2963. /* IP15_31_28 [4] */
  2964. FN_SSI_WS4_A, 0, FN_AVB_PHY_INT, 0, 0, 0, FN_VI0_R5, 0, 0, 0,
  2965. 0, 0, 0, 0, 0, 0,
  2966. /* IP15_27_24 [4] */
  2967. FN_SSI_SCK4_A, 0, FN_AVB_MAGIC, 0, 0, 0, FN_VI0_R4, 0, 0, 0,
  2968. 0, 0, 0, 0, 0, 0,
  2969. /* IP15_23_20 [4] */
  2970. FN_SSI_SDATA3, FN_MSIOF1_SS2_A, FN_AVB_LINK, 0, FN_CAN1_TX_A,
  2971. FN_DREQ2_N, FN_VI0_R3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2972. /* IP15_19_16 [4] */
  2973. FN_SSI_WS34, FN_MSIOF1_SS1_A, FN_AVB_MDIO, 0, FN_CAN1_RX_A,
  2974. FN_DREQ1_N, FN_VI0_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2975. /* IP15_15_12 [4] */
  2976. FN_SSI_SCK34, FN_MSIOF1_SCK_A, FN_AVB_MDC, 0, 0, FN_DACK1,
  2977. FN_VI0_R1, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2978. /* IP15_11_8 [4] */
  2979. FN_SSI_SDATA0_A, FN_MSIOF1_SYNC_A, FN_PWM0_C, 0, 0, 0,
  2980. FN_VI0_R0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2981. /* IP15_7_4 [4] */
  2982. FN_SSI_WS0129_A, FN_MSIOF1_TXD_A, FN_TX5_D, 0, 0, 0,
  2983. FN_VI0_G7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2984. /* IP15_3_0 [4] */
  2985. FN_SSI_SCK0129_A, FN_MSIOF1_RXD_A, FN_RX5_D, 0, 0, 0,
  2986. FN_VI0_G6, 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
  2987. },
  2988. { PINMUX_CFG_REG("IPSR16", 0xE6060080, 32, 4, GROUP(
  2989. /* IP16_31_28 [4] */
  2990. FN_SSI_SDATA2_A, FN_HRTS1_N_B, 0, 0, 0, 0,
  2991. FN_VI0_DATA4_VI0_B4, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2992. /* IP16_27_24 [4] */
  2993. FN_SSI_WS2_A, FN_HCTS1_N_B, 0, 0, 0, FN_AVB_TX_ER,
  2994. FN_VI0_DATA3_VI0_B3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2995. /* IP16_23_20 [4] */
  2996. FN_SSI_SCK2_A, FN_HTX1_B, 0, 0, 0, FN_AVB_TXD7,
  2997. FN_VI0_DATA2_VI0_B2, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2998. /* IP16_19_16 [4] */
  2999. FN_SSI_SDATA1_A, FN_HRX1_B, 0, 0, 0, 0, FN_VI0_DATA1_VI0_B1,
  3000. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3001. /* IP16_15_12 [4] */
  3002. FN_SSI_WS1_A, FN_TX1_B, 0, 0, FN_CAN0_TX_D,
  3003. FN_AVB_AVTP_MATCH_B, FN_VI0_DATA0_VI0_B0, 0, 0, 0, 0, 0, 0,
  3004. 0, 0, 0,
  3005. /* IP16_11_8 [4] */
  3006. FN_SSI_SDATA8_A, FN_RX1_B, 0, 0, FN_CAN0_RX_D,
  3007. FN_AVB_AVTP_CAPTURE_B, FN_VI0_R7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3008. /* IP16_7_4 [4] */
  3009. FN_SSI_SCK1_A, FN_SCIF1_SCK_B, FN_PWM1_D, FN_IRQ9, FN_REMOCON_A,
  3010. FN_DACK2, FN_VI0_CLK, FN_AVB_COL, 0, 0, 0, 0, 0, 0, 0, 0,
  3011. /* IP16_3_0 [4] */
  3012. FN_SSI_SDATA4_A, 0, FN_AVB_CRS, 0, 0, 0, FN_VI0_R6, 0, 0, 0,
  3013. 0, 0, 0, 0, 0, 0, ))
  3014. },
  3015. { PINMUX_CFG_REG_VAR("IPSR17", 0xE6060084, 32,
  3016. GROUP(-4, 4, 4, 4, 4, 4, 4, 4),
  3017. GROUP(
  3018. /* IP17_31_28 [4] RESERVED */
  3019. /* IP17_27_24 [4] */
  3020. FN_AUDIO_CLKOUT_A, FN_SDA4_B, 0, 0, 0, 0,
  3021. FN_VI0_VSYNC_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3022. /* IP17_23_20 [4] */
  3023. FN_AUDIO_CLKC_A, FN_SCL4_B, 0, 0, 0, 0,
  3024. FN_VI0_HSYNC_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3025. /* IP17_19_16 [4] */
  3026. FN_AUDIO_CLKB_A, FN_SDA0_B, 0, 0, 0, 0,
  3027. FN_VI0_FIELD, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3028. /* IP17_15_12 [4] */
  3029. FN_AUDIO_CLKA_A, FN_SCL0_B, 0, 0, 0, 0,
  3030. FN_VI0_CLKENB, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3031. /* IP17_11_8 [4] */
  3032. FN_SSI_SDATA9_A, FN_SCIF2_SCK_B, FN_PWM2_D, 0, 0, 0,
  3033. FN_VI0_DATA7_VI0_B7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3034. /* IP17_7_4 [4] */
  3035. FN_SSI_WS9_A, FN_TX2_B, FN_SDA3_E, 0, 0, 0,
  3036. FN_VI0_DATA6_VI0_B6, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3037. /* IP17_3_0 [4] */
  3038. FN_SSI_SCK9_A, FN_RX2_B, FN_SCL3_E, 0, 0, FN_EX_WAIT1,
  3039. FN_VI0_DATA5_VI0_B5, 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
  3040. },
  3041. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xE60600C0, 32,
  3042. GROUP(-5, 2, -2, 2, 2, 2, -1,
  3043. 3, 3, -1, 2, 3, 3, 1),
  3044. GROUP(
  3045. /* RESERVED [5] */
  3046. /* SEL_ADGA [2] */
  3047. FN_SEL_ADGA_0, FN_SEL_ADGA_1, FN_SEL_ADGA_2, FN_SEL_ADGA_3,
  3048. /* RESERVED [2] */
  3049. /* SEL_CANCLK [2] */
  3050. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  3051. FN_SEL_CANCLK_3,
  3052. /* SEL_CAN1 [2] */
  3053. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  3054. /* SEL_CAN0 [2] */
  3055. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  3056. /* RESERVED [1] */
  3057. /* SEL_I2C04 [3] */
  3058. FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
  3059. FN_SEL_I2C04_4, 0, 0, 0,
  3060. /* SEL_I2C03 [3] */
  3061. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
  3062. FN_SEL_I2C03_4, 0, 0, 0,
  3063. /* RESERVED [1] */
  3064. /* SEL_I2C02 [2] */
  3065. FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
  3066. /* SEL_I2C01 [3] */
  3067. FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
  3068. FN_SEL_I2C01_4, 0, 0, 0,
  3069. /* SEL_I2C00 [3] */
  3070. FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
  3071. FN_SEL_I2C00_4, 0, 0, 0,
  3072. /* SEL_AVB [1] */
  3073. FN_SEL_AVB_0, FN_SEL_AVB_1, ))
  3074. },
  3075. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xE60600C4, 32,
  3076. GROUP(1, 3, 3, 2, 2, 1, 2, 2, 2, -1, 1, -1,
  3077. 1, 1, -2, 1, 1, -2, 2, 1),
  3078. GROUP(
  3079. /* SEL_SCIFCLK [1] */
  3080. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  3081. /* SEL_SCIF5 [3] */
  3082. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  3083. FN_SEL_SCIF5_4, FN_SEL_SCIF5_5, 0, 0,
  3084. /* SEL_SCIF4 [3] */
  3085. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  3086. FN_SEL_SCIF4_4, 0, 0, 0,
  3087. /* SEL_SCIF3 [2] */
  3088. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, 0,
  3089. /* SEL_SCIF2 [2] */
  3090. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, 0,
  3091. /* SEL_SCIF2_CLK [1] */
  3092. FN_SEL_SCIF2_CLK_0, FN_SEL_SCIF2_CLK_1,
  3093. /* SEL_SCIF1 [2] */
  3094. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  3095. /* SEL_SCIF0 [2] */
  3096. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  3097. /* SEL_MSIOF2 [2] */
  3098. FN_SEL_MSIOF2_0, FN_SEL_MSIOF2_1, FN_SEL_MSIOF2_2, 0,
  3099. /* RESERVED [1] */
  3100. /* SEL_MSIOF1 [1] */
  3101. FN_SEL_MSIOF1_0, FN_SEL_MSIOF1_1,
  3102. /* RESERVED [1] */
  3103. /* SEL_MSIOF0 [1] */
  3104. FN_SEL_MSIOF0_0, FN_SEL_MSIOF0_1,
  3105. /* SEL_RCN [1] */
  3106. FN_SEL_RCN_0, FN_SEL_RCN_1,
  3107. /* RESERVED [2] */
  3108. /* SEL_TMU2 [1] */
  3109. FN_SEL_TMU2_0, FN_SEL_TMU2_1,
  3110. /* SEL_TMU1 [1] */
  3111. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  3112. /* RESERVED [2] */
  3113. /* SEL_HSCIF1 [2] */
  3114. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, 0,
  3115. /* SEL_HSCIF0 [1] */
  3116. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, ))
  3117. },
  3118. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE60600C8, 32,
  3119. GROUP(-10, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2),
  3120. GROUP(
  3121. /* RESERVED [10] */
  3122. /* SEL_ADGB [2] */
  3123. FN_SEL_ADGB_0, FN_SEL_ADGB_1, FN_SEL_ADGB_2, 0,
  3124. /* SEL_ADGC [2] */
  3125. FN_SEL_ADGC_0, FN_SEL_ADGC_1, FN_SEL_ADGC_2, 0,
  3126. /* SEL_SSI9 [2] */
  3127. FN_SEL_SSI9_0, FN_SEL_SSI9_1, 0, 0,
  3128. /* SEL_SSI8 [2] */
  3129. FN_SEL_SSI8_0, FN_SEL_SSI8_1, 0, 0,
  3130. /* SEL_SSI7 [2] */
  3131. FN_SEL_SSI7_0, FN_SEL_SSI7_1, 0, 0,
  3132. /* SEL_SSI6 [2] */
  3133. FN_SEL_SSI6_0, FN_SEL_SSI6_1, 0, 0,
  3134. /* SEL_SSI5 [2] */
  3135. FN_SEL_SSI5_0, FN_SEL_SSI5_1, 0, 0,
  3136. /* SEL_SSI4 [2] */
  3137. FN_SEL_SSI4_0, FN_SEL_SSI4_1, 0, 0,
  3138. /* SEL_SSI2 [2] */
  3139. FN_SEL_SSI2_0, FN_SEL_SSI2_1, 0, 0,
  3140. /* SEL_SSI1 [2] */
  3141. FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI1_2, FN_SEL_SSI1_3,
  3142. /* SEL_SSI0 [2] */
  3143. FN_SEL_SSI0_0, FN_SEL_SSI0_1, 0, 0, ))
  3144. },
  3145. { },
  3146. };
  3147. static int r8a77470_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
  3148. {
  3149. int bit = -EINVAL;
  3150. *pocctrl = 0xe60600b0;
  3151. if (pin >= RCAR_GP_PIN(0, 5) && pin <= RCAR_GP_PIN(0, 10))
  3152. bit = 0;
  3153. if (pin >= RCAR_GP_PIN(0, 13) && pin <= RCAR_GP_PIN(0, 22))
  3154. bit = 2;
  3155. if (pin >= RCAR_GP_PIN(4, 14) && pin <= RCAR_GP_PIN(4, 19))
  3156. bit = 1;
  3157. return bit;
  3158. }
  3159. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  3160. { PINMUX_BIAS_REG("PUPR0", 0xe6060100, "N/A", 0) {
  3161. /* PUPR0 pull-up pins */
  3162. [ 0] = RCAR_GP_PIN(1, 0), /* D0 */
  3163. [ 1] = RCAR_GP_PIN(0, 22), /* MMC0_D7 */
  3164. [ 2] = RCAR_GP_PIN(0, 21), /* MMC0_D6 */
  3165. [ 3] = RCAR_GP_PIN(0, 20), /* MMC0_D5 */
  3166. [ 4] = RCAR_GP_PIN(0, 19), /* MMC0_D4 */
  3167. [ 5] = RCAR_GP_PIN(0, 18), /* MMC0_D3 */
  3168. [ 6] = RCAR_GP_PIN(0, 17), /* MMC0_D2 */
  3169. [ 7] = RCAR_GP_PIN(0, 16), /* MMC0_D1 */
  3170. [ 8] = RCAR_GP_PIN(0, 15), /* MMC0_D0 */
  3171. [ 9] = RCAR_GP_PIN(0, 14), /* MMC0_CMD */
  3172. [10] = RCAR_GP_PIN(0, 13), /* MMC0_CLK */
  3173. [11] = RCAR_GP_PIN(0, 12), /* SD0_WP */
  3174. [12] = RCAR_GP_PIN(0, 11), /* SD0_CD */
  3175. [13] = RCAR_GP_PIN(0, 10), /* SD0_DAT3 */
  3176. [14] = RCAR_GP_PIN(0, 9), /* SD0_DAT2 */
  3177. [15] = RCAR_GP_PIN(0, 8), /* SD0_DAT1 */
  3178. [16] = RCAR_GP_PIN(0, 7), /* SD0_DAT0 */
  3179. [17] = RCAR_GP_PIN(0, 6), /* SD0_CMD */
  3180. [18] = RCAR_GP_PIN(0, 5), /* SD0_CLK */
  3181. [19] = RCAR_GP_PIN(0, 4), /* CLKOUT */
  3182. [20] = PIN_NMI, /* NMI */
  3183. [21] = RCAR_GP_PIN(0, 3), /* USB1_OVC */
  3184. [22] = RCAR_GP_PIN(0, 2), /* USB1_PWEN */
  3185. [23] = RCAR_GP_PIN(0, 1), /* USB0_OVC */
  3186. [24] = RCAR_GP_PIN(0, 0), /* USB0_PWEN */
  3187. [25] = SH_PFC_PIN_NONE,
  3188. [26] = PIN_TDO, /* TDO */
  3189. [27] = PIN_TDI, /* TDI */
  3190. [28] = PIN_TMS, /* TMS */
  3191. [29] = PIN_TCK, /* TCK */
  3192. [30] = PIN_TRST_N, /* TRST# */
  3193. [31] = PIN_PRESETOUT_N, /* PRESETOUT# */
  3194. } },
  3195. { PINMUX_BIAS_REG("N/A", 0, "PUPR0", 0xe6060100) {
  3196. /* PUPR0 pull-down pins */
  3197. [ 0] = SH_PFC_PIN_NONE,
  3198. [ 1] = SH_PFC_PIN_NONE,
  3199. [ 2] = SH_PFC_PIN_NONE,
  3200. [ 3] = SH_PFC_PIN_NONE,
  3201. [ 4] = SH_PFC_PIN_NONE,
  3202. [ 5] = SH_PFC_PIN_NONE,
  3203. [ 6] = SH_PFC_PIN_NONE,
  3204. [ 7] = SH_PFC_PIN_NONE,
  3205. [ 8] = SH_PFC_PIN_NONE,
  3206. [ 9] = SH_PFC_PIN_NONE,
  3207. [10] = SH_PFC_PIN_NONE,
  3208. [11] = SH_PFC_PIN_NONE,
  3209. [12] = SH_PFC_PIN_NONE,
  3210. [13] = SH_PFC_PIN_NONE,
  3211. [14] = SH_PFC_PIN_NONE,
  3212. [15] = SH_PFC_PIN_NONE,
  3213. [16] = SH_PFC_PIN_NONE,
  3214. [17] = SH_PFC_PIN_NONE,
  3215. [18] = SH_PFC_PIN_NONE,
  3216. [19] = SH_PFC_PIN_NONE,
  3217. [20] = SH_PFC_PIN_NONE,
  3218. [21] = SH_PFC_PIN_NONE,
  3219. [22] = SH_PFC_PIN_NONE,
  3220. [23] = SH_PFC_PIN_NONE,
  3221. [24] = SH_PFC_PIN_NONE,
  3222. [25] = PIN_ASEBRK_N_ACK, /* ASEBRK#/ACK */
  3223. [26] = SH_PFC_PIN_NONE,
  3224. [27] = SH_PFC_PIN_NONE,
  3225. [28] = SH_PFC_PIN_NONE,
  3226. [29] = SH_PFC_PIN_NONE,
  3227. [30] = SH_PFC_PIN_NONE,
  3228. [31] = SH_PFC_PIN_NONE,
  3229. } },
  3230. { PINMUX_BIAS_REG("PUPR1", 0xe6060104, "N/A", 0) {
  3231. [ 0] = RCAR_GP_PIN(2, 9), /* DU0_DG1 */
  3232. [ 1] = RCAR_GP_PIN(2, 8), /* DU0_DG0 */
  3233. [ 2] = RCAR_GP_PIN(2, 7), /* DU0_DR7 */
  3234. [ 3] = RCAR_GP_PIN(2, 6), /* DU0_DR6 */
  3235. [ 4] = RCAR_GP_PIN(2, 5), /* DU0_DR5 */
  3236. [ 5] = RCAR_GP_PIN(2, 4), /* DU0_DR4 */
  3237. [ 6] = RCAR_GP_PIN(2, 3), /* DU0_DR3 */
  3238. [ 7] = RCAR_GP_PIN(2, 2), /* DU0_DR2 */
  3239. [ 8] = RCAR_GP_PIN(2, 1), /* DU0_DR1 */
  3240. [ 9] = RCAR_GP_PIN(2, 0), /* DU0_DR0 */
  3241. [10] = RCAR_GP_PIN(1, 22), /* EX_WAIT0 */
  3242. [11] = RCAR_GP_PIN(1, 21), /* QSPI0_SSL */
  3243. [12] = RCAR_GP_PIN(1, 20), /* QSPI0_IO3 */
  3244. [13] = RCAR_GP_PIN(1, 19), /* QSPI0_IO2 */
  3245. [14] = RCAR_GP_PIN(1, 18), /* QSPI0_MISO/QSPI0_IO1 */
  3246. [15] = RCAR_GP_PIN(1, 17), /* QSPI0_MOSI/QSPI0_IO0 */
  3247. [16] = RCAR_GP_PIN(1, 16), /* QSPI0_SPCLK */
  3248. [17] = RCAR_GP_PIN(1, 15), /* D15 */
  3249. [18] = RCAR_GP_PIN(1, 14), /* D14 */
  3250. [19] = RCAR_GP_PIN(1, 13), /* D13 */
  3251. [20] = RCAR_GP_PIN(1, 12), /* D12 */
  3252. [21] = RCAR_GP_PIN(1, 11), /* D11 */
  3253. [22] = RCAR_GP_PIN(1, 10), /* D10 */
  3254. [23] = RCAR_GP_PIN(1, 9), /* D9 */
  3255. [24] = RCAR_GP_PIN(1, 8), /* D8 */
  3256. [25] = RCAR_GP_PIN(1, 7), /* D7 */
  3257. [26] = RCAR_GP_PIN(1, 6), /* D6 */
  3258. [27] = RCAR_GP_PIN(1, 5), /* D5 */
  3259. [28] = RCAR_GP_PIN(1, 4), /* D4 */
  3260. [29] = RCAR_GP_PIN(1, 3), /* D3 */
  3261. [30] = RCAR_GP_PIN(1, 2), /* D2 */
  3262. [31] = RCAR_GP_PIN(1, 1), /* D1 */
  3263. } },
  3264. { PINMUX_BIAS_REG("PUPR2", 0xe6060108, "N/A", 0) {
  3265. [ 0] = RCAR_GP_PIN(3, 9), /* VI1_CLKENB */
  3266. [ 1] = RCAR_GP_PIN(3, 8), /* VI1_DATA7 */
  3267. [ 2] = RCAR_GP_PIN(3, 7), /* VI1_DATA6 */
  3268. [ 3] = RCAR_GP_PIN(3, 6), /* VI1_DATA5 */
  3269. [ 4] = RCAR_GP_PIN(3, 5), /* VI1_DATA4 */
  3270. [ 5] = RCAR_GP_PIN(3, 4), /* VI1_DATA3 */
  3271. [ 6] = RCAR_GP_PIN(3, 3), /* VI1_DATA2 */
  3272. [ 7] = RCAR_GP_PIN(3, 2), /* VI1_DATA1 */
  3273. [ 8] = RCAR_GP_PIN(3, 1), /* VI1_DATA0 */
  3274. [ 9] = RCAR_GP_PIN(3, 0), /* VI1_CLK */
  3275. [10] = RCAR_GP_PIN(2, 31), /* DU0_CDE */
  3276. [11] = RCAR_GP_PIN(2, 30), /* DU0_DISP */
  3277. [12] = RCAR_GP_PIN(2, 29), /* DU0_EXODDF/DU0_ODDF_DISP_CDE */
  3278. [13] = RCAR_GP_PIN(2, 28), /* DU0_EXVSYNC/DU0_VSYNC */
  3279. [14] = RCAR_GP_PIN(2, 27), /* DU0_EXHSYNC/DU0_HSYNC */
  3280. [15] = RCAR_GP_PIN(2, 26), /* DU0_DOTCLKOUT1 */
  3281. [16] = RCAR_GP_PIN(2, 25), /* DU0_DOTCLKOUT0 */
  3282. [17] = RCAR_GP_PIN(2, 24), /* DU0_DOTCLKIN */
  3283. [18] = RCAR_GP_PIN(2, 23), /* DU0_DB7 */
  3284. [19] = RCAR_GP_PIN(2, 22), /* DU0_DB6 */
  3285. [20] = RCAR_GP_PIN(2, 21), /* DU0_DB5 */
  3286. [21] = RCAR_GP_PIN(2, 20), /* DU0_DB4 */
  3287. [22] = RCAR_GP_PIN(2, 19), /* DU0_DB3 */
  3288. [23] = RCAR_GP_PIN(2, 18), /* DU0_DB2 */
  3289. [24] = RCAR_GP_PIN(2, 17), /* DU0_DB1 */
  3290. [25] = RCAR_GP_PIN(2, 16), /* DU0_DB0 */
  3291. [26] = RCAR_GP_PIN(2, 15), /* DU0_DG7 */
  3292. [27] = RCAR_GP_PIN(2, 14), /* DU0_DG6 */
  3293. [28] = RCAR_GP_PIN(2, 13), /* DU0_DG5 */
  3294. [29] = RCAR_GP_PIN(2, 12), /* DU0_DG4 */
  3295. [30] = RCAR_GP_PIN(2, 11), /* DU0_DG3 */
  3296. [31] = RCAR_GP_PIN(2, 10), /* DU0_DG2 */
  3297. } },
  3298. { PINMUX_BIAS_REG("PUPR3", 0xe606010c, "N/A", 0) {
  3299. [ 0] = RCAR_GP_PIN(4, 21), /* SD2_WP */
  3300. [ 1] = RCAR_GP_PIN(4, 20), /* SD2_CD */
  3301. [ 2] = RCAR_GP_PIN(4, 19), /* SD2_DAT3 */
  3302. [ 3] = RCAR_GP_PIN(4, 18), /* SD2_DAT2 */
  3303. [ 4] = RCAR_GP_PIN(4, 17), /* SD2_DAT1 */
  3304. [ 5] = RCAR_GP_PIN(4, 16), /* SD2_DAT0 */
  3305. [ 6] = RCAR_GP_PIN(4, 15), /* SD2_CMD */
  3306. [ 7] = RCAR_GP_PIN(4, 14), /* SD2_CLK */
  3307. [ 8] = RCAR_GP_PIN(4, 13), /* HRTS1#_A */
  3308. [ 9] = RCAR_GP_PIN(4, 12), /* HCTS1#_A */
  3309. [10] = RCAR_GP_PIN(4, 11), /* HTX1_A */
  3310. [11] = RCAR_GP_PIN(4, 10), /* HRX1_A */
  3311. [12] = RCAR_GP_PIN(4, 9), /* MSIOF0_SS2_A */
  3312. [13] = RCAR_GP_PIN(4, 8), /* MSIOF0_SS1_A */
  3313. [14] = RCAR_GP_PIN(4, 7), /* MSIOF0_SYNC_A */
  3314. [15] = RCAR_GP_PIN(4, 6), /* MSIOF0_SCK_A */
  3315. [16] = RCAR_GP_PIN(4, 5), /* MSIOF0_TXD_A */
  3316. [17] = RCAR_GP_PIN(4, 4), /* MSIOF0_RXD_A */
  3317. [18] = RCAR_GP_PIN(4, 3), /* SDA1_A */
  3318. [19] = RCAR_GP_PIN(4, 2), /* SCL1_A */
  3319. [20] = RCAR_GP_PIN(4, 1), /* SDA0_A */
  3320. [21] = RCAR_GP_PIN(4, 0), /* SCL0_A */
  3321. [22] = RCAR_GP_PIN(3, 29), /* AVB_TXD5 */
  3322. [23] = RCAR_GP_PIN(3, 28), /* AVB_TXD4 */
  3323. [24] = RCAR_GP_PIN(3, 27), /* AVB_TXD3 */
  3324. [25] = RCAR_GP_PIN(3, 16), /* VI1_DATA11 */
  3325. [26] = RCAR_GP_PIN(3, 15), /* VI1_DATA10 */
  3326. [27] = RCAR_GP_PIN(3, 14), /* VI1_DATA9 */
  3327. [28] = RCAR_GP_PIN(3, 13), /* VI1_DATA8 */
  3328. [29] = RCAR_GP_PIN(3, 12), /* VI1_VSYNC# */
  3329. [30] = RCAR_GP_PIN(3, 11), /* VI1_HSYNC# */
  3330. [31] = RCAR_GP_PIN(3, 10), /* VI1_FIELD */
  3331. } },
  3332. { PINMUX_BIAS_REG("PUPR4", 0xe6060110, "N/A", 0) {
  3333. [ 0] = RCAR_GP_PIN(5, 27), /* SSI_SDATA9_A */
  3334. [ 1] = RCAR_GP_PIN(5, 26), /* SSI_WS9_A */
  3335. [ 2] = RCAR_GP_PIN(5, 25), /* SSI_SCK9_A */
  3336. [ 3] = RCAR_GP_PIN(5, 24), /* SSI_SDATA2_A */
  3337. [ 4] = RCAR_GP_PIN(5, 23), /* SSI_WS2_A */
  3338. [ 5] = RCAR_GP_PIN(5, 22), /* SSI_SCK2_A */
  3339. [ 6] = RCAR_GP_PIN(5, 21), /* SSI_SDATA1_A */
  3340. [ 7] = RCAR_GP_PIN(5, 20), /* SSI_WS1_A */
  3341. [ 8] = RCAR_GP_PIN(5, 19), /* SSI_SDATA8_A */
  3342. [ 9] = RCAR_GP_PIN(5, 18), /* SSI_SCK1_A */
  3343. [10] = RCAR_GP_PIN(5, 17), /* SSI_SDATA4_A */
  3344. [11] = RCAR_GP_PIN(5, 16), /* SSI_WS4_A */
  3345. [12] = RCAR_GP_PIN(5, 15), /* SSI_SCK4_A */
  3346. [13] = RCAR_GP_PIN(5, 14), /* SSI_SDATA3 */
  3347. [14] = RCAR_GP_PIN(5, 13), /* SSI_WS34 */
  3348. [15] = RCAR_GP_PIN(5, 12), /* SSI_SCK34 */
  3349. [16] = RCAR_GP_PIN(5, 11), /* SSI_SDATA0_A */
  3350. [17] = RCAR_GP_PIN(5, 10), /* SSI_WS0129_A */
  3351. [18] = RCAR_GP_PIN(5, 9), /* SSI_SCK0129_A */
  3352. [19] = RCAR_GP_PIN(5, 8), /* SSI_SDATA7_A */
  3353. [20] = RCAR_GP_PIN(5, 7), /* SSI_WS78_A */
  3354. [21] = RCAR_GP_PIN(5, 6), /* SSI_SCK78_A */
  3355. [22] = RCAR_GP_PIN(5, 5), /* SSI_SDATA6_A */
  3356. [23] = RCAR_GP_PIN(5, 4), /* SSI_WS6_A */
  3357. [24] = RCAR_GP_PIN(5, 3), /* SSI_SCK6_A */
  3358. [25] = RCAR_GP_PIN(5, 2), /* SSI_SDATA5_A */
  3359. [26] = RCAR_GP_PIN(5, 1), /* SSI_WS5_A */
  3360. [27] = RCAR_GP_PIN(5, 0), /* SSI_SCK5_A */
  3361. [28] = RCAR_GP_PIN(4, 25), /* SDA2_A */
  3362. [29] = RCAR_GP_PIN(4, 24), /* SCL2_A */
  3363. [30] = RCAR_GP_PIN(4, 23), /* TX3_A */
  3364. [31] = RCAR_GP_PIN(4, 22), /* RX3_A */
  3365. } },
  3366. { PINMUX_BIAS_REG("PUPR5", 0xe6060114, "N/A", 0) {
  3367. [ 0] = SH_PFC_PIN_NONE,
  3368. [ 1] = SH_PFC_PIN_NONE,
  3369. [ 2] = SH_PFC_PIN_NONE,
  3370. [ 3] = SH_PFC_PIN_NONE,
  3371. [ 4] = SH_PFC_PIN_NONE,
  3372. [ 5] = SH_PFC_PIN_NONE,
  3373. [ 6] = SH_PFC_PIN_NONE,
  3374. [ 7] = SH_PFC_PIN_NONE,
  3375. [ 8] = SH_PFC_PIN_NONE,
  3376. [ 9] = SH_PFC_PIN_NONE,
  3377. [10] = SH_PFC_PIN_NONE,
  3378. [11] = SH_PFC_PIN_NONE,
  3379. [12] = SH_PFC_PIN_NONE,
  3380. [13] = SH_PFC_PIN_NONE,
  3381. [14] = SH_PFC_PIN_NONE,
  3382. [15] = SH_PFC_PIN_NONE,
  3383. [16] = SH_PFC_PIN_NONE,
  3384. [17] = SH_PFC_PIN_NONE,
  3385. [18] = SH_PFC_PIN_NONE,
  3386. [19] = SH_PFC_PIN_NONE,
  3387. [20] = SH_PFC_PIN_NONE,
  3388. [21] = SH_PFC_PIN_NONE,
  3389. [22] = SH_PFC_PIN_NONE,
  3390. [23] = SH_PFC_PIN_NONE,
  3391. [24] = SH_PFC_PIN_NONE,
  3392. [25] = SH_PFC_PIN_NONE,
  3393. [26] = SH_PFC_PIN_NONE,
  3394. [27] = SH_PFC_PIN_NONE,
  3395. [28] = RCAR_GP_PIN(5, 31), /* AUDIO_CLKOUT_A */
  3396. [29] = RCAR_GP_PIN(5, 30), /* AUDIO_CLKC_A */
  3397. [30] = RCAR_GP_PIN(5, 29), /* AUDIO_CLKB_A */
  3398. [31] = RCAR_GP_PIN(5, 28), /* AUDIO_CLKA_A */
  3399. } },
  3400. { /* sentinel */ }
  3401. };
  3402. static const struct sh_pfc_soc_operations r8a77470_pfc_ops = {
  3403. .pin_to_pocctrl = r8a77470_pin_to_pocctrl,
  3404. .get_bias = rcar_pinmux_get_bias,
  3405. .set_bias = rcar_pinmux_set_bias,
  3406. };
  3407. #ifdef CONFIG_PINCTRL_PFC_R8A77470
  3408. const struct sh_pfc_soc_info r8a77470_pinmux_info = {
  3409. .name = "r8a77470_pfc",
  3410. .ops = &r8a77470_pfc_ops,
  3411. .unlock_reg = 0xe6060000, /* PMMR */
  3412. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3413. .pins = pinmux_pins,
  3414. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3415. .groups = pinmux_groups,
  3416. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3417. .functions = pinmux_functions,
  3418. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3419. .cfg_regs = pinmux_config_regs,
  3420. .bias_regs = pinmux_bias_regs,
  3421. .pinmux_data = pinmux_data,
  3422. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  3423. };
  3424. #endif