pinctrl-ssbi-gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015, Sony Mobile Communications AB.
  4. * Copyright (c) 2013, 2018 The Linux Foundation. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/pinctrl/pinctrl.h>
  9. #include <linux/pinctrl/pinmux.h>
  10. #include <linux/pinctrl/pinconf.h>
  11. #include <linux/pinctrl/pinconf-generic.h>
  12. #include <linux/slab.h>
  13. #include <linux/regmap.h>
  14. #include <linux/gpio/driver.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_irq.h>
  18. #include <dt-bindings/pinctrl/qcom,pmic-gpio.h>
  19. #include "../core.h"
  20. #include "../pinctrl-utils.h"
  21. /* mode */
  22. #define PM8XXX_GPIO_MODE_ENABLED BIT(0)
  23. #define PM8XXX_GPIO_MODE_INPUT 0
  24. #define PM8XXX_GPIO_MODE_OUTPUT 2
  25. /* output buffer */
  26. #define PM8XXX_GPIO_PUSH_PULL 0
  27. #define PM8XXX_GPIO_OPEN_DRAIN 1
  28. /* bias */
  29. #define PM8XXX_GPIO_BIAS_PU_30 0
  30. #define PM8XXX_GPIO_BIAS_PU_1P5 1
  31. #define PM8XXX_GPIO_BIAS_PU_31P5 2
  32. #define PM8XXX_GPIO_BIAS_PU_1P5_30 3
  33. #define PM8XXX_GPIO_BIAS_PD 4
  34. #define PM8XXX_GPIO_BIAS_NP 5
  35. /* GPIO registers */
  36. #define SSBI_REG_ADDR_GPIO_BASE 0x150
  37. #define SSBI_REG_ADDR_GPIO(n) (SSBI_REG_ADDR_GPIO_BASE + n)
  38. #define PM8XXX_BANK_WRITE BIT(7)
  39. #define PM8XXX_MAX_GPIOS 44
  40. #define PM8XXX_GPIO_PHYSICAL_OFFSET 1
  41. /* custom pinconf parameters */
  42. #define PM8XXX_QCOM_DRIVE_STRENGH (PIN_CONFIG_END + 1)
  43. #define PM8XXX_QCOM_PULL_UP_STRENGTH (PIN_CONFIG_END + 2)
  44. /**
  45. * struct pm8xxx_pin_data - dynamic configuration for a pin
  46. * @reg: address of the control register
  47. * @power_source: logical selected voltage source, mapping in static data
  48. * is used translate to register values
  49. * @mode: operating mode for the pin (input/output)
  50. * @open_drain: output buffer configured as open-drain (vs push-pull)
  51. * @output_value: configured output value
  52. * @bias: register view of configured bias
  53. * @pull_up_strength: placeholder for selected pull up strength
  54. * only used to configure bias when pull up is selected
  55. * @output_strength: selector of output-strength
  56. * @disable: pin disabled / configured as tristate
  57. * @function: pinmux selector
  58. * @inverted: pin logic is inverted
  59. */
  60. struct pm8xxx_pin_data {
  61. unsigned reg;
  62. u8 power_source;
  63. u8 mode;
  64. bool open_drain;
  65. bool output_value;
  66. u8 bias;
  67. u8 pull_up_strength;
  68. u8 output_strength;
  69. bool disable;
  70. u8 function;
  71. bool inverted;
  72. };
  73. struct pm8xxx_gpio {
  74. struct device *dev;
  75. struct regmap *regmap;
  76. struct pinctrl_dev *pctrl;
  77. struct gpio_chip chip;
  78. struct pinctrl_desc desc;
  79. unsigned npins;
  80. };
  81. static const struct pinconf_generic_params pm8xxx_gpio_bindings[] = {
  82. {"qcom,drive-strength", PM8XXX_QCOM_DRIVE_STRENGH, 0},
  83. {"qcom,pull-up-strength", PM8XXX_QCOM_PULL_UP_STRENGTH, 0},
  84. };
  85. #ifdef CONFIG_DEBUG_FS
  86. static const struct pin_config_item pm8xxx_conf_items[ARRAY_SIZE(pm8xxx_gpio_bindings)] = {
  87. PCONFDUMP(PM8XXX_QCOM_DRIVE_STRENGH, "drive-strength", NULL, true),
  88. PCONFDUMP(PM8XXX_QCOM_PULL_UP_STRENGTH, "pull up strength", NULL, true),
  89. };
  90. #endif
  91. static const char * const pm8xxx_groups[PM8XXX_MAX_GPIOS] = {
  92. "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", "gpio8",
  93. "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", "gpio15",
  94. "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22",
  95. "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29",
  96. "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", "gpio36",
  97. "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", "gpio43",
  98. "gpio44",
  99. };
  100. static const char * const pm8xxx_gpio_functions[] = {
  101. PMIC_GPIO_FUNC_NORMAL, PMIC_GPIO_FUNC_PAIRED,
  102. PMIC_GPIO_FUNC_FUNC1, PMIC_GPIO_FUNC_FUNC2,
  103. PMIC_GPIO_FUNC_DTEST1, PMIC_GPIO_FUNC_DTEST2,
  104. PMIC_GPIO_FUNC_DTEST3, PMIC_GPIO_FUNC_DTEST4,
  105. };
  106. static int pm8xxx_read_bank(struct pm8xxx_gpio *pctrl,
  107. struct pm8xxx_pin_data *pin, int bank)
  108. {
  109. unsigned int val = bank << 4;
  110. int ret;
  111. ret = regmap_write(pctrl->regmap, pin->reg, val);
  112. if (ret) {
  113. dev_err(pctrl->dev, "failed to select bank %d\n", bank);
  114. return ret;
  115. }
  116. ret = regmap_read(pctrl->regmap, pin->reg, &val);
  117. if (ret) {
  118. dev_err(pctrl->dev, "failed to read register %d\n", bank);
  119. return ret;
  120. }
  121. return val;
  122. }
  123. static int pm8xxx_write_bank(struct pm8xxx_gpio *pctrl,
  124. struct pm8xxx_pin_data *pin,
  125. int bank,
  126. u8 val)
  127. {
  128. int ret;
  129. val |= PM8XXX_BANK_WRITE;
  130. val |= bank << 4;
  131. ret = regmap_write(pctrl->regmap, pin->reg, val);
  132. if (ret)
  133. dev_err(pctrl->dev, "failed to write register\n");
  134. return ret;
  135. }
  136. static int pm8xxx_get_groups_count(struct pinctrl_dev *pctldev)
  137. {
  138. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  139. return pctrl->npins;
  140. }
  141. static const char *pm8xxx_get_group_name(struct pinctrl_dev *pctldev,
  142. unsigned group)
  143. {
  144. return pm8xxx_groups[group];
  145. }
  146. static int pm8xxx_get_group_pins(struct pinctrl_dev *pctldev,
  147. unsigned group,
  148. const unsigned **pins,
  149. unsigned *num_pins)
  150. {
  151. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  152. *pins = &pctrl->desc.pins[group].number;
  153. *num_pins = 1;
  154. return 0;
  155. }
  156. static const struct pinctrl_ops pm8xxx_pinctrl_ops = {
  157. .get_groups_count = pm8xxx_get_groups_count,
  158. .get_group_name = pm8xxx_get_group_name,
  159. .get_group_pins = pm8xxx_get_group_pins,
  160. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  161. .dt_free_map = pinctrl_utils_free_map,
  162. };
  163. static int pm8xxx_get_functions_count(struct pinctrl_dev *pctldev)
  164. {
  165. return ARRAY_SIZE(pm8xxx_gpio_functions);
  166. }
  167. static const char *pm8xxx_get_function_name(struct pinctrl_dev *pctldev,
  168. unsigned function)
  169. {
  170. return pm8xxx_gpio_functions[function];
  171. }
  172. static int pm8xxx_get_function_groups(struct pinctrl_dev *pctldev,
  173. unsigned function,
  174. const char * const **groups,
  175. unsigned * const num_groups)
  176. {
  177. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  178. *groups = pm8xxx_groups;
  179. *num_groups = pctrl->npins;
  180. return 0;
  181. }
  182. static int pm8xxx_pinmux_set_mux(struct pinctrl_dev *pctldev,
  183. unsigned function,
  184. unsigned group)
  185. {
  186. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  187. struct pm8xxx_pin_data *pin = pctrl->desc.pins[group].drv_data;
  188. u8 val;
  189. pin->function = function;
  190. val = pin->function << 1;
  191. pm8xxx_write_bank(pctrl, pin, 4, val);
  192. return 0;
  193. }
  194. static const struct pinmux_ops pm8xxx_pinmux_ops = {
  195. .get_functions_count = pm8xxx_get_functions_count,
  196. .get_function_name = pm8xxx_get_function_name,
  197. .get_function_groups = pm8xxx_get_function_groups,
  198. .set_mux = pm8xxx_pinmux_set_mux,
  199. };
  200. static int pm8xxx_pin_config_get(struct pinctrl_dev *pctldev,
  201. unsigned int offset,
  202. unsigned long *config)
  203. {
  204. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  205. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  206. unsigned param = pinconf_to_config_param(*config);
  207. unsigned arg;
  208. switch (param) {
  209. case PIN_CONFIG_BIAS_DISABLE:
  210. if (pin->bias != PM8XXX_GPIO_BIAS_NP)
  211. return -EINVAL;
  212. arg = 1;
  213. break;
  214. case PIN_CONFIG_BIAS_PULL_DOWN:
  215. if (pin->bias != PM8XXX_GPIO_BIAS_PD)
  216. return -EINVAL;
  217. arg = 1;
  218. break;
  219. case PIN_CONFIG_BIAS_PULL_UP:
  220. if (pin->bias > PM8XXX_GPIO_BIAS_PU_1P5_30)
  221. return -EINVAL;
  222. arg = 1;
  223. break;
  224. case PM8XXX_QCOM_PULL_UP_STRENGTH:
  225. arg = pin->pull_up_strength;
  226. break;
  227. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  228. if (!pin->disable)
  229. return -EINVAL;
  230. arg = 1;
  231. break;
  232. case PIN_CONFIG_INPUT_ENABLE:
  233. if (pin->mode != PM8XXX_GPIO_MODE_INPUT)
  234. return -EINVAL;
  235. arg = 1;
  236. break;
  237. case PIN_CONFIG_OUTPUT:
  238. if (pin->mode & PM8XXX_GPIO_MODE_OUTPUT)
  239. arg = pin->output_value;
  240. else
  241. arg = 0;
  242. break;
  243. case PIN_CONFIG_POWER_SOURCE:
  244. arg = pin->power_source;
  245. break;
  246. case PM8XXX_QCOM_DRIVE_STRENGH:
  247. arg = pin->output_strength;
  248. break;
  249. case PIN_CONFIG_DRIVE_PUSH_PULL:
  250. if (pin->open_drain)
  251. return -EINVAL;
  252. arg = 1;
  253. break;
  254. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  255. if (!pin->open_drain)
  256. return -EINVAL;
  257. arg = 1;
  258. break;
  259. default:
  260. return -EINVAL;
  261. }
  262. *config = pinconf_to_config_packed(param, arg);
  263. return 0;
  264. }
  265. static int pm8xxx_pin_config_set(struct pinctrl_dev *pctldev,
  266. unsigned int offset,
  267. unsigned long *configs,
  268. unsigned num_configs)
  269. {
  270. struct pm8xxx_gpio *pctrl = pinctrl_dev_get_drvdata(pctldev);
  271. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  272. unsigned param;
  273. unsigned arg;
  274. unsigned i;
  275. u8 banks = 0;
  276. u8 val;
  277. for (i = 0; i < num_configs; i++) {
  278. param = pinconf_to_config_param(configs[i]);
  279. arg = pinconf_to_config_argument(configs[i]);
  280. switch (param) {
  281. case PIN_CONFIG_BIAS_DISABLE:
  282. pin->bias = PM8XXX_GPIO_BIAS_NP;
  283. banks |= BIT(2);
  284. pin->disable = 0;
  285. banks |= BIT(3);
  286. break;
  287. case PIN_CONFIG_BIAS_PULL_DOWN:
  288. pin->bias = PM8XXX_GPIO_BIAS_PD;
  289. banks |= BIT(2);
  290. pin->disable = 0;
  291. banks |= BIT(3);
  292. break;
  293. case PM8XXX_QCOM_PULL_UP_STRENGTH:
  294. if (arg > PM8XXX_GPIO_BIAS_PU_1P5_30) {
  295. dev_err(pctrl->dev, "invalid pull-up strength\n");
  296. return -EINVAL;
  297. }
  298. pin->pull_up_strength = arg;
  299. fallthrough;
  300. case PIN_CONFIG_BIAS_PULL_UP:
  301. pin->bias = pin->pull_up_strength;
  302. banks |= BIT(2);
  303. pin->disable = 0;
  304. banks |= BIT(3);
  305. break;
  306. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  307. pin->disable = 1;
  308. banks |= BIT(3);
  309. break;
  310. case PIN_CONFIG_INPUT_ENABLE:
  311. pin->mode = PM8XXX_GPIO_MODE_INPUT;
  312. banks |= BIT(0) | BIT(1);
  313. break;
  314. case PIN_CONFIG_OUTPUT:
  315. pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
  316. pin->output_value = !!arg;
  317. banks |= BIT(0) | BIT(1);
  318. break;
  319. case PIN_CONFIG_POWER_SOURCE:
  320. pin->power_source = arg;
  321. banks |= BIT(0);
  322. break;
  323. case PM8XXX_QCOM_DRIVE_STRENGH:
  324. if (arg > PM8921_GPIO_STRENGTH_LOW) {
  325. dev_err(pctrl->dev, "invalid drive strength\n");
  326. return -EINVAL;
  327. }
  328. pin->output_strength = arg;
  329. banks |= BIT(3);
  330. break;
  331. case PIN_CONFIG_DRIVE_PUSH_PULL:
  332. pin->open_drain = 0;
  333. banks |= BIT(1);
  334. break;
  335. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  336. pin->open_drain = 1;
  337. banks |= BIT(1);
  338. break;
  339. default:
  340. dev_err(pctrl->dev,
  341. "unsupported config parameter: %x\n",
  342. param);
  343. return -EINVAL;
  344. }
  345. }
  346. if (banks & BIT(0)) {
  347. val = pin->power_source << 1;
  348. val |= PM8XXX_GPIO_MODE_ENABLED;
  349. pm8xxx_write_bank(pctrl, pin, 0, val);
  350. }
  351. if (banks & BIT(1)) {
  352. val = pin->mode << 2;
  353. val |= pin->open_drain << 1;
  354. val |= pin->output_value;
  355. pm8xxx_write_bank(pctrl, pin, 1, val);
  356. }
  357. if (banks & BIT(2)) {
  358. val = pin->bias << 1;
  359. pm8xxx_write_bank(pctrl, pin, 2, val);
  360. }
  361. if (banks & BIT(3)) {
  362. val = pin->output_strength << 2;
  363. val |= pin->disable;
  364. pm8xxx_write_bank(pctrl, pin, 3, val);
  365. }
  366. if (banks & BIT(4)) {
  367. val = pin->function << 1;
  368. pm8xxx_write_bank(pctrl, pin, 4, val);
  369. }
  370. if (banks & BIT(5)) {
  371. val = 0;
  372. if (!pin->inverted)
  373. val |= BIT(3);
  374. pm8xxx_write_bank(pctrl, pin, 5, val);
  375. }
  376. return 0;
  377. }
  378. static const struct pinconf_ops pm8xxx_pinconf_ops = {
  379. .is_generic = true,
  380. .pin_config_group_get = pm8xxx_pin_config_get,
  381. .pin_config_group_set = pm8xxx_pin_config_set,
  382. };
  383. static const struct pinctrl_desc pm8xxx_pinctrl_desc = {
  384. .name = "pm8xxx_gpio",
  385. .pctlops = &pm8xxx_pinctrl_ops,
  386. .pmxops = &pm8xxx_pinmux_ops,
  387. .confops = &pm8xxx_pinconf_ops,
  388. .owner = THIS_MODULE,
  389. };
  390. static int pm8xxx_gpio_direction_input(struct gpio_chip *chip,
  391. unsigned offset)
  392. {
  393. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  394. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  395. u8 val;
  396. pin->mode = PM8XXX_GPIO_MODE_INPUT;
  397. val = pin->mode << 2;
  398. pm8xxx_write_bank(pctrl, pin, 1, val);
  399. return 0;
  400. }
  401. static int pm8xxx_gpio_direction_output(struct gpio_chip *chip,
  402. unsigned offset,
  403. int value)
  404. {
  405. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  406. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  407. u8 val;
  408. pin->mode = PM8XXX_GPIO_MODE_OUTPUT;
  409. pin->output_value = !!value;
  410. val = pin->mode << 2;
  411. val |= pin->open_drain << 1;
  412. val |= pin->output_value;
  413. pm8xxx_write_bank(pctrl, pin, 1, val);
  414. return 0;
  415. }
  416. static int pm8xxx_gpio_get(struct gpio_chip *chip, unsigned offset)
  417. {
  418. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  419. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  420. int ret, irq;
  421. bool state;
  422. if (pin->mode == PM8XXX_GPIO_MODE_OUTPUT)
  423. return pin->output_value;
  424. irq = chip->to_irq(chip, offset);
  425. if (irq >= 0) {
  426. ret = irq_get_irqchip_state(irq, IRQCHIP_STATE_LINE_LEVEL,
  427. &state);
  428. if (!ret)
  429. ret = !!state;
  430. } else
  431. ret = -EINVAL;
  432. return ret;
  433. }
  434. static void pm8xxx_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  435. {
  436. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  437. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  438. u8 val;
  439. pin->output_value = !!value;
  440. val = pin->mode << 2;
  441. val |= pin->open_drain << 1;
  442. val |= pin->output_value;
  443. pm8xxx_write_bank(pctrl, pin, 1, val);
  444. }
  445. static int pm8xxx_gpio_of_xlate(struct gpio_chip *chip,
  446. const struct of_phandle_args *gpio_desc,
  447. u32 *flags)
  448. {
  449. if (chip->of_gpio_n_cells < 2)
  450. return -EINVAL;
  451. if (flags)
  452. *flags = gpio_desc->args[1];
  453. return gpio_desc->args[0] - PM8XXX_GPIO_PHYSICAL_OFFSET;
  454. }
  455. #ifdef CONFIG_DEBUG_FS
  456. #include <linux/seq_file.h>
  457. static void pm8xxx_gpio_dbg_show_one(struct seq_file *s,
  458. struct pinctrl_dev *pctldev,
  459. struct gpio_chip *chip,
  460. unsigned offset,
  461. unsigned gpio)
  462. {
  463. struct pm8xxx_gpio *pctrl = gpiochip_get_data(chip);
  464. struct pm8xxx_pin_data *pin = pctrl->desc.pins[offset].drv_data;
  465. static const char * const modes[] = {
  466. "in", "both", "out", "off"
  467. };
  468. static const char * const biases[] = {
  469. "pull-up 30uA", "pull-up 1.5uA", "pull-up 31.5uA",
  470. "pull-up 1.5uA + 30uA boost", "pull-down 10uA", "no pull"
  471. };
  472. static const char * const buffer_types[] = {
  473. "push-pull", "open-drain"
  474. };
  475. static const char * const strengths[] = {
  476. "no", "high", "medium", "low"
  477. };
  478. seq_printf(s, " gpio%-2d:", offset + PM8XXX_GPIO_PHYSICAL_OFFSET);
  479. if (pin->disable) {
  480. seq_puts(s, " ---");
  481. } else {
  482. seq_printf(s, " %-4s", modes[pin->mode]);
  483. seq_printf(s, " %-7s", pm8xxx_gpio_functions[pin->function]);
  484. seq_printf(s, " VIN%d", pin->power_source);
  485. seq_printf(s, " %-27s", biases[pin->bias]);
  486. seq_printf(s, " %-10s", buffer_types[pin->open_drain]);
  487. seq_printf(s, " %-4s", pin->output_value ? "high" : "low");
  488. seq_printf(s, " %-7s", strengths[pin->output_strength]);
  489. if (pin->inverted)
  490. seq_puts(s, " inverted");
  491. }
  492. }
  493. static void pm8xxx_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
  494. {
  495. unsigned gpio = chip->base;
  496. unsigned i;
  497. for (i = 0; i < chip->ngpio; i++, gpio++) {
  498. pm8xxx_gpio_dbg_show_one(s, NULL, chip, i, gpio);
  499. seq_puts(s, "\n");
  500. }
  501. }
  502. #else
  503. #define pm8xxx_gpio_dbg_show NULL
  504. #endif
  505. static const struct gpio_chip pm8xxx_gpio_template = {
  506. .direction_input = pm8xxx_gpio_direction_input,
  507. .direction_output = pm8xxx_gpio_direction_output,
  508. .get = pm8xxx_gpio_get,
  509. .set = pm8xxx_gpio_set,
  510. .of_xlate = pm8xxx_gpio_of_xlate,
  511. .dbg_show = pm8xxx_gpio_dbg_show,
  512. .owner = THIS_MODULE,
  513. };
  514. static int pm8xxx_pin_populate(struct pm8xxx_gpio *pctrl,
  515. struct pm8xxx_pin_data *pin)
  516. {
  517. int val;
  518. val = pm8xxx_read_bank(pctrl, pin, 0);
  519. if (val < 0)
  520. return val;
  521. pin->power_source = (val >> 1) & 0x7;
  522. val = pm8xxx_read_bank(pctrl, pin, 1);
  523. if (val < 0)
  524. return val;
  525. pin->mode = (val >> 2) & 0x3;
  526. pin->open_drain = !!(val & BIT(1));
  527. pin->output_value = val & BIT(0);
  528. val = pm8xxx_read_bank(pctrl, pin, 2);
  529. if (val < 0)
  530. return val;
  531. pin->bias = (val >> 1) & 0x7;
  532. if (pin->bias <= PM8XXX_GPIO_BIAS_PU_1P5_30)
  533. pin->pull_up_strength = pin->bias;
  534. else
  535. pin->pull_up_strength = PM8XXX_GPIO_BIAS_PU_30;
  536. val = pm8xxx_read_bank(pctrl, pin, 3);
  537. if (val < 0)
  538. return val;
  539. pin->output_strength = (val >> 2) & 0x3;
  540. pin->disable = val & BIT(0);
  541. val = pm8xxx_read_bank(pctrl, pin, 4);
  542. if (val < 0)
  543. return val;
  544. pin->function = (val >> 1) & 0x7;
  545. val = pm8xxx_read_bank(pctrl, pin, 5);
  546. if (val < 0)
  547. return val;
  548. pin->inverted = !(val & BIT(3));
  549. return 0;
  550. }
  551. static struct irq_chip pm8xxx_irq_chip = {
  552. .name = "ssbi-gpio",
  553. .irq_mask_ack = irq_chip_mask_ack_parent,
  554. .irq_unmask = irq_chip_unmask_parent,
  555. .irq_set_type = irq_chip_set_type_parent,
  556. .flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE,
  557. };
  558. static int pm8xxx_domain_translate(struct irq_domain *domain,
  559. struct irq_fwspec *fwspec,
  560. unsigned long *hwirq,
  561. unsigned int *type)
  562. {
  563. struct pm8xxx_gpio *pctrl = container_of(domain->host_data,
  564. struct pm8xxx_gpio, chip);
  565. if (fwspec->param_count != 2 || fwspec->param[0] < 1 ||
  566. fwspec->param[0] > pctrl->chip.ngpio)
  567. return -EINVAL;
  568. *hwirq = fwspec->param[0] - PM8XXX_GPIO_PHYSICAL_OFFSET;
  569. *type = fwspec->param[1];
  570. return 0;
  571. }
  572. static unsigned int pm8xxx_child_offset_to_irq(struct gpio_chip *chip,
  573. unsigned int offset)
  574. {
  575. return offset + PM8XXX_GPIO_PHYSICAL_OFFSET;
  576. }
  577. static int pm8xxx_child_to_parent_hwirq(struct gpio_chip *chip,
  578. unsigned int child_hwirq,
  579. unsigned int child_type,
  580. unsigned int *parent_hwirq,
  581. unsigned int *parent_type)
  582. {
  583. *parent_hwirq = child_hwirq + 0xc0;
  584. *parent_type = child_type;
  585. return 0;
  586. }
  587. static const struct of_device_id pm8xxx_gpio_of_match[] = {
  588. { .compatible = "qcom,pm8018-gpio", .data = (void *) 6 },
  589. { .compatible = "qcom,pm8038-gpio", .data = (void *) 12 },
  590. { .compatible = "qcom,pm8058-gpio", .data = (void *) 44 },
  591. { .compatible = "qcom,pm8917-gpio", .data = (void *) 38 },
  592. { .compatible = "qcom,pm8921-gpio", .data = (void *) 44 },
  593. { },
  594. };
  595. MODULE_DEVICE_TABLE(of, pm8xxx_gpio_of_match);
  596. static int pm8xxx_gpio_probe(struct platform_device *pdev)
  597. {
  598. struct pm8xxx_pin_data *pin_data;
  599. struct irq_domain *parent_domain;
  600. struct device_node *parent_node;
  601. struct pinctrl_pin_desc *pins;
  602. struct gpio_irq_chip *girq;
  603. struct pm8xxx_gpio *pctrl;
  604. int ret, i;
  605. pctrl = devm_kzalloc(&pdev->dev, sizeof(*pctrl), GFP_KERNEL);
  606. if (!pctrl)
  607. return -ENOMEM;
  608. pctrl->dev = &pdev->dev;
  609. pctrl->npins = (uintptr_t) device_get_match_data(&pdev->dev);
  610. pctrl->regmap = dev_get_regmap(pdev->dev.parent, NULL);
  611. if (!pctrl->regmap) {
  612. dev_err(&pdev->dev, "parent regmap unavailable\n");
  613. return -ENXIO;
  614. }
  615. pctrl->desc = pm8xxx_pinctrl_desc;
  616. pctrl->desc.npins = pctrl->npins;
  617. pins = devm_kcalloc(&pdev->dev,
  618. pctrl->desc.npins,
  619. sizeof(struct pinctrl_pin_desc),
  620. GFP_KERNEL);
  621. if (!pins)
  622. return -ENOMEM;
  623. pin_data = devm_kcalloc(&pdev->dev,
  624. pctrl->desc.npins,
  625. sizeof(struct pm8xxx_pin_data),
  626. GFP_KERNEL);
  627. if (!pin_data)
  628. return -ENOMEM;
  629. for (i = 0; i < pctrl->desc.npins; i++) {
  630. pin_data[i].reg = SSBI_REG_ADDR_GPIO(i);
  631. ret = pm8xxx_pin_populate(pctrl, &pin_data[i]);
  632. if (ret)
  633. return ret;
  634. pins[i].number = i;
  635. pins[i].name = pm8xxx_groups[i];
  636. pins[i].drv_data = &pin_data[i];
  637. }
  638. pctrl->desc.pins = pins;
  639. pctrl->desc.num_custom_params = ARRAY_SIZE(pm8xxx_gpio_bindings);
  640. pctrl->desc.custom_params = pm8xxx_gpio_bindings;
  641. #ifdef CONFIG_DEBUG_FS
  642. pctrl->desc.custom_conf_items = pm8xxx_conf_items;
  643. #endif
  644. pctrl->pctrl = devm_pinctrl_register(&pdev->dev, &pctrl->desc, pctrl);
  645. if (IS_ERR(pctrl->pctrl)) {
  646. dev_err(&pdev->dev, "couldn't register pm8xxx gpio driver\n");
  647. return PTR_ERR(pctrl->pctrl);
  648. }
  649. pctrl->chip = pm8xxx_gpio_template;
  650. pctrl->chip.base = -1;
  651. pctrl->chip.parent = &pdev->dev;
  652. pctrl->chip.of_gpio_n_cells = 2;
  653. pctrl->chip.label = dev_name(pctrl->dev);
  654. pctrl->chip.ngpio = pctrl->npins;
  655. parent_node = of_irq_find_parent(pctrl->dev->of_node);
  656. if (!parent_node)
  657. return -ENXIO;
  658. parent_domain = irq_find_host(parent_node);
  659. of_node_put(parent_node);
  660. if (!parent_domain)
  661. return -ENXIO;
  662. girq = &pctrl->chip.irq;
  663. girq->chip = &pm8xxx_irq_chip;
  664. girq->default_type = IRQ_TYPE_NONE;
  665. girq->handler = handle_level_irq;
  666. girq->fwnode = of_node_to_fwnode(pctrl->dev->of_node);
  667. girq->parent_domain = parent_domain;
  668. girq->child_to_parent_hwirq = pm8xxx_child_to_parent_hwirq;
  669. girq->populate_parent_alloc_arg = gpiochip_populate_parent_fwspec_twocell;
  670. girq->child_offset_to_irq = pm8xxx_child_offset_to_irq;
  671. girq->child_irq_domain_ops.translate = pm8xxx_domain_translate;
  672. ret = gpiochip_add_data(&pctrl->chip, pctrl);
  673. if (ret) {
  674. dev_err(&pdev->dev, "failed register gpiochip\n");
  675. return ret;
  676. }
  677. /*
  678. * For DeviceTree-supported systems, the gpio core checks the
  679. * pinctrl's device node for the "gpio-ranges" property.
  680. * If it is present, it takes care of adding the pin ranges
  681. * for the driver. In this case the driver can skip ahead.
  682. *
  683. * In order to remain compatible with older, existing DeviceTree
  684. * files which don't set the "gpio-ranges" property or systems that
  685. * utilize ACPI the driver has to call gpiochip_add_pin_range().
  686. */
  687. if (!of_property_read_bool(pctrl->dev->of_node, "gpio-ranges")) {
  688. ret = gpiochip_add_pin_range(&pctrl->chip, dev_name(pctrl->dev),
  689. 0, 0, pctrl->chip.ngpio);
  690. if (ret) {
  691. dev_err(pctrl->dev, "failed to add pin range\n");
  692. goto unregister_gpiochip;
  693. }
  694. }
  695. platform_set_drvdata(pdev, pctrl);
  696. dev_dbg(&pdev->dev, "Qualcomm pm8xxx gpio driver probed\n");
  697. return 0;
  698. unregister_gpiochip:
  699. gpiochip_remove(&pctrl->chip);
  700. return ret;
  701. }
  702. static int pm8xxx_gpio_remove(struct platform_device *pdev)
  703. {
  704. struct pm8xxx_gpio *pctrl = platform_get_drvdata(pdev);
  705. gpiochip_remove(&pctrl->chip);
  706. return 0;
  707. }
  708. static struct platform_driver pm8xxx_gpio_driver = {
  709. .driver = {
  710. .name = "qcom-ssbi-gpio",
  711. .of_match_table = pm8xxx_gpio_of_match,
  712. },
  713. .probe = pm8xxx_gpio_probe,
  714. .remove = pm8xxx_gpio_remove,
  715. };
  716. module_platform_driver(pm8xxx_gpio_driver);
  717. MODULE_AUTHOR("Bjorn Andersson <[email protected]>");
  718. MODULE_DESCRIPTION("Qualcomm PM8xxx GPIO driver");
  719. MODULE_LICENSE("GPL v2");