pinctrl-ipq4019.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/of.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/pinctrl/pinctrl.h>
  9. #include "pinctrl-msm.h"
  10. static const struct pinctrl_pin_desc ipq4019_pins[] = {
  11. PINCTRL_PIN(0, "GPIO_0"),
  12. PINCTRL_PIN(1, "GPIO_1"),
  13. PINCTRL_PIN(2, "GPIO_2"),
  14. PINCTRL_PIN(3, "GPIO_3"),
  15. PINCTRL_PIN(4, "GPIO_4"),
  16. PINCTRL_PIN(5, "GPIO_5"),
  17. PINCTRL_PIN(6, "GPIO_6"),
  18. PINCTRL_PIN(7, "GPIO_7"),
  19. PINCTRL_PIN(8, "GPIO_8"),
  20. PINCTRL_PIN(9, "GPIO_9"),
  21. PINCTRL_PIN(10, "GPIO_10"),
  22. PINCTRL_PIN(11, "GPIO_11"),
  23. PINCTRL_PIN(12, "GPIO_12"),
  24. PINCTRL_PIN(13, "GPIO_13"),
  25. PINCTRL_PIN(14, "GPIO_14"),
  26. PINCTRL_PIN(15, "GPIO_15"),
  27. PINCTRL_PIN(16, "GPIO_16"),
  28. PINCTRL_PIN(17, "GPIO_17"),
  29. PINCTRL_PIN(18, "GPIO_18"),
  30. PINCTRL_PIN(19, "GPIO_19"),
  31. PINCTRL_PIN(20, "GPIO_20"),
  32. PINCTRL_PIN(21, "GPIO_21"),
  33. PINCTRL_PIN(22, "GPIO_22"),
  34. PINCTRL_PIN(23, "GPIO_23"),
  35. PINCTRL_PIN(24, "GPIO_24"),
  36. PINCTRL_PIN(25, "GPIO_25"),
  37. PINCTRL_PIN(26, "GPIO_26"),
  38. PINCTRL_PIN(27, "GPIO_27"),
  39. PINCTRL_PIN(28, "GPIO_28"),
  40. PINCTRL_PIN(29, "GPIO_29"),
  41. PINCTRL_PIN(30, "GPIO_30"),
  42. PINCTRL_PIN(31, "GPIO_31"),
  43. PINCTRL_PIN(32, "GPIO_32"),
  44. PINCTRL_PIN(33, "GPIO_33"),
  45. PINCTRL_PIN(34, "GPIO_34"),
  46. PINCTRL_PIN(35, "GPIO_35"),
  47. PINCTRL_PIN(36, "GPIO_36"),
  48. PINCTRL_PIN(37, "GPIO_37"),
  49. PINCTRL_PIN(38, "GPIO_38"),
  50. PINCTRL_PIN(39, "GPIO_39"),
  51. PINCTRL_PIN(40, "GPIO_40"),
  52. PINCTRL_PIN(41, "GPIO_41"),
  53. PINCTRL_PIN(42, "GPIO_42"),
  54. PINCTRL_PIN(43, "GPIO_43"),
  55. PINCTRL_PIN(44, "GPIO_44"),
  56. PINCTRL_PIN(45, "GPIO_45"),
  57. PINCTRL_PIN(46, "GPIO_46"),
  58. PINCTRL_PIN(47, "GPIO_47"),
  59. PINCTRL_PIN(48, "GPIO_48"),
  60. PINCTRL_PIN(49, "GPIO_49"),
  61. PINCTRL_PIN(50, "GPIO_50"),
  62. PINCTRL_PIN(51, "GPIO_51"),
  63. PINCTRL_PIN(52, "GPIO_52"),
  64. PINCTRL_PIN(53, "GPIO_53"),
  65. PINCTRL_PIN(54, "GPIO_54"),
  66. PINCTRL_PIN(55, "GPIO_55"),
  67. PINCTRL_PIN(56, "GPIO_56"),
  68. PINCTRL_PIN(57, "GPIO_57"),
  69. PINCTRL_PIN(58, "GPIO_58"),
  70. PINCTRL_PIN(59, "GPIO_59"),
  71. PINCTRL_PIN(60, "GPIO_60"),
  72. PINCTRL_PIN(61, "GPIO_61"),
  73. PINCTRL_PIN(62, "GPIO_62"),
  74. PINCTRL_PIN(63, "GPIO_63"),
  75. PINCTRL_PIN(64, "GPIO_64"),
  76. PINCTRL_PIN(65, "GPIO_65"),
  77. PINCTRL_PIN(66, "GPIO_66"),
  78. PINCTRL_PIN(67, "GPIO_67"),
  79. PINCTRL_PIN(68, "GPIO_68"),
  80. PINCTRL_PIN(69, "GPIO_69"),
  81. PINCTRL_PIN(70, "GPIO_70"),
  82. PINCTRL_PIN(71, "GPIO_71"),
  83. PINCTRL_PIN(72, "GPIO_72"),
  84. PINCTRL_PIN(73, "GPIO_73"),
  85. PINCTRL_PIN(74, "GPIO_74"),
  86. PINCTRL_PIN(75, "GPIO_75"),
  87. PINCTRL_PIN(76, "GPIO_76"),
  88. PINCTRL_PIN(77, "GPIO_77"),
  89. PINCTRL_PIN(78, "GPIO_78"),
  90. PINCTRL_PIN(79, "GPIO_79"),
  91. PINCTRL_PIN(80, "GPIO_80"),
  92. PINCTRL_PIN(81, "GPIO_81"),
  93. PINCTRL_PIN(82, "GPIO_82"),
  94. PINCTRL_PIN(83, "GPIO_83"),
  95. PINCTRL_PIN(84, "GPIO_84"),
  96. PINCTRL_PIN(85, "GPIO_85"),
  97. PINCTRL_PIN(86, "GPIO_86"),
  98. PINCTRL_PIN(87, "GPIO_87"),
  99. PINCTRL_PIN(88, "GPIO_88"),
  100. PINCTRL_PIN(89, "GPIO_89"),
  101. PINCTRL_PIN(90, "GPIO_90"),
  102. PINCTRL_PIN(91, "GPIO_91"),
  103. PINCTRL_PIN(92, "GPIO_92"),
  104. PINCTRL_PIN(93, "GPIO_93"),
  105. PINCTRL_PIN(94, "GPIO_94"),
  106. PINCTRL_PIN(95, "GPIO_95"),
  107. PINCTRL_PIN(96, "GPIO_96"),
  108. PINCTRL_PIN(97, "GPIO_97"),
  109. PINCTRL_PIN(98, "GPIO_98"),
  110. PINCTRL_PIN(99, "GPIO_99"),
  111. };
  112. #define DECLARE_QCA_GPIO_PINS(pin) \
  113. static const unsigned int gpio##pin##_pins[] = { pin }
  114. DECLARE_QCA_GPIO_PINS(0);
  115. DECLARE_QCA_GPIO_PINS(1);
  116. DECLARE_QCA_GPIO_PINS(2);
  117. DECLARE_QCA_GPIO_PINS(3);
  118. DECLARE_QCA_GPIO_PINS(4);
  119. DECLARE_QCA_GPIO_PINS(5);
  120. DECLARE_QCA_GPIO_PINS(6);
  121. DECLARE_QCA_GPIO_PINS(7);
  122. DECLARE_QCA_GPIO_PINS(8);
  123. DECLARE_QCA_GPIO_PINS(9);
  124. DECLARE_QCA_GPIO_PINS(10);
  125. DECLARE_QCA_GPIO_PINS(11);
  126. DECLARE_QCA_GPIO_PINS(12);
  127. DECLARE_QCA_GPIO_PINS(13);
  128. DECLARE_QCA_GPIO_PINS(14);
  129. DECLARE_QCA_GPIO_PINS(15);
  130. DECLARE_QCA_GPIO_PINS(16);
  131. DECLARE_QCA_GPIO_PINS(17);
  132. DECLARE_QCA_GPIO_PINS(18);
  133. DECLARE_QCA_GPIO_PINS(19);
  134. DECLARE_QCA_GPIO_PINS(20);
  135. DECLARE_QCA_GPIO_PINS(21);
  136. DECLARE_QCA_GPIO_PINS(22);
  137. DECLARE_QCA_GPIO_PINS(23);
  138. DECLARE_QCA_GPIO_PINS(24);
  139. DECLARE_QCA_GPIO_PINS(25);
  140. DECLARE_QCA_GPIO_PINS(26);
  141. DECLARE_QCA_GPIO_PINS(27);
  142. DECLARE_QCA_GPIO_PINS(28);
  143. DECLARE_QCA_GPIO_PINS(29);
  144. DECLARE_QCA_GPIO_PINS(30);
  145. DECLARE_QCA_GPIO_PINS(31);
  146. DECLARE_QCA_GPIO_PINS(32);
  147. DECLARE_QCA_GPIO_PINS(33);
  148. DECLARE_QCA_GPIO_PINS(34);
  149. DECLARE_QCA_GPIO_PINS(35);
  150. DECLARE_QCA_GPIO_PINS(36);
  151. DECLARE_QCA_GPIO_PINS(37);
  152. DECLARE_QCA_GPIO_PINS(38);
  153. DECLARE_QCA_GPIO_PINS(39);
  154. DECLARE_QCA_GPIO_PINS(40);
  155. DECLARE_QCA_GPIO_PINS(41);
  156. DECLARE_QCA_GPIO_PINS(42);
  157. DECLARE_QCA_GPIO_PINS(43);
  158. DECLARE_QCA_GPIO_PINS(44);
  159. DECLARE_QCA_GPIO_PINS(45);
  160. DECLARE_QCA_GPIO_PINS(46);
  161. DECLARE_QCA_GPIO_PINS(47);
  162. DECLARE_QCA_GPIO_PINS(48);
  163. DECLARE_QCA_GPIO_PINS(49);
  164. DECLARE_QCA_GPIO_PINS(50);
  165. DECLARE_QCA_GPIO_PINS(51);
  166. DECLARE_QCA_GPIO_PINS(52);
  167. DECLARE_QCA_GPIO_PINS(53);
  168. DECLARE_QCA_GPIO_PINS(54);
  169. DECLARE_QCA_GPIO_PINS(55);
  170. DECLARE_QCA_GPIO_PINS(56);
  171. DECLARE_QCA_GPIO_PINS(57);
  172. DECLARE_QCA_GPIO_PINS(58);
  173. DECLARE_QCA_GPIO_PINS(59);
  174. DECLARE_QCA_GPIO_PINS(60);
  175. DECLARE_QCA_GPIO_PINS(61);
  176. DECLARE_QCA_GPIO_PINS(62);
  177. DECLARE_QCA_GPIO_PINS(63);
  178. DECLARE_QCA_GPIO_PINS(64);
  179. DECLARE_QCA_GPIO_PINS(65);
  180. DECLARE_QCA_GPIO_PINS(66);
  181. DECLARE_QCA_GPIO_PINS(67);
  182. DECLARE_QCA_GPIO_PINS(68);
  183. DECLARE_QCA_GPIO_PINS(69);
  184. DECLARE_QCA_GPIO_PINS(70);
  185. DECLARE_QCA_GPIO_PINS(71);
  186. DECLARE_QCA_GPIO_PINS(72);
  187. DECLARE_QCA_GPIO_PINS(73);
  188. DECLARE_QCA_GPIO_PINS(74);
  189. DECLARE_QCA_GPIO_PINS(75);
  190. DECLARE_QCA_GPIO_PINS(76);
  191. DECLARE_QCA_GPIO_PINS(77);
  192. DECLARE_QCA_GPIO_PINS(78);
  193. DECLARE_QCA_GPIO_PINS(79);
  194. DECLARE_QCA_GPIO_PINS(80);
  195. DECLARE_QCA_GPIO_PINS(81);
  196. DECLARE_QCA_GPIO_PINS(82);
  197. DECLARE_QCA_GPIO_PINS(83);
  198. DECLARE_QCA_GPIO_PINS(84);
  199. DECLARE_QCA_GPIO_PINS(85);
  200. DECLARE_QCA_GPIO_PINS(86);
  201. DECLARE_QCA_GPIO_PINS(87);
  202. DECLARE_QCA_GPIO_PINS(88);
  203. DECLARE_QCA_GPIO_PINS(89);
  204. DECLARE_QCA_GPIO_PINS(90);
  205. DECLARE_QCA_GPIO_PINS(91);
  206. DECLARE_QCA_GPIO_PINS(92);
  207. DECLARE_QCA_GPIO_PINS(93);
  208. DECLARE_QCA_GPIO_PINS(94);
  209. DECLARE_QCA_GPIO_PINS(95);
  210. DECLARE_QCA_GPIO_PINS(96);
  211. DECLARE_QCA_GPIO_PINS(97);
  212. DECLARE_QCA_GPIO_PINS(98);
  213. DECLARE_QCA_GPIO_PINS(99);
  214. #define FUNCTION(fname) \
  215. [qca_mux_##fname] = { \
  216. .name = #fname, \
  217. .groups = fname##_groups, \
  218. .ngroups = ARRAY_SIZE(fname##_groups), \
  219. }
  220. #define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, f10, f11, f12, f13, f14) \
  221. { \
  222. .name = "gpio" #id, \
  223. .pins = gpio##id##_pins, \
  224. .npins = (unsigned)ARRAY_SIZE(gpio##id##_pins), \
  225. .funcs = (int[]){ \
  226. qca_mux_gpio, /* gpio mode */ \
  227. qca_mux_##f1, \
  228. qca_mux_##f2, \
  229. qca_mux_##f3, \
  230. qca_mux_##f4, \
  231. qca_mux_##f5, \
  232. qca_mux_##f6, \
  233. qca_mux_##f7, \
  234. qca_mux_##f8, \
  235. qca_mux_##f9, \
  236. qca_mux_##f10, \
  237. qca_mux_##f11, \
  238. qca_mux_##f12, \
  239. qca_mux_##f13, \
  240. qca_mux_##f14 \
  241. }, \
  242. .nfuncs = 15, \
  243. .ctl_reg = 0x0 + 0x1000 * id, \
  244. .io_reg = 0x4 + 0x1000 * id, \
  245. .intr_cfg_reg = 0x8 + 0x1000 * id, \
  246. .intr_status_reg = 0xc + 0x1000 * id, \
  247. .intr_target_reg = 0x8 + 0x1000 * id, \
  248. .mux_bit = 2, \
  249. .pull_bit = 0, \
  250. .drv_bit = 6, \
  251. .od_bit = 12, \
  252. .oe_bit = 9, \
  253. .in_bit = 0, \
  254. .out_bit = 1, \
  255. .intr_enable_bit = 0, \
  256. .intr_status_bit = 0, \
  257. .intr_target_bit = 5, \
  258. .intr_raw_status_bit = 4, \
  259. .intr_polarity_bit = 1, \
  260. .intr_detection_bit = 2, \
  261. .intr_detection_width = 2, \
  262. }
  263. enum ipq4019_functions {
  264. qca_mux_gpio,
  265. qca_mux_aud_pin,
  266. qca_mux_audio_pwm,
  267. qca_mux_blsp_i2c0,
  268. qca_mux_blsp_i2c1,
  269. qca_mux_blsp_spi0,
  270. qca_mux_blsp_spi1,
  271. qca_mux_blsp_uart0,
  272. qca_mux_blsp_uart1,
  273. qca_mux_chip_rst,
  274. qca_mux_i2s_rx,
  275. qca_mux_i2s_spdif_in,
  276. qca_mux_i2s_spdif_out,
  277. qca_mux_i2s_td,
  278. qca_mux_i2s_tx,
  279. qca_mux_jtag,
  280. qca_mux_led0,
  281. qca_mux_led1,
  282. qca_mux_led2,
  283. qca_mux_led3,
  284. qca_mux_led4,
  285. qca_mux_led5,
  286. qca_mux_led6,
  287. qca_mux_led7,
  288. qca_mux_led8,
  289. qca_mux_led9,
  290. qca_mux_led10,
  291. qca_mux_led11,
  292. qca_mux_mdc,
  293. qca_mux_mdio,
  294. qca_mux_pcie,
  295. qca_mux_pmu,
  296. qca_mux_prng_rosc,
  297. qca_mux_qpic,
  298. qca_mux_rgmii,
  299. qca_mux_rmii,
  300. qca_mux_sdio,
  301. qca_mux_smart0,
  302. qca_mux_smart1,
  303. qca_mux_smart2,
  304. qca_mux_smart3,
  305. qca_mux_tm,
  306. qca_mux_wifi0,
  307. qca_mux_wifi1,
  308. qca_mux_NA,
  309. };
  310. static const char * const gpio_groups[] = {
  311. "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7",
  312. "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14",
  313. "gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21",
  314. "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28",
  315. "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35",
  316. "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42",
  317. "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49",
  318. "gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56",
  319. "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
  320. "gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70",
  321. "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77",
  322. "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84",
  323. "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", "gpio91",
  324. "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gpio98",
  325. "gpio99",
  326. };
  327. static const char * const aud_pin_groups[] = {
  328. "gpio48", "gpio49", "gpio50", "gpio51",
  329. };
  330. static const char * const audio_pwm_groups[] = {
  331. "gpio30", "gpio31", "gpio32", "gpio33", "gpio64", "gpio65", "gpio66",
  332. "gpio67",
  333. };
  334. static const char * const blsp_i2c0_groups[] = {
  335. "gpio10", "gpio11", "gpio20", "gpio21", "gpio58", "gpio59",
  336. };
  337. static const char * const blsp_i2c1_groups[] = {
  338. "gpio12", "gpio13", "gpio34", "gpio35",
  339. };
  340. static const char * const blsp_spi0_groups[] = {
  341. "gpio12", "gpio13", "gpio14", "gpio15", "gpio45", "gpio54", "gpio55",
  342. "gpio56", "gpio57",
  343. };
  344. static const char * const blsp_spi1_groups[] = {
  345. "gpio44", "gpio45", "gpio46", "gpio47",
  346. };
  347. static const char * const blsp_uart0_groups[] = {
  348. "gpio16", "gpio17", "gpio60", "gpio61",
  349. };
  350. static const char * const blsp_uart1_groups[] = {
  351. "gpio8", "gpio9", "gpio10", "gpio11",
  352. };
  353. static const char * const chip_rst_groups[] = {
  354. "gpio62",
  355. };
  356. static const char * const i2s_rx_groups[] = {
  357. "gpio0", "gpio1", "gpio2", "gpio20", "gpio21", "gpio22", "gpio23",
  358. "gpio58", "gpio60", "gpio61", "gpio63",
  359. };
  360. static const char * const i2s_spdif_in_groups[] = {
  361. "gpio34", "gpio59", "gpio63",
  362. };
  363. static const char * const i2s_spdif_out_groups[] = {
  364. "gpio35", "gpio62", "gpio63",
  365. };
  366. static const char * const i2s_td_groups[] = {
  367. "gpio27", "gpio28", "gpio29", "gpio54", "gpio55", "gpio56", "gpio63",
  368. };
  369. static const char * const i2s_tx_groups[] = {
  370. "gpio24", "gpio25", "gpio26", "gpio52", "gpio53", "gpio57", "gpio60",
  371. "gpio61",
  372. };
  373. static const char * const jtag_groups[] = {
  374. "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5",
  375. };
  376. static const char * const led0_groups[] = {
  377. "gpio16", "gpio36", "gpio60",
  378. };
  379. static const char * const led1_groups[] = {
  380. "gpio17", "gpio37", "gpio61",
  381. };
  382. static const char * const led2_groups[] = {
  383. "gpio36", "gpio38", "gpio58",
  384. };
  385. static const char * const led3_groups[] = {
  386. "gpio39",
  387. };
  388. static const char * const led4_groups[] = {
  389. "gpio40",
  390. };
  391. static const char * const led5_groups[] = {
  392. "gpio44",
  393. };
  394. static const char * const led6_groups[] = {
  395. "gpio45",
  396. };
  397. static const char * const led7_groups[] = {
  398. "gpio46",
  399. };
  400. static const char * const led8_groups[] = {
  401. "gpio47",
  402. };
  403. static const char * const led9_groups[] = {
  404. "gpio48",
  405. };
  406. static const char * const led10_groups[] = {
  407. "gpio49",
  408. };
  409. static const char * const led11_groups[] = {
  410. "gpio50",
  411. };
  412. static const char * const mdc_groups[] = {
  413. "gpio7", "gpio52",
  414. };
  415. static const char * const mdio_groups[] = {
  416. "gpio6", "gpio53",
  417. };
  418. static const char * const pcie_groups[] = {
  419. "gpio39", "gpio52",
  420. };
  421. static const char * const pmu_groups[] = {
  422. "gpio54", "gpio55",
  423. };
  424. static const char * const prng_rosc_groups[] = {
  425. "gpio53",
  426. };
  427. static const char * const qpic_groups[] = {
  428. "gpio52", "gpio53", "gpio54", "gpio55", "gpio56", "gpio57", "gpio58",
  429. "gpio59", "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65",
  430. "gpio66", "gpio67", "gpio68", "gpio69",
  431. };
  432. static const char * const rgmii_groups[] = {
  433. "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28",
  434. "gpio29", "gpio30", "gpio31", "gpio32", "gpio33",
  435. };
  436. static const char * const rmii_groups[] = {
  437. "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42",
  438. "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49",
  439. "gpio50", "gpio51",
  440. };
  441. static const char * const sdio_groups[] = {
  442. "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29",
  443. "gpio30", "gpio31", "gpio32",
  444. };
  445. static const char * const smart0_groups[] = {
  446. "gpio0", "gpio1", "gpio2", "gpio5", "gpio44", "gpio45", "gpio46",
  447. "gpio47",
  448. };
  449. static const char * const smart1_groups[] = {
  450. "gpio8", "gpio9", "gpio16", "gpio17", "gpio58", "gpio59", "gpio60",
  451. "gpio61",
  452. };
  453. static const char * const smart2_groups[] = {
  454. "gpio40", "gpio41", "gpio48", "gpio49",
  455. };
  456. static const char * const smart3_groups[] = {
  457. "gpio58", "gpio59", "gpio60", "gpio61",
  458. };
  459. static const char * const tm_groups[] = {
  460. "gpio52", "gpio53", "gpio54", "gpio55", "gpio56", "gpio57", "gpio58",
  461. "gpio59", "gpio60", "gpio61", "gpio62", "gpio63",
  462. };
  463. static const char * const wifi0_groups[] = {
  464. "gpio37", "gpio40", "gpio41", "gpio42", "gpio50", "gpio51", "gpio52",
  465. "gpio53", "gpio56", "gpio57", "gpio58", "gpio98",
  466. };
  467. static const char * const wifi1_groups[] = {
  468. "gpio37", "gpio40", "gpio41", "gpio43", "gpio50", "gpio51", "gpio52",
  469. "gpio53", "gpio56", "gpio57", "gpio58", "gpio98",
  470. };
  471. static const struct msm_function ipq4019_functions[] = {
  472. FUNCTION(aud_pin),
  473. FUNCTION(audio_pwm),
  474. FUNCTION(blsp_i2c0),
  475. FUNCTION(blsp_i2c1),
  476. FUNCTION(blsp_spi0),
  477. FUNCTION(blsp_spi1),
  478. FUNCTION(blsp_uart0),
  479. FUNCTION(blsp_uart1),
  480. FUNCTION(chip_rst),
  481. FUNCTION(gpio),
  482. FUNCTION(i2s_rx),
  483. FUNCTION(i2s_spdif_in),
  484. FUNCTION(i2s_spdif_out),
  485. FUNCTION(i2s_td),
  486. FUNCTION(i2s_tx),
  487. FUNCTION(jtag),
  488. FUNCTION(led0),
  489. FUNCTION(led1),
  490. FUNCTION(led2),
  491. FUNCTION(led3),
  492. FUNCTION(led4),
  493. FUNCTION(led5),
  494. FUNCTION(led6),
  495. FUNCTION(led7),
  496. FUNCTION(led8),
  497. FUNCTION(led9),
  498. FUNCTION(led10),
  499. FUNCTION(led11),
  500. FUNCTION(mdc),
  501. FUNCTION(mdio),
  502. FUNCTION(pcie),
  503. FUNCTION(pmu),
  504. FUNCTION(prng_rosc),
  505. FUNCTION(qpic),
  506. FUNCTION(rgmii),
  507. FUNCTION(rmii),
  508. FUNCTION(sdio),
  509. FUNCTION(smart0),
  510. FUNCTION(smart1),
  511. FUNCTION(smart2),
  512. FUNCTION(smart3),
  513. FUNCTION(tm),
  514. FUNCTION(wifi0),
  515. FUNCTION(wifi1),
  516. };
  517. static const struct msm_pingroup ipq4019_groups[] = {
  518. PINGROUP(0, jtag, smart0, i2s_rx, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  519. NA, NA),
  520. PINGROUP(1, jtag, smart0, i2s_rx, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  521. NA, NA),
  522. PINGROUP(2, jtag, smart0, i2s_rx, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  523. NA, NA),
  524. PINGROUP(3, jtag, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  525. PINGROUP(4, jtag, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  526. PINGROUP(5, jtag, smart0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  527. NA),
  528. PINGROUP(6, mdio, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  529. PINGROUP(7, mdc, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  530. PINGROUP(8, blsp_uart1, NA, NA, smart1, NA, NA, NA, NA, NA, NA, NA,
  531. NA, NA, NA),
  532. PINGROUP(9, blsp_uart1, NA, NA, smart1, NA, NA, NA, NA, NA, NA, NA,
  533. NA, NA, NA),
  534. PINGROUP(10, blsp_uart1, NA, NA, blsp_i2c0, NA, NA, NA, NA, NA, NA, NA,
  535. NA, NA, NA),
  536. PINGROUP(11, blsp_uart1, NA, NA, blsp_i2c0, NA, NA, NA, NA, NA, NA, NA,
  537. NA, NA, NA),
  538. PINGROUP(12, blsp_spi0, blsp_i2c1, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  539. NA, NA, NA),
  540. PINGROUP(13, blsp_spi0, blsp_i2c1, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  541. NA, NA, NA),
  542. PINGROUP(14, blsp_spi0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  543. NA),
  544. PINGROUP(15, blsp_spi0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  545. NA),
  546. PINGROUP(16, blsp_uart0, led0, smart1, NA, NA, NA, NA, NA, NA, NA, NA,
  547. NA, NA, NA),
  548. PINGROUP(17, blsp_uart0, led1, smart1, NA, NA, NA, NA, NA, NA, NA, NA,
  549. NA, NA, NA),
  550. PINGROUP(18, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  551. PINGROUP(19, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  552. PINGROUP(20, blsp_i2c0, i2s_rx, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  553. NA, NA),
  554. PINGROUP(21, blsp_i2c0, i2s_rx, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  555. NA, NA),
  556. PINGROUP(22, rgmii, i2s_rx, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  557. NA),
  558. PINGROUP(23, sdio, rgmii, i2s_rx, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  559. NA, NA),
  560. PINGROUP(24, sdio, rgmii, i2s_tx, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  561. NA, NA),
  562. PINGROUP(25, sdio, rgmii, i2s_tx, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  563. NA, NA),
  564. PINGROUP(26, sdio, rgmii, i2s_tx, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  565. NA, NA),
  566. PINGROUP(27, sdio, rgmii, i2s_td, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  567. NA, NA),
  568. PINGROUP(28, sdio, rgmii, i2s_td, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  569. NA, NA),
  570. PINGROUP(29, sdio, rgmii, i2s_td, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  571. NA, NA),
  572. PINGROUP(30, sdio, rgmii, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA,
  573. NA, NA, NA),
  574. PINGROUP(31, sdio, rgmii, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA,
  575. NA, NA, NA),
  576. PINGROUP(32, sdio, rgmii, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA,
  577. NA, NA, NA),
  578. PINGROUP(33, rgmii, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  579. NA, NA),
  580. PINGROUP(34, blsp_i2c1, i2s_spdif_in, NA, NA, NA, NA, NA, NA, NA, NA,
  581. NA, NA, NA, NA),
  582. PINGROUP(35, blsp_i2c1, i2s_spdif_out, NA, NA, NA, NA, NA, NA, NA, NA,
  583. NA, NA, NA, NA),
  584. PINGROUP(36, rmii, led2, led0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  585. NA),
  586. PINGROUP(37, rmii, wifi0, wifi1, led1, NA, NA, NA, NA, NA, NA, NA, NA,
  587. NA, NA),
  588. PINGROUP(38, rmii, led2, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  589. NA),
  590. PINGROUP(39, rmii, pcie, led3, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  591. NA),
  592. PINGROUP(40, rmii, wifi0, wifi1, smart2, led4, NA, NA, NA, NA, NA, NA,
  593. NA, NA, NA),
  594. PINGROUP(41, rmii, wifi0, wifi1, smart2, NA, NA, NA, NA, NA, NA, NA,
  595. NA, NA, NA),
  596. PINGROUP(42, rmii, wifi0, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  597. NA),
  598. PINGROUP(43, rmii, wifi1, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  599. NA),
  600. PINGROUP(44, rmii, blsp_spi1, smart0, led5, NA, NA, NA, NA, NA, NA, NA,
  601. NA, NA, NA),
  602. PINGROUP(45, rmii, blsp_spi1, blsp_spi0, smart0, led6, NA, NA, NA, NA,
  603. NA, NA, NA, NA, NA),
  604. PINGROUP(46, rmii, blsp_spi1, smart0, led7, NA, NA, NA, NA, NA, NA, NA,
  605. NA, NA, NA),
  606. PINGROUP(47, rmii, blsp_spi1, smart0, led8, NA, NA, NA, NA, NA, NA, NA,
  607. NA, NA, NA),
  608. PINGROUP(48, rmii, aud_pin, smart2, led9, NA, NA, NA, NA, NA, NA, NA,
  609. NA, NA, NA),
  610. PINGROUP(49, rmii, aud_pin, smart2, led10, NA, NA, NA, NA, NA, NA, NA,
  611. NA, NA, NA),
  612. PINGROUP(50, rmii, aud_pin, wifi0, wifi1, led11, NA, NA, NA, NA, NA,
  613. NA, NA, NA, NA),
  614. PINGROUP(51, rmii, aud_pin, wifi0, wifi1, NA, NA, NA, NA, NA, NA, NA,
  615. NA, NA, NA),
  616. PINGROUP(52, qpic, mdc, pcie, i2s_tx, NA, NA, NA, tm, wifi0, wifi1, NA,
  617. NA, NA, NA),
  618. PINGROUP(53, qpic, mdio, i2s_tx, prng_rosc, NA, tm, wifi0, wifi1, NA,
  619. NA, NA, NA, NA, NA),
  620. PINGROUP(54, qpic, blsp_spi0, i2s_td, NA, pmu, NA, NA, NA, tm, NA, NA,
  621. NA, NA, NA),
  622. PINGROUP(55, qpic, blsp_spi0, i2s_td, NA, pmu, NA, NA, NA, tm, NA, NA,
  623. NA, NA, NA),
  624. PINGROUP(56, qpic, blsp_spi0, i2s_td, NA, NA, tm, wifi0, wifi1, NA, NA,
  625. NA, NA, NA, NA),
  626. PINGROUP(57, qpic, blsp_spi0, i2s_tx, NA, NA, tm, wifi0, wifi1, NA, NA,
  627. NA, NA, NA, NA),
  628. PINGROUP(58, qpic, led2, blsp_i2c0, smart3, smart1, i2s_rx, NA, NA, tm,
  629. wifi0, wifi1, NA, NA, NA),
  630. PINGROUP(59, qpic, blsp_i2c0, smart3, smart1, i2s_spdif_in, NA, NA, NA,
  631. NA, NA, tm, NA, NA, NA),
  632. PINGROUP(60, qpic, blsp_uart0, smart1, smart3, led0, i2s_tx, i2s_rx,
  633. NA, NA, NA, NA, NA, tm, NA),
  634. PINGROUP(61, qpic, blsp_uart0, smart1, smart3, led1, i2s_tx, i2s_rx,
  635. NA, NA, NA, NA, NA, tm, NA),
  636. PINGROUP(62, qpic, chip_rst, NA, NA, i2s_spdif_out, NA, NA, NA, NA, NA,
  637. tm, NA, NA, NA),
  638. PINGROUP(63, qpic, NA, NA, NA, i2s_td, i2s_rx, i2s_spdif_out,
  639. i2s_spdif_in, NA, NA, NA, NA, tm, NA),
  640. PINGROUP(64, qpic, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  641. NA, NA),
  642. PINGROUP(65, qpic, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  643. NA, NA),
  644. PINGROUP(66, qpic, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  645. NA, NA),
  646. PINGROUP(67, qpic, audio_pwm, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  647. NA, NA),
  648. PINGROUP(68, qpic, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  649. PINGROUP(69, qpic, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  650. PINGROUP(70, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  651. PINGROUP(71, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  652. PINGROUP(72, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  653. PINGROUP(73, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  654. PINGROUP(74, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  655. PINGROUP(75, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  656. PINGROUP(76, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  657. PINGROUP(77, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  658. PINGROUP(78, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  659. PINGROUP(79, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  660. PINGROUP(80, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  661. PINGROUP(81, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  662. PINGROUP(82, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  663. PINGROUP(83, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  664. PINGROUP(84, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  665. PINGROUP(85, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  666. PINGROUP(86, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  667. PINGROUP(87, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  668. PINGROUP(88, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  669. PINGROUP(89, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  670. PINGROUP(90, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  671. PINGROUP(91, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  672. PINGROUP(92, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  673. PINGROUP(93, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  674. PINGROUP(94, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  675. PINGROUP(95, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  676. PINGROUP(96, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  677. PINGROUP(97, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  678. PINGROUP(98, wifi0, wifi1, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA,
  679. NA),
  680. PINGROUP(99, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA, NA),
  681. };
  682. static const struct msm_pinctrl_soc_data ipq4019_pinctrl = {
  683. .pins = ipq4019_pins,
  684. .npins = ARRAY_SIZE(ipq4019_pins),
  685. .functions = ipq4019_functions,
  686. .nfunctions = ARRAY_SIZE(ipq4019_functions),
  687. .groups = ipq4019_groups,
  688. .ngroups = ARRAY_SIZE(ipq4019_groups),
  689. .ngpios = 100,
  690. .pull_no_keeper = true,
  691. };
  692. static int ipq4019_pinctrl_probe(struct platform_device *pdev)
  693. {
  694. return msm_pinctrl_probe(pdev, &ipq4019_pinctrl);
  695. }
  696. static const struct of_device_id ipq4019_pinctrl_of_match[] = {
  697. { .compatible = "qcom,ipq4019-pinctrl", },
  698. { },
  699. };
  700. static struct platform_driver ipq4019_pinctrl_driver = {
  701. .driver = {
  702. .name = "ipq4019-pinctrl",
  703. .of_match_table = ipq4019_pinctrl_of_match,
  704. },
  705. .probe = ipq4019_pinctrl_probe,
  706. .remove = msm_pinctrl_remove,
  707. };
  708. static int __init ipq4019_pinctrl_init(void)
  709. {
  710. return platform_driver_register(&ipq4019_pinctrl_driver);
  711. }
  712. arch_initcall(ipq4019_pinctrl_init);
  713. static void __exit ipq4019_pinctrl_exit(void)
  714. {
  715. platform_driver_unregister(&ipq4019_pinctrl_driver);
  716. }
  717. module_exit(ipq4019_pinctrl_exit);
  718. MODULE_DESCRIPTION("Qualcomm ipq4019 pinctrl driver");
  719. MODULE_LICENSE("GPL v2");
  720. MODULE_DEVICE_TABLE(of, ipq4019_pinctrl_of_match);