pinctrl-s900.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * OWL S900 Pinctrl driver
  4. *
  5. * Copyright (c) 2014 Actions Semi Inc.
  6. * Author: David Liu <[email protected]>
  7. *
  8. * Copyright (c) 2018 Linaro Ltd.
  9. * Author: Manivannan Sadhasivam <[email protected]>
  10. */
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pinctrl/pinctrl.h>
  15. #include <linux/pinctrl/pinconf-generic.h>
  16. #include "pinctrl-owl.h"
  17. /* Pinctrl registers offset */
  18. #define MFCTL0 (0x0040)
  19. #define MFCTL1 (0x0044)
  20. #define MFCTL2 (0x0048)
  21. #define MFCTL3 (0x004C)
  22. #define PAD_PULLCTL0 (0x0060)
  23. #define PAD_PULLCTL1 (0x0064)
  24. #define PAD_PULLCTL2 (0x0068)
  25. #define PAD_ST0 (0x006C)
  26. #define PAD_ST1 (0x0070)
  27. #define PAD_CTL (0x0074)
  28. #define PAD_DRV0 (0x0080)
  29. #define PAD_DRV1 (0x0084)
  30. #define PAD_DRV2 (0x0088)
  31. #define PAD_SR0 (0x0270)
  32. #define PAD_SR1 (0x0274)
  33. #define PAD_SR2 (0x0278)
  34. #define _GPIOA(offset) (offset)
  35. #define _GPIOB(offset) (32 + (offset))
  36. #define _GPIOC(offset) (64 + (offset))
  37. #define _GPIOD(offset) (76 + (offset))
  38. #define _GPIOE(offset) (106 + (offset))
  39. #define _GPIOF(offset) (138 + (offset))
  40. #define NUM_GPIOS (_GPIOF(7) + 1)
  41. #define _PIN(offset) (NUM_GPIOS + (offset))
  42. #define ETH_TXD0 _GPIOA(0)
  43. #define ETH_TXD1 _GPIOA(1)
  44. #define ETH_TXEN _GPIOA(2)
  45. #define ETH_RXER _GPIOA(3)
  46. #define ETH_CRS_DV _GPIOA(4)
  47. #define ETH_RXD1 _GPIOA(5)
  48. #define ETH_RXD0 _GPIOA(6)
  49. #define ETH_REF_CLK _GPIOA(7)
  50. #define ETH_MDC _GPIOA(8)
  51. #define ETH_MDIO _GPIOA(9)
  52. #define SIRQ0 _GPIOA(10)
  53. #define SIRQ1 _GPIOA(11)
  54. #define SIRQ2 _GPIOA(12)
  55. #define I2S_D0 _GPIOA(13)
  56. #define I2S_BCLK0 _GPIOA(14)
  57. #define I2S_LRCLK0 _GPIOA(15)
  58. #define I2S_MCLK0 _GPIOA(16)
  59. #define I2S_D1 _GPIOA(17)
  60. #define I2S_BCLK1 _GPIOA(18)
  61. #define I2S_LRCLK1 _GPIOA(19)
  62. #define I2S_MCLK1 _GPIOA(20)
  63. #define ERAM_A5 _GPIOA(21)
  64. #define ERAM_A6 _GPIOA(22)
  65. #define ERAM_A7 _GPIOA(23)
  66. #define ERAM_A8 _GPIOA(24)
  67. #define ERAM_A9 _GPIOA(25)
  68. #define ERAM_A10 _GPIOA(26)
  69. #define ERAM_A11 _GPIOA(27)
  70. #define SD0_D0 _GPIOA(28)
  71. #define SD0_D1 _GPIOA(29)
  72. #define SD0_D2 _GPIOA(30)
  73. #define SD0_D3 _GPIOA(31)
  74. #define SD1_D0 _GPIOB(0)
  75. #define SD1_D1 _GPIOB(1)
  76. #define SD1_D2 _GPIOB(2)
  77. #define SD1_D3 _GPIOB(3)
  78. #define SD0_CMD _GPIOB(4)
  79. #define SD0_CLK _GPIOB(5)
  80. #define SD1_CMD _GPIOB(6)
  81. #define SD1_CLK _GPIOB(7)
  82. #define SPI0_SCLK _GPIOB(8)
  83. #define SPI0_SS _GPIOB(9)
  84. #define SPI0_MISO _GPIOB(10)
  85. #define SPI0_MOSI _GPIOB(11)
  86. #define UART0_RX _GPIOB(12)
  87. #define UART0_TX _GPIOB(13)
  88. #define UART2_RX _GPIOB(14)
  89. #define UART2_TX _GPIOB(15)
  90. #define UART2_RTSB _GPIOB(16)
  91. #define UART2_CTSB _GPIOB(17)
  92. #define UART4_RX _GPIOB(18)
  93. #define UART4_TX _GPIOB(19)
  94. #define I2C0_SCLK _GPIOB(20)
  95. #define I2C0_SDATA _GPIOB(21)
  96. #define I2C1_SCLK _GPIOB(22)
  97. #define I2C1_SDATA _GPIOB(23)
  98. #define I2C2_SCLK _GPIOB(24)
  99. #define I2C2_SDATA _GPIOB(25)
  100. #define CSI0_DN0 _GPIOB(26)
  101. #define CSI0_DP0 _GPIOB(27)
  102. #define CSI0_DN1 _GPIOB(28)
  103. #define CSI0_DP1 _GPIOB(29)
  104. #define CSI0_CN _GPIOB(30)
  105. #define CSI0_CP _GPIOB(31)
  106. #define CSI0_DN2 _GPIOC(0)
  107. #define CSI0_DP2 _GPIOC(1)
  108. #define CSI0_DN3 _GPIOC(2)
  109. #define CSI0_DP3 _GPIOC(3)
  110. #define SENSOR0_PCLK _GPIOC(4)
  111. #define CSI1_DN0 _GPIOC(5)
  112. #define CSI1_DP0 _GPIOC(6)
  113. #define CSI1_DN1 _GPIOC(7)
  114. #define CSI1_DP1 _GPIOC(8)
  115. #define CSI1_CN _GPIOC(9)
  116. #define CSI1_CP _GPIOC(10)
  117. #define SENSOR0_CKOUT _GPIOC(11)
  118. #define LVDS_OEP _GPIOD(0)
  119. #define LVDS_OEN _GPIOD(1)
  120. #define LVDS_ODP _GPIOD(2)
  121. #define LVDS_ODN _GPIOD(3)
  122. #define LVDS_OCP _GPIOD(4)
  123. #define LVDS_OCN _GPIOD(5)
  124. #define LVDS_OBP _GPIOD(6)
  125. #define LVDS_OBN _GPIOD(7)
  126. #define LVDS_OAP _GPIOD(8)
  127. #define LVDS_OAN _GPIOD(9)
  128. #define LVDS_EEP _GPIOD(10)
  129. #define LVDS_EEN _GPIOD(11)
  130. #define LVDS_EDP _GPIOD(12)
  131. #define LVDS_EDN _GPIOD(13)
  132. #define LVDS_ECP _GPIOD(14)
  133. #define LVDS_ECN _GPIOD(15)
  134. #define LVDS_EBP _GPIOD(16)
  135. #define LVDS_EBN _GPIOD(17)
  136. #define LVDS_EAP _GPIOD(18)
  137. #define LVDS_EAN _GPIOD(19)
  138. #define DSI_DP3 _GPIOD(20)
  139. #define DSI_DN3 _GPIOD(21)
  140. #define DSI_DP1 _GPIOD(22)
  141. #define DSI_DN1 _GPIOD(23)
  142. #define DSI_CP _GPIOD(24)
  143. #define DSI_CN _GPIOD(25)
  144. #define DSI_DP0 _GPIOD(26)
  145. #define DSI_DN0 _GPIOD(27)
  146. #define DSI_DP2 _GPIOD(28)
  147. #define DSI_DN2 _GPIOD(29)
  148. #define NAND0_D0 _GPIOE(0)
  149. #define NAND0_D1 _GPIOE(1)
  150. #define NAND0_D2 _GPIOE(2)
  151. #define NAND0_D3 _GPIOE(3)
  152. #define NAND0_D4 _GPIOE(4)
  153. #define NAND0_D5 _GPIOE(5)
  154. #define NAND0_D6 _GPIOE(6)
  155. #define NAND0_D7 _GPIOE(7)
  156. #define NAND0_DQS _GPIOE(8)
  157. #define NAND0_DQSN _GPIOE(9)
  158. #define NAND0_ALE _GPIOE(10)
  159. #define NAND0_CLE _GPIOE(11)
  160. #define NAND0_CEB0 _GPIOE(12)
  161. #define NAND0_CEB1 _GPIOE(13)
  162. #define NAND0_CEB2 _GPIOE(14)
  163. #define NAND0_CEB3 _GPIOE(15)
  164. #define NAND1_D0 _GPIOE(16)
  165. #define NAND1_D1 _GPIOE(17)
  166. #define NAND1_D2 _GPIOE(18)
  167. #define NAND1_D3 _GPIOE(19)
  168. #define NAND1_D4 _GPIOE(20)
  169. #define NAND1_D5 _GPIOE(21)
  170. #define NAND1_D6 _GPIOE(22)
  171. #define NAND1_D7 _GPIOE(23)
  172. #define NAND1_DQS _GPIOE(24)
  173. #define NAND1_DQSN _GPIOE(25)
  174. #define NAND1_ALE _GPIOE(26)
  175. #define NAND1_CLE _GPIOE(27)
  176. #define NAND1_CEB0 _GPIOE(28)
  177. #define NAND1_CEB1 _GPIOE(29)
  178. #define NAND1_CEB2 _GPIOE(30)
  179. #define NAND1_CEB3 _GPIOE(31)
  180. #define PCM1_IN _GPIOF(0)
  181. #define PCM1_CLK _GPIOF(1)
  182. #define PCM1_SYNC _GPIOF(2)
  183. #define PCM1_OUT _GPIOF(3)
  184. #define UART3_RX _GPIOF(4)
  185. #define UART3_TX _GPIOF(5)
  186. #define UART3_RTSB _GPIOF(6)
  187. #define UART3_CTSB _GPIOF(7)
  188. /* System */
  189. #define SGPIO0 _PIN(0)
  190. #define SGPIO1 _PIN(1)
  191. #define SGPIO2 _PIN(2)
  192. #define SGPIO3 _PIN(3)
  193. #define NUM_PADS (_PIN(3) + 1)
  194. /* Pad names as specified in datasheet */
  195. static const struct pinctrl_pin_desc s900_pads[] = {
  196. PINCTRL_PIN(ETH_TXD0, "eth_txd0"),
  197. PINCTRL_PIN(ETH_TXD1, "eth_txd1"),
  198. PINCTRL_PIN(ETH_TXEN, "eth_txen"),
  199. PINCTRL_PIN(ETH_RXER, "eth_rxer"),
  200. PINCTRL_PIN(ETH_CRS_DV, "eth_crs_dv"),
  201. PINCTRL_PIN(ETH_RXD1, "eth_rxd1"),
  202. PINCTRL_PIN(ETH_RXD0, "eth_rxd0"),
  203. PINCTRL_PIN(ETH_REF_CLK, "eth_ref_clk"),
  204. PINCTRL_PIN(ETH_MDC, "eth_mdc"),
  205. PINCTRL_PIN(ETH_MDIO, "eth_mdio"),
  206. PINCTRL_PIN(SIRQ0, "sirq0"),
  207. PINCTRL_PIN(SIRQ1, "sirq1"),
  208. PINCTRL_PIN(SIRQ2, "sirq2"),
  209. PINCTRL_PIN(I2S_D0, "i2s_d0"),
  210. PINCTRL_PIN(I2S_BCLK0, "i2s_bclk0"),
  211. PINCTRL_PIN(I2S_LRCLK0, "i2s_lrclk0"),
  212. PINCTRL_PIN(I2S_MCLK0, "i2s_mclk0"),
  213. PINCTRL_PIN(I2S_D1, "i2s_d1"),
  214. PINCTRL_PIN(I2S_BCLK1, "i2s_bclk1"),
  215. PINCTRL_PIN(I2S_LRCLK1, "i2s_lrclk1"),
  216. PINCTRL_PIN(I2S_MCLK1, "i2s_mclk1"),
  217. PINCTRL_PIN(PCM1_IN, "pcm1_in"),
  218. PINCTRL_PIN(PCM1_CLK, "pcm1_clk"),
  219. PINCTRL_PIN(PCM1_SYNC, "pcm1_sync"),
  220. PINCTRL_PIN(PCM1_OUT, "pcm1_out"),
  221. PINCTRL_PIN(ERAM_A5, "eram_a5"),
  222. PINCTRL_PIN(ERAM_A6, "eram_a6"),
  223. PINCTRL_PIN(ERAM_A7, "eram_a7"),
  224. PINCTRL_PIN(ERAM_A8, "eram_a8"),
  225. PINCTRL_PIN(ERAM_A9, "eram_a9"),
  226. PINCTRL_PIN(ERAM_A10, "eram_a10"),
  227. PINCTRL_PIN(ERAM_A11, "eram_a11"),
  228. PINCTRL_PIN(LVDS_OEP, "lvds_oep"),
  229. PINCTRL_PIN(LVDS_OEN, "lvds_oen"),
  230. PINCTRL_PIN(LVDS_ODP, "lvds_odp"),
  231. PINCTRL_PIN(LVDS_ODN, "lvds_odn"),
  232. PINCTRL_PIN(LVDS_OCP, "lvds_ocp"),
  233. PINCTRL_PIN(LVDS_OCN, "lvds_ocn"),
  234. PINCTRL_PIN(LVDS_OBP, "lvds_obp"),
  235. PINCTRL_PIN(LVDS_OBN, "lvds_obn"),
  236. PINCTRL_PIN(LVDS_OAP, "lvds_oap"),
  237. PINCTRL_PIN(LVDS_OAN, "lvds_oan"),
  238. PINCTRL_PIN(LVDS_EEP, "lvds_eep"),
  239. PINCTRL_PIN(LVDS_EEN, "lvds_een"),
  240. PINCTRL_PIN(LVDS_EDP, "lvds_edp"),
  241. PINCTRL_PIN(LVDS_EDN, "lvds_edn"),
  242. PINCTRL_PIN(LVDS_ECP, "lvds_ecp"),
  243. PINCTRL_PIN(LVDS_ECN, "lvds_ecn"),
  244. PINCTRL_PIN(LVDS_EBP, "lvds_ebp"),
  245. PINCTRL_PIN(LVDS_EBN, "lvds_ebn"),
  246. PINCTRL_PIN(LVDS_EAP, "lvds_eap"),
  247. PINCTRL_PIN(LVDS_EAN, "lvds_ean"),
  248. PINCTRL_PIN(SD0_D0, "sd0_d0"),
  249. PINCTRL_PIN(SD0_D1, "sd0_d1"),
  250. PINCTRL_PIN(SD0_D2, "sd0_d2"),
  251. PINCTRL_PIN(SD0_D3, "sd0_d3"),
  252. PINCTRL_PIN(SD1_D0, "sd1_d0"),
  253. PINCTRL_PIN(SD1_D1, "sd1_d1"),
  254. PINCTRL_PIN(SD1_D2, "sd1_d2"),
  255. PINCTRL_PIN(SD1_D3, "sd1_d3"),
  256. PINCTRL_PIN(SD0_CMD, "sd0_cmd"),
  257. PINCTRL_PIN(SD0_CLK, "sd0_clk"),
  258. PINCTRL_PIN(SD1_CMD, "sd1_cmd"),
  259. PINCTRL_PIN(SD1_CLK, "sd1_clk"),
  260. PINCTRL_PIN(SPI0_SCLK, "spi0_sclk"),
  261. PINCTRL_PIN(SPI0_SS, "spi0_ss"),
  262. PINCTRL_PIN(SPI0_MISO, "spi0_miso"),
  263. PINCTRL_PIN(SPI0_MOSI, "spi0_mosi"),
  264. PINCTRL_PIN(UART0_RX, "uart0_rx"),
  265. PINCTRL_PIN(UART0_TX, "uart0_tx"),
  266. PINCTRL_PIN(UART2_RX, "uart2_rx"),
  267. PINCTRL_PIN(UART2_TX, "uart2_tx"),
  268. PINCTRL_PIN(UART2_RTSB, "uart2_rtsb"),
  269. PINCTRL_PIN(UART2_CTSB, "uart2_ctsb"),
  270. PINCTRL_PIN(UART3_RX, "uart3_rx"),
  271. PINCTRL_PIN(UART3_TX, "uart3_tx"),
  272. PINCTRL_PIN(UART3_RTSB, "uart3_rtsb"),
  273. PINCTRL_PIN(UART3_CTSB, "uart3_ctsb"),
  274. PINCTRL_PIN(UART4_RX, "uart4_rx"),
  275. PINCTRL_PIN(UART4_TX, "uart4_tx"),
  276. PINCTRL_PIN(I2C0_SCLK, "i2c0_sclk"),
  277. PINCTRL_PIN(I2C0_SDATA, "i2c0_sdata"),
  278. PINCTRL_PIN(I2C1_SCLK, "i2c1_sclk"),
  279. PINCTRL_PIN(I2C1_SDATA, "i2c1_sdata"),
  280. PINCTRL_PIN(I2C2_SCLK, "i2c2_sclk"),
  281. PINCTRL_PIN(I2C2_SDATA, "i2c2_sdata"),
  282. PINCTRL_PIN(CSI0_DN0, "csi0_dn0"),
  283. PINCTRL_PIN(CSI0_DP0, "csi0_dp0"),
  284. PINCTRL_PIN(CSI0_DN1, "csi0_dn1"),
  285. PINCTRL_PIN(CSI0_DP1, "csi0_dp1"),
  286. PINCTRL_PIN(CSI0_CN, "csi0_cn"),
  287. PINCTRL_PIN(CSI0_CP, "csi0_cp"),
  288. PINCTRL_PIN(CSI0_DN2, "csi0_dn2"),
  289. PINCTRL_PIN(CSI0_DP2, "csi0_dp2"),
  290. PINCTRL_PIN(CSI0_DN3, "csi0_dn3"),
  291. PINCTRL_PIN(CSI0_DP3, "csi0_dp3"),
  292. PINCTRL_PIN(DSI_DP3, "dsi_dp3"),
  293. PINCTRL_PIN(DSI_DN3, "dsi_dn3"),
  294. PINCTRL_PIN(DSI_DP1, "dsi_dp1"),
  295. PINCTRL_PIN(DSI_DN1, "dsi_dn1"),
  296. PINCTRL_PIN(DSI_CP, "dsi_cp"),
  297. PINCTRL_PIN(DSI_CN, "dsi_cn"),
  298. PINCTRL_PIN(DSI_DP0, "dsi_dp0"),
  299. PINCTRL_PIN(DSI_DN0, "dsi_dn0"),
  300. PINCTRL_PIN(DSI_DP2, "dsi_dp2"),
  301. PINCTRL_PIN(DSI_DN2, "dsi_dn2"),
  302. PINCTRL_PIN(SENSOR0_PCLK, "sensor0_pclk"),
  303. PINCTRL_PIN(CSI1_DN0, "csi1_dn0"),
  304. PINCTRL_PIN(CSI1_DP0, "csi1_dp0"),
  305. PINCTRL_PIN(CSI1_DN1, "csi1_dn1"),
  306. PINCTRL_PIN(CSI1_DP1, "csi1_dp1"),
  307. PINCTRL_PIN(CSI1_CN, "csi1_cn"),
  308. PINCTRL_PIN(CSI1_CP, "csi1_cp"),
  309. PINCTRL_PIN(SENSOR0_CKOUT, "sensor0_ckout"),
  310. PINCTRL_PIN(NAND0_D0, "nand0_d0"),
  311. PINCTRL_PIN(NAND0_D1, "nand0_d1"),
  312. PINCTRL_PIN(NAND0_D2, "nand0_d2"),
  313. PINCTRL_PIN(NAND0_D3, "nand0_d3"),
  314. PINCTRL_PIN(NAND0_D4, "nand0_d4"),
  315. PINCTRL_PIN(NAND0_D5, "nand0_d5"),
  316. PINCTRL_PIN(NAND0_D6, "nand0_d6"),
  317. PINCTRL_PIN(NAND0_D7, "nand0_d7"),
  318. PINCTRL_PIN(NAND0_DQS, "nand0_dqs"),
  319. PINCTRL_PIN(NAND0_DQSN, "nand0_dqsn"),
  320. PINCTRL_PIN(NAND0_ALE, "nand0_ale"),
  321. PINCTRL_PIN(NAND0_CLE, "nand0_cle"),
  322. PINCTRL_PIN(NAND0_CEB0, "nand0_ceb0"),
  323. PINCTRL_PIN(NAND0_CEB1, "nand0_ceb1"),
  324. PINCTRL_PIN(NAND0_CEB2, "nand0_ceb2"),
  325. PINCTRL_PIN(NAND0_CEB3, "nand0_ceb3"),
  326. PINCTRL_PIN(NAND1_D0, "nand1_d0"),
  327. PINCTRL_PIN(NAND1_D1, "nand1_d1"),
  328. PINCTRL_PIN(NAND1_D2, "nand1_d2"),
  329. PINCTRL_PIN(NAND1_D3, "nand1_d3"),
  330. PINCTRL_PIN(NAND1_D4, "nand1_d4"),
  331. PINCTRL_PIN(NAND1_D5, "nand1_d5"),
  332. PINCTRL_PIN(NAND1_D6, "nand1_d6"),
  333. PINCTRL_PIN(NAND1_D7, "nand1_d7"),
  334. PINCTRL_PIN(NAND1_DQS, "nand1_dqs"),
  335. PINCTRL_PIN(NAND1_DQSN, "nand1_dqsn"),
  336. PINCTRL_PIN(NAND1_ALE, "nand1_ale"),
  337. PINCTRL_PIN(NAND1_CLE, "nand1_cle"),
  338. PINCTRL_PIN(NAND1_CEB0, "nand1_ceb0"),
  339. PINCTRL_PIN(NAND1_CEB1, "nand1_ceb1"),
  340. PINCTRL_PIN(NAND1_CEB2, "nand1_ceb2"),
  341. PINCTRL_PIN(NAND1_CEB3, "nand1_ceb3"),
  342. PINCTRL_PIN(SGPIO0, "sgpio0"),
  343. PINCTRL_PIN(SGPIO1, "sgpio1"),
  344. PINCTRL_PIN(SGPIO2, "sgpio2"),
  345. PINCTRL_PIN(SGPIO3, "sgpio3")
  346. };
  347. enum s900_pinmux_functions {
  348. S900_MUX_ERAM,
  349. S900_MUX_ETH_RMII,
  350. S900_MUX_ETH_SMII,
  351. S900_MUX_SPI0,
  352. S900_MUX_SPI1,
  353. S900_MUX_SPI2,
  354. S900_MUX_SPI3,
  355. S900_MUX_SENS0,
  356. S900_MUX_UART0,
  357. S900_MUX_UART1,
  358. S900_MUX_UART2,
  359. S900_MUX_UART3,
  360. S900_MUX_UART4,
  361. S900_MUX_UART5,
  362. S900_MUX_UART6,
  363. S900_MUX_I2S0,
  364. S900_MUX_I2S1,
  365. S900_MUX_PCM0,
  366. S900_MUX_PCM1,
  367. S900_MUX_JTAG,
  368. S900_MUX_PWM0,
  369. S900_MUX_PWM1,
  370. S900_MUX_PWM2,
  371. S900_MUX_PWM3,
  372. S900_MUX_PWM4,
  373. S900_MUX_PWM5,
  374. S900_MUX_SD0,
  375. S900_MUX_SD1,
  376. S900_MUX_SD2,
  377. S900_MUX_SD3,
  378. S900_MUX_I2C0,
  379. S900_MUX_I2C1,
  380. S900_MUX_I2C2,
  381. S900_MUX_I2C3,
  382. S900_MUX_I2C4,
  383. S900_MUX_I2C5,
  384. S900_MUX_LVDS,
  385. S900_MUX_USB20,
  386. S900_MUX_USB30,
  387. S900_MUX_GPU,
  388. S900_MUX_MIPI_CSI0,
  389. S900_MUX_MIPI_CSI1,
  390. S900_MUX_MIPI_DSI,
  391. S900_MUX_NAND0,
  392. S900_MUX_NAND1,
  393. S900_MUX_SPDIF,
  394. S900_MUX_SIRQ0,
  395. S900_MUX_SIRQ1,
  396. S900_MUX_SIRQ2,
  397. S900_MUX_AUX_START,
  398. S900_MUX_MAX,
  399. S900_MUX_RESERVED
  400. };
  401. /* mfp0_22 */
  402. static unsigned int lvds_oxx_uart4_mfp_pads[] = { LVDS_OAP, LVDS_OAN };
  403. static unsigned int lvds_oxx_uart4_mfp_funcs[] = { S900_MUX_ERAM,
  404. S900_MUX_UART4 };
  405. /* mfp0_21_20 */
  406. static unsigned int rmii_mdc_mfp_pads[] = { ETH_MDC };
  407. static unsigned int rmii_mdc_mfp_funcs[] = { S900_MUX_ETH_RMII,
  408. S900_MUX_PWM2,
  409. S900_MUX_UART2,
  410. S900_MUX_RESERVED };
  411. static unsigned int rmii_mdio_mfp_pads[] = { ETH_MDIO };
  412. static unsigned int rmii_mdio_mfp_funcs[] = { S900_MUX_ETH_RMII,
  413. S900_MUX_PWM3,
  414. S900_MUX_UART2,
  415. S900_MUX_RESERVED };
  416. /* mfp0_19 */
  417. static unsigned int sirq0_mfp_pads[] = { SIRQ0 };
  418. static unsigned int sirq0_mfp_funcs[] = { S900_MUX_SIRQ0,
  419. S900_MUX_PWM0 };
  420. static unsigned int sirq1_mfp_pads[] = { SIRQ1 };
  421. static unsigned int sirq1_mfp_funcs[] = { S900_MUX_SIRQ1,
  422. S900_MUX_PWM1 };
  423. /* mfp0_18_16 */
  424. static unsigned int rmii_txd0_mfp_pads[] = { ETH_TXD0 };
  425. static unsigned int rmii_txd0_mfp_funcs[] = { S900_MUX_ETH_RMII,
  426. S900_MUX_ETH_SMII,
  427. S900_MUX_SPI2,
  428. S900_MUX_UART6,
  429. S900_MUX_SENS0,
  430. S900_MUX_PWM0 };
  431. static unsigned int rmii_txd1_mfp_pads[] = { ETH_TXD1 };
  432. static unsigned int rmii_txd1_mfp_funcs[] = { S900_MUX_ETH_RMII,
  433. S900_MUX_ETH_SMII,
  434. S900_MUX_SPI2,
  435. S900_MUX_UART6,
  436. S900_MUX_SENS0,
  437. S900_MUX_PWM1 };
  438. /* mfp0_15_13 */
  439. static unsigned int rmii_txen_mfp_pads[] = { ETH_TXEN };
  440. static unsigned int rmii_txen_mfp_funcs[] = { S900_MUX_ETH_RMII,
  441. S900_MUX_UART2,
  442. S900_MUX_SPI3,
  443. S900_MUX_RESERVED,
  444. S900_MUX_RESERVED,
  445. S900_MUX_PWM2,
  446. S900_MUX_SENS0 };
  447. static unsigned int rmii_rxer_mfp_pads[] = { ETH_RXER };
  448. static unsigned int rmii_rxer_mfp_funcs[] = { S900_MUX_ETH_RMII,
  449. S900_MUX_UART2,
  450. S900_MUX_SPI3,
  451. S900_MUX_RESERVED,
  452. S900_MUX_RESERVED,
  453. S900_MUX_PWM3,
  454. S900_MUX_SENS0 };
  455. /* mfp0_12_11 */
  456. static unsigned int rmii_crs_dv_mfp_pads[] = { ETH_CRS_DV };
  457. static unsigned int rmii_crs_dv_mfp_funcs[] = { S900_MUX_ETH_RMII,
  458. S900_MUX_ETH_SMII,
  459. S900_MUX_SPI2,
  460. S900_MUX_UART4 };
  461. /* mfp0_10_8 */
  462. static unsigned int rmii_rxd1_mfp_pads[] = { ETH_RXD1 };
  463. static unsigned int rmii_rxd1_mfp_funcs[] = { S900_MUX_ETH_RMII,
  464. S900_MUX_UART2,
  465. S900_MUX_SPI3,
  466. S900_MUX_RESERVED,
  467. S900_MUX_UART5,
  468. S900_MUX_PWM0,
  469. S900_MUX_SENS0 };
  470. static unsigned int rmii_rxd0_mfp_pads[] = { ETH_RXD0 };
  471. static unsigned int rmii_rxd0_mfp_funcs[] = { S900_MUX_ETH_RMII,
  472. S900_MUX_UART2,
  473. S900_MUX_SPI3,
  474. S900_MUX_RESERVED,
  475. S900_MUX_UART5,
  476. S900_MUX_PWM1,
  477. S900_MUX_SENS0 };
  478. /* mfp0_7_6 */
  479. static unsigned int rmii_ref_clk_mfp_pads[] = { ETH_REF_CLK };
  480. static unsigned int rmii_ref_clk_mfp_funcs[] = { S900_MUX_ETH_RMII,
  481. S900_MUX_UART4,
  482. S900_MUX_SPI2,
  483. S900_MUX_RESERVED };
  484. /* mfp0_5 */
  485. static unsigned int i2s_d0_mfp_pads[] = { I2S_D0 };
  486. static unsigned int i2s_d0_mfp_funcs[] = { S900_MUX_I2S0,
  487. S900_MUX_PCM0 };
  488. static unsigned int i2s_d1_mfp_pads[] = { I2S_D1 };
  489. static unsigned int i2s_d1_mfp_funcs[] = { S900_MUX_I2S1,
  490. S900_MUX_PCM0 };
  491. /* mfp0_4_3 */
  492. static unsigned int i2s_lr_m_clk0_mfp_pads[] = { I2S_LRCLK0,
  493. I2S_MCLK0 };
  494. static unsigned int i2s_lr_m_clk0_mfp_funcs[] = { S900_MUX_I2S0,
  495. S900_MUX_PCM0,
  496. S900_MUX_PCM1,
  497. S900_MUX_RESERVED };
  498. /* mfp0_2 */
  499. static unsigned int i2s_bclk0_mfp_pads[] = { I2S_BCLK0 };
  500. static unsigned int i2s_bclk0_mfp_funcs[] = { S900_MUX_I2S0,
  501. S900_MUX_PCM0 };
  502. static unsigned int i2s_bclk1_mclk1_mfp_pads[] = { I2S_BCLK1,
  503. I2S_LRCLK1,
  504. I2S_MCLK1 };
  505. static unsigned int i2s_bclk1_mclk1_mfp_funcs[] = { S900_MUX_I2S1,
  506. S900_MUX_PCM0 };
  507. /* mfp0_1_0 */
  508. static unsigned int pcm1_in_out_mfp_pads[] = { PCM1_IN,
  509. PCM1_OUT };
  510. static unsigned int pcm1_in_out_mfp_funcs[] = { S900_MUX_PCM1,
  511. S900_MUX_SPI1,
  512. S900_MUX_I2C3,
  513. S900_MUX_UART4 };
  514. static unsigned int pcm1_clk_mfp_pads[] = { PCM1_CLK };
  515. static unsigned int pcm1_clk_mfp_funcs[] = { S900_MUX_PCM1,
  516. S900_MUX_SPI1,
  517. S900_MUX_PWM4,
  518. S900_MUX_UART4 };
  519. static unsigned int pcm1_sync_mfp_pads[] = { PCM1_SYNC };
  520. static unsigned int pcm1_sync_mfp_funcs[] = { S900_MUX_PCM1,
  521. S900_MUX_SPI1,
  522. S900_MUX_PWM5,
  523. S900_MUX_UART4 };
  524. /* mfp1_31_29 */
  525. static unsigned int eram_a5_mfp_pads[] = { ERAM_A5 };
  526. static unsigned int eram_a5_mfp_funcs[] = { S900_MUX_UART4,
  527. S900_MUX_JTAG,
  528. S900_MUX_ERAM,
  529. S900_MUX_PWM0,
  530. S900_MUX_RESERVED,
  531. S900_MUX_SENS0 };
  532. static unsigned int eram_a6_mfp_pads[] = { ERAM_A6 };
  533. static unsigned int eram_a6_mfp_funcs[] = { S900_MUX_UART4,
  534. S900_MUX_JTAG,
  535. S900_MUX_ERAM,
  536. S900_MUX_PWM1,
  537. S900_MUX_RESERVED,
  538. S900_MUX_SENS0,
  539. };
  540. static unsigned int eram_a7_mfp_pads[] = { ERAM_A7 };
  541. static unsigned int eram_a7_mfp_funcs[] = { S900_MUX_RESERVED,
  542. S900_MUX_JTAG,
  543. S900_MUX_ERAM,
  544. S900_MUX_RESERVED,
  545. S900_MUX_RESERVED,
  546. S900_MUX_SENS0 };
  547. /* mfp1_28_26 */
  548. static unsigned int eram_a8_mfp_pads[] = { ERAM_A8 };
  549. static unsigned int eram_a8_mfp_funcs[] = { S900_MUX_RESERVED,
  550. S900_MUX_JTAG,
  551. S900_MUX_ERAM,
  552. S900_MUX_PWM1,
  553. S900_MUX_RESERVED,
  554. S900_MUX_SENS0 };
  555. static unsigned int eram_a9_mfp_pads[] = { ERAM_A9 };
  556. static unsigned int eram_a9_mfp_funcs[] = { S900_MUX_USB20,
  557. S900_MUX_UART5,
  558. S900_MUX_ERAM,
  559. S900_MUX_PWM2,
  560. S900_MUX_RESERVED,
  561. S900_MUX_SENS0 };
  562. static unsigned int eram_a10_mfp_pads[] = { ERAM_A10 };
  563. static unsigned int eram_a10_mfp_funcs[] = { S900_MUX_USB30,
  564. S900_MUX_JTAG,
  565. S900_MUX_ERAM,
  566. S900_MUX_PWM3,
  567. S900_MUX_RESERVED,
  568. S900_MUX_SENS0,
  569. S900_MUX_RESERVED,
  570. S900_MUX_RESERVED };
  571. /* mfp1_25_23 */
  572. static unsigned int eram_a11_mfp_pads[] = { ERAM_A11 };
  573. static unsigned int eram_a11_mfp_funcs[] = { S900_MUX_RESERVED,
  574. S900_MUX_RESERVED,
  575. S900_MUX_ERAM,
  576. S900_MUX_PWM2,
  577. S900_MUX_UART5,
  578. S900_MUX_RESERVED,
  579. S900_MUX_SENS0,
  580. S900_MUX_RESERVED };
  581. /* mfp1_22 */
  582. static unsigned int lvds_oep_odn_mfp_pads[] = { LVDS_OEP,
  583. LVDS_OEN,
  584. LVDS_ODP,
  585. LVDS_ODN };
  586. static unsigned int lvds_oep_odn_mfp_funcs[] = { S900_MUX_LVDS,
  587. S900_MUX_UART2 };
  588. static unsigned int lvds_ocp_obn_mfp_pads[] = { LVDS_OCP,
  589. LVDS_OCN,
  590. LVDS_OBP,
  591. LVDS_OBN };
  592. static unsigned int lvds_ocp_obn_mfp_funcs[] = { S900_MUX_LVDS,
  593. S900_MUX_PCM1 };
  594. static unsigned int lvds_oap_oan_mfp_pads[] = { LVDS_OAP,
  595. LVDS_OAN };
  596. static unsigned int lvds_oap_oan_mfp_funcs[] = { S900_MUX_LVDS,
  597. S900_MUX_ERAM };
  598. /* mfp1_21 */
  599. static unsigned int lvds_e_mfp_pads[] = { LVDS_EEP,
  600. LVDS_EEN,
  601. LVDS_EDP,
  602. LVDS_EDN,
  603. LVDS_ECP,
  604. LVDS_ECN,
  605. LVDS_EBP,
  606. LVDS_EBN,
  607. LVDS_EAP,
  608. LVDS_EAN };
  609. static unsigned int lvds_e_mfp_funcs[] = { S900_MUX_LVDS,
  610. S900_MUX_ERAM };
  611. /* mfp1_5_4 */
  612. static unsigned int spi0_sclk_mosi_mfp_pads[] = { SPI0_SCLK,
  613. SPI0_MOSI };
  614. static unsigned int spi0_sclk_mosi_mfp_funcs[] = { S900_MUX_SPI0,
  615. S900_MUX_ERAM,
  616. S900_MUX_I2C3,
  617. S900_MUX_PCM0 };
  618. /* mfp1_3_1 */
  619. static unsigned int spi0_ss_mfp_pads[] = { SPI0_SS };
  620. static unsigned int spi0_ss_mfp_funcs[] = { S900_MUX_SPI0,
  621. S900_MUX_ERAM,
  622. S900_MUX_I2S1,
  623. S900_MUX_PCM1,
  624. S900_MUX_PCM0,
  625. S900_MUX_PWM4 };
  626. static unsigned int spi0_miso_mfp_pads[] = { SPI0_MISO };
  627. static unsigned int spi0_miso_mfp_funcs[] = { S900_MUX_SPI0,
  628. S900_MUX_ERAM,
  629. S900_MUX_I2S1,
  630. S900_MUX_PCM1,
  631. S900_MUX_PCM0,
  632. S900_MUX_PWM5 };
  633. /* mfp2_23 */
  634. static unsigned int uart2_rtsb_mfp_pads[] = { UART2_RTSB };
  635. static unsigned int uart2_rtsb_mfp_funcs[] = { S900_MUX_UART2,
  636. S900_MUX_UART0 };
  637. /* mfp2_22 */
  638. static unsigned int uart2_ctsb_mfp_pads[] = { UART2_CTSB };
  639. static unsigned int uart2_ctsb_mfp_funcs[] = { S900_MUX_UART2,
  640. S900_MUX_UART0 };
  641. /* mfp2_21 */
  642. static unsigned int uart3_rtsb_mfp_pads[] = { UART3_RTSB };
  643. static unsigned int uart3_rtsb_mfp_funcs[] = { S900_MUX_UART3,
  644. S900_MUX_UART5 };
  645. /* mfp2_20 */
  646. static unsigned int uart3_ctsb_mfp_pads[] = { UART3_CTSB };
  647. static unsigned int uart3_ctsb_mfp_funcs[] = { S900_MUX_UART3,
  648. S900_MUX_UART5 };
  649. /* mfp2_19_17 */
  650. static unsigned int sd0_d0_mfp_pads[] = { SD0_D0 };
  651. static unsigned int sd0_d0_mfp_funcs[] = { S900_MUX_SD0,
  652. S900_MUX_ERAM,
  653. S900_MUX_RESERVED,
  654. S900_MUX_JTAG,
  655. S900_MUX_UART2,
  656. S900_MUX_UART5,
  657. S900_MUX_GPU };
  658. /* mfp2_16_14 */
  659. static unsigned int sd0_d1_mfp_pads[] = { SD0_D1 };
  660. static unsigned int sd0_d1_mfp_funcs[] = { S900_MUX_SD0,
  661. S900_MUX_ERAM,
  662. S900_MUX_GPU,
  663. S900_MUX_RESERVED,
  664. S900_MUX_UART2,
  665. S900_MUX_UART5 };
  666. /* mfp_13_11 */
  667. static unsigned int sd0_d2_d3_mfp_pads[] = { SD0_D2,
  668. SD0_D3 };
  669. static unsigned int sd0_d2_d3_mfp_funcs[] = { S900_MUX_SD0,
  670. S900_MUX_ERAM,
  671. S900_MUX_RESERVED,
  672. S900_MUX_JTAG,
  673. S900_MUX_UART2,
  674. S900_MUX_UART1,
  675. S900_MUX_GPU };
  676. /* mfp2_10_9 */
  677. static unsigned int sd1_d0_d3_mfp_pads[] = { SD1_D0, SD1_D1,
  678. SD1_D2, SD1_D3 };
  679. static unsigned int sd1_d0_d3_mfp_funcs[] = { S900_MUX_SD1,
  680. S900_MUX_ERAM };
  681. /* mfp2_8_7 */
  682. static unsigned int sd0_cmd_mfp_pads[] = { SD0_CMD };
  683. static unsigned int sd0_cmd_mfp_funcs[] = { S900_MUX_SD0,
  684. S900_MUX_ERAM,
  685. S900_MUX_GPU,
  686. S900_MUX_JTAG };
  687. /* mfp2_6_5 */
  688. static unsigned int sd0_clk_mfp_pads[] = { SD0_CLK };
  689. static unsigned int sd0_clk_mfp_funcs[] = { S900_MUX_SD0,
  690. S900_MUX_ERAM,
  691. S900_MUX_JTAG,
  692. S900_MUX_GPU };
  693. /* mfp2_4_3 */
  694. static unsigned int sd1_cmd_clk_mfp_pads[] = { SD1_CMD, SD1_CLK };
  695. static unsigned int sd1_cmd_clk_mfp_funcs[] = { S900_MUX_SD1,
  696. S900_MUX_ERAM };
  697. /* mfp2_2_0 */
  698. static unsigned int uart0_rx_mfp_pads[] = { UART0_RX };
  699. static unsigned int uart0_rx_mfp_funcs[] = { S900_MUX_UART0,
  700. S900_MUX_UART2,
  701. S900_MUX_SPI1,
  702. S900_MUX_I2C5,
  703. S900_MUX_PCM1,
  704. S900_MUX_I2S1 };
  705. /* mfp3_27 */
  706. static unsigned int nand0_d0_ceb3_mfp_pads[] = { NAND0_D0, NAND0_D1,
  707. NAND0_D2, NAND0_D3,
  708. NAND0_D4, NAND0_D5,
  709. NAND0_D6, NAND0_D7,
  710. NAND0_DQSN, NAND0_CEB3 };
  711. static unsigned int nand0_d0_ceb3_mfp_funcs[] = { S900_MUX_NAND0,
  712. S900_MUX_SD2 };
  713. /* mfp3_21_19 */
  714. static unsigned int uart0_tx_mfp_pads[] = { UART0_TX };
  715. static unsigned int uart0_tx_mfp_funcs[] = { S900_MUX_UART0,
  716. S900_MUX_UART2,
  717. S900_MUX_SPI1,
  718. S900_MUX_I2C5,
  719. S900_MUX_SPDIF,
  720. S900_MUX_PCM1,
  721. S900_MUX_I2S1 };
  722. /* mfp3_18_16 */
  723. static unsigned int i2c0_mfp_pads[] = { I2C0_SCLK, I2C0_SDATA };
  724. static unsigned int i2c0_mfp_funcs[] = { S900_MUX_I2C0,
  725. S900_MUX_UART2,
  726. S900_MUX_I2C1,
  727. S900_MUX_UART1,
  728. S900_MUX_SPI1 };
  729. /* mfp3_15 */
  730. static unsigned int csi0_cn_cp_mfp_pads[] = { CSI0_CN, CSI0_CP };
  731. static unsigned int csi0_cn_cp_mfp_funcs[] = { S900_MUX_SENS0,
  732. S900_MUX_SENS0 };
  733. /* mfp3_14 */
  734. static unsigned int csi0_dn0_dp3_mfp_pads[] = { CSI0_DN0, CSI0_DP0,
  735. CSI0_DN1, CSI0_DP1,
  736. CSI0_CN, CSI0_CP,
  737. CSI0_DP2, CSI0_DN2,
  738. CSI0_DN3, CSI0_DP3 };
  739. static unsigned int csi0_dn0_dp3_mfp_funcs[] = { S900_MUX_MIPI_CSI0,
  740. S900_MUX_SENS0 };
  741. /* mfp3_13 */
  742. static unsigned int csi1_dn0_cp_mfp_pads[] = { CSI1_DN0, CSI1_DP0,
  743. CSI1_DN1, CSI1_DP1,
  744. CSI1_CN, CSI1_CP };
  745. static unsigned int csi1_dn0_cp_mfp_funcs[] = { S900_MUX_MIPI_CSI1,
  746. S900_MUX_SENS0 };
  747. /* mfp3_12_dsi */
  748. static unsigned int dsi_dp3_dn1_mfp_pads[] = { DSI_DP3, DSI_DN2,
  749. DSI_DP1, DSI_DN1 };
  750. static unsigned int dsi_dp3_dn1_mfp_funcs[] = { S900_MUX_MIPI_DSI,
  751. S900_MUX_UART2 };
  752. static unsigned int dsi_cp_dn0_mfp_pads[] = { DSI_CP, DSI_CN,
  753. DSI_DP0, DSI_DN0 };
  754. static unsigned int dsi_cp_dn0_mfp_funcs[] = { S900_MUX_MIPI_DSI,
  755. S900_MUX_PCM1 };
  756. static unsigned int dsi_dp2_dn2_mfp_pads[] = { DSI_DP2, DSI_DN2 };
  757. static unsigned int dsi_dp2_dn2_mfp_funcs[] = { S900_MUX_MIPI_DSI,
  758. S900_MUX_UART4 };
  759. /* mfp3_11 */
  760. static unsigned int nand1_d0_ceb1_mfp_pads[] = { NAND1_D0, NAND1_D1,
  761. NAND1_D2, NAND1_D3,
  762. NAND1_D4, NAND1_D5,
  763. NAND1_D6, NAND1_D7,
  764. NAND1_DQSN, NAND1_CEB1 };
  765. static unsigned int nand1_d0_ceb1_mfp_funcs[] = { S900_MUX_NAND1,
  766. S900_MUX_SD3 };
  767. /* mfp3_10 */
  768. static unsigned int nand1_ceb3_mfp_pads[] = { NAND1_CEB3 };
  769. static unsigned int nand1_ceb3_mfp_funcs[] = { S900_MUX_NAND1,
  770. S900_MUX_PWM0 };
  771. static unsigned int nand1_ceb0_mfp_pads[] = { NAND1_CEB0 };
  772. static unsigned int nand1_ceb0_mfp_funcs[] = { S900_MUX_NAND1,
  773. S900_MUX_PWM1 };
  774. /* mfp3_9 */
  775. static unsigned int csi1_dn0_dp0_mfp_pads[] = { CSI1_DN0, CSI1_DP0 };
  776. static unsigned int csi1_dn0_dp0_mfp_funcs[] = { S900_MUX_SENS0,
  777. S900_MUX_SENS0 };
  778. /* mfp3_8 */
  779. static unsigned int uart4_rx_tx_mfp_pads[] = { UART4_RX, UART4_TX };
  780. static unsigned int uart4_rx_tx_mfp_funcs[] = { S900_MUX_UART4,
  781. S900_MUX_I2C4 };
  782. /* PADDRV group data */
  783. /* drv0 */
  784. static unsigned int sgpio3_drv_pads[] = { SGPIO3 };
  785. static unsigned int sgpio2_drv_pads[] = { SGPIO2 };
  786. static unsigned int sgpio1_drv_pads[] = { SGPIO1 };
  787. static unsigned int sgpio0_drv_pads[] = { SGPIO0 };
  788. static unsigned int rmii_tx_d0_d1_drv_pads[] = { ETH_TXD0, ETH_TXD1 };
  789. static unsigned int rmii_txen_rxer_drv_pads[] = { ETH_TXEN, ETH_RXER };
  790. static unsigned int rmii_crs_dv_drv_pads[] = { ETH_CRS_DV };
  791. static unsigned int rmii_rx_d1_d0_drv_pads[] = { ETH_RXD1, ETH_RXD0 };
  792. static unsigned int rmii_ref_clk_drv_pads[] = { ETH_REF_CLK };
  793. static unsigned int rmii_mdc_mdio_drv_pads[] = { ETH_MDC, ETH_MDIO };
  794. static unsigned int sirq_0_1_drv_pads[] = { SIRQ0, SIRQ1 };
  795. static unsigned int sirq2_drv_pads[] = { SIRQ2 };
  796. static unsigned int i2s_d0_d1_drv_pads[] = { I2S_D0, I2S_D1 };
  797. static unsigned int i2s_lr_m_clk0_drv_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
  798. static unsigned int i2s_blk1_mclk1_drv_pads[] = { I2S_BCLK0, I2S_BCLK1,
  799. I2S_LRCLK1, I2S_MCLK1 };
  800. static unsigned int pcm1_in_out_drv_pads[] = { PCM1_IN, PCM1_CLK,
  801. PCM1_SYNC, PCM1_OUT };
  802. /* drv1 */
  803. static unsigned int lvds_oap_oan_drv_pads[] = { LVDS_OAP, LVDS_OAN };
  804. static unsigned int lvds_oep_odn_drv_pads[] = { LVDS_OEP, LVDS_OEN,
  805. LVDS_ODP, LVDS_ODN };
  806. static unsigned int lvds_ocp_obn_drv_pads[] = { LVDS_OCP, LVDS_OCN,
  807. LVDS_OBP, LVDS_OBN };
  808. static unsigned int lvds_e_drv_pads[] = { LVDS_EEP, LVDS_EEN,
  809. LVDS_EDP, LVDS_EDN,
  810. LVDS_ECP, LVDS_ECN,
  811. LVDS_EBP, LVDS_EBN };
  812. static unsigned int sd0_d3_d0_drv_pads[] = { SD0_D3, SD0_D2,
  813. SD0_D1, SD0_D0 };
  814. static unsigned int sd1_d3_d0_drv_pads[] = { SD1_D3, SD1_D2,
  815. SD1_D1, SD1_D0 };
  816. static unsigned int sd0_sd1_cmd_clk_drv_pads[] = { SD0_CLK, SD0_CMD,
  817. SD1_CLK, SD1_CMD };
  818. static unsigned int spi0_sclk_mosi_drv_pads[] = { SPI0_SCLK, SPI0_MOSI };
  819. static unsigned int spi0_ss_miso_drv_pads[] = { SPI0_SS, SPI0_MISO };
  820. static unsigned int uart0_rx_tx_drv_pads[] = { UART0_RX, UART0_TX };
  821. static unsigned int uart4_rx_tx_drv_pads[] = { UART4_RX, UART4_TX };
  822. static unsigned int uart2_drv_pads[] = { UART2_RX, UART2_TX,
  823. UART2_RTSB, UART2_CTSB };
  824. static unsigned int uart3_drv_pads[] = { UART3_RX, UART3_TX,
  825. UART3_RTSB, UART3_CTSB };
  826. /* drv2 */
  827. static unsigned int i2c0_drv_pads[] = { I2C0_SCLK, I2C0_SDATA };
  828. static unsigned int i2c1_drv_pads[] = { I2C1_SCLK, I2C1_SDATA };
  829. static unsigned int i2c2_drv_pads[] = { I2C2_SCLK, I2C2_SDATA };
  830. static unsigned int sensor0_drv_pads[] = { SENSOR0_PCLK,
  831. SENSOR0_CKOUT };
  832. /* SR group data */
  833. /* sr0 */
  834. static unsigned int sgpio3_sr_pads[] = { SGPIO3 };
  835. static unsigned int sgpio2_sr_pads[] = { SGPIO2 };
  836. static unsigned int sgpio1_sr_pads[] = { SGPIO1 };
  837. static unsigned int sgpio0_sr_pads[] = { SGPIO0 };
  838. static unsigned int rmii_tx_d0_d1_sr_pads[] = { ETH_TXD0, ETH_TXD1 };
  839. static unsigned int rmii_txen_rxer_sr_pads[] = { ETH_TXEN, ETH_RXER };
  840. static unsigned int rmii_crs_dv_sr_pads[] = { ETH_CRS_DV };
  841. static unsigned int rmii_rx_d1_d0_sr_pads[] = { ETH_RXD1, ETH_RXD0 };
  842. static unsigned int rmii_ref_clk_sr_pads[] = { ETH_REF_CLK };
  843. static unsigned int rmii_mdc_mdio_sr_pads[] = { ETH_MDC, ETH_MDIO };
  844. static unsigned int sirq_0_1_sr_pads[] = { SIRQ0, SIRQ1 };
  845. static unsigned int sirq2_sr_pads[] = { SIRQ2 };
  846. static unsigned int i2s_do_d1_sr_pads[] = { I2S_D0, I2S_D1 };
  847. static unsigned int i2s_lr_m_clk0_sr_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
  848. static unsigned int i2s_bclk0_mclk1_sr_pads[] = { I2S_BCLK0, I2S_BCLK1,
  849. I2S_LRCLK1, I2S_MCLK1 };
  850. static unsigned int pcm1_in_out_sr_pads[] = { PCM1_IN, PCM1_CLK,
  851. PCM1_SYNC, PCM1_OUT };
  852. /* sr1 */
  853. static unsigned int sd1_d3_d0_sr_pads[] = { SD1_D3, SD1_D2,
  854. SD1_D1, SD1_D0 };
  855. static unsigned int sd0_sd1_clk_cmd_sr_pads[] = { SD0_CLK, SD0_CMD,
  856. SD1_CLK, SD1_CMD };
  857. static unsigned int spi0_sclk_mosi_sr_pads[] = { SPI0_SCLK, SPI0_MOSI };
  858. static unsigned int spi0_ss_miso_sr_pads[] = { SPI0_SS, SPI0_MISO };
  859. static unsigned int uart0_rx_tx_sr_pads[] = { UART0_RX, UART0_TX };
  860. static unsigned int uart4_rx_tx_sr_pads[] = { UART4_RX, UART4_TX };
  861. static unsigned int uart2_sr_pads[] = { UART2_RX, UART2_TX,
  862. UART2_RTSB, UART2_CTSB };
  863. static unsigned int uart3_sr_pads[] = { UART3_RX, UART3_TX,
  864. UART3_RTSB, UART3_CTSB };
  865. /* sr2 */
  866. static unsigned int i2c0_sr_pads[] = { I2C0_SCLK, I2C0_SDATA };
  867. static unsigned int i2c1_sr_pads[] = { I2C1_SCLK, I2C1_SDATA };
  868. static unsigned int i2c2_sr_pads[] = { I2C2_SCLK, I2C2_SDATA };
  869. static unsigned int sensor0_sr_pads[] = { SENSOR0_PCLK,
  870. SENSOR0_CKOUT };
  871. /* Pinctrl groups */
  872. static const struct owl_pingroup s900_groups[] = {
  873. MUX_PG(lvds_oxx_uart4_mfp, 0, 22, 1),
  874. MUX_PG(rmii_mdc_mfp, 0, 20, 2),
  875. MUX_PG(rmii_mdio_mfp, 0, 20, 2),
  876. MUX_PG(sirq0_mfp, 0, 19, 1),
  877. MUX_PG(sirq1_mfp, 0, 19, 1),
  878. MUX_PG(rmii_txd0_mfp, 0, 16, 3),
  879. MUX_PG(rmii_txd1_mfp, 0, 16, 3),
  880. MUX_PG(rmii_txen_mfp, 0, 13, 3),
  881. MUX_PG(rmii_rxer_mfp, 0, 13, 3),
  882. MUX_PG(rmii_crs_dv_mfp, 0, 11, 2),
  883. MUX_PG(rmii_rxd1_mfp, 0, 8, 3),
  884. MUX_PG(rmii_rxd0_mfp, 0, 8, 3),
  885. MUX_PG(rmii_ref_clk_mfp, 0, 6, 2),
  886. MUX_PG(i2s_d0_mfp, 0, 5, 1),
  887. MUX_PG(i2s_d1_mfp, 0, 5, 1),
  888. MUX_PG(i2s_lr_m_clk0_mfp, 0, 3, 2),
  889. MUX_PG(i2s_bclk0_mfp, 0, 2, 1),
  890. MUX_PG(i2s_bclk1_mclk1_mfp, 0, 2, 1),
  891. MUX_PG(pcm1_in_out_mfp, 0, 0, 2),
  892. MUX_PG(pcm1_clk_mfp, 0, 0, 2),
  893. MUX_PG(pcm1_sync_mfp, 0, 0, 2),
  894. MUX_PG(eram_a5_mfp, 1, 29, 3),
  895. MUX_PG(eram_a6_mfp, 1, 29, 3),
  896. MUX_PG(eram_a7_mfp, 1, 29, 3),
  897. MUX_PG(eram_a8_mfp, 1, 26, 3),
  898. MUX_PG(eram_a9_mfp, 1, 26, 3),
  899. MUX_PG(eram_a10_mfp, 1, 26, 3),
  900. MUX_PG(eram_a11_mfp, 1, 23, 3),
  901. MUX_PG(lvds_oep_odn_mfp, 1, 22, 1),
  902. MUX_PG(lvds_ocp_obn_mfp, 1, 22, 1),
  903. MUX_PG(lvds_oap_oan_mfp, 1, 22, 1),
  904. MUX_PG(lvds_e_mfp, 1, 21, 1),
  905. MUX_PG(spi0_sclk_mosi_mfp, 1, 4, 2),
  906. MUX_PG(spi0_ss_mfp, 1, 1, 3),
  907. MUX_PG(spi0_miso_mfp, 1, 1, 3),
  908. MUX_PG(uart2_rtsb_mfp, 2, 23, 1),
  909. MUX_PG(uart2_ctsb_mfp, 2, 22, 1),
  910. MUX_PG(uart3_rtsb_mfp, 2, 21, 1),
  911. MUX_PG(uart3_ctsb_mfp, 2, 20, 1),
  912. MUX_PG(sd0_d0_mfp, 2, 17, 3),
  913. MUX_PG(sd0_d1_mfp, 2, 14, 3),
  914. MUX_PG(sd0_d2_d3_mfp, 2, 11, 3),
  915. MUX_PG(sd1_d0_d3_mfp, 2, 9, 2),
  916. MUX_PG(sd0_cmd_mfp, 2, 7, 2),
  917. MUX_PG(sd0_clk_mfp, 2, 5, 2),
  918. MUX_PG(sd1_cmd_clk_mfp, 2, 3, 2),
  919. MUX_PG(uart0_rx_mfp, 2, 0, 3),
  920. MUX_PG(nand0_d0_ceb3_mfp, 3, 27, 1),
  921. MUX_PG(uart0_tx_mfp, 3, 19, 3),
  922. MUX_PG(i2c0_mfp, 3, 16, 3),
  923. MUX_PG(csi0_cn_cp_mfp, 3, 15, 1),
  924. MUX_PG(csi0_dn0_dp3_mfp, 3, 14, 1),
  925. MUX_PG(csi1_dn0_cp_mfp, 3, 13, 1),
  926. MUX_PG(dsi_dp3_dn1_mfp, 3, 12, 1),
  927. MUX_PG(dsi_cp_dn0_mfp, 3, 12, 1),
  928. MUX_PG(dsi_dp2_dn2_mfp, 3, 12, 1),
  929. MUX_PG(nand1_d0_ceb1_mfp, 3, 11, 1),
  930. MUX_PG(nand1_ceb3_mfp, 3, 10, 1),
  931. MUX_PG(nand1_ceb0_mfp, 3, 10, 1),
  932. MUX_PG(csi1_dn0_dp0_mfp, 3, 9, 1),
  933. MUX_PG(uart4_rx_tx_mfp, 3, 8, 1),
  934. DRV_PG(sgpio3_drv, 0, 30, 2),
  935. DRV_PG(sgpio2_drv, 0, 28, 2),
  936. DRV_PG(sgpio1_drv, 0, 26, 2),
  937. DRV_PG(sgpio0_drv, 0, 24, 2),
  938. DRV_PG(rmii_tx_d0_d1_drv, 0, 22, 2),
  939. DRV_PG(rmii_txen_rxer_drv, 0, 20, 2),
  940. DRV_PG(rmii_crs_dv_drv, 0, 18, 2),
  941. DRV_PG(rmii_rx_d1_d0_drv, 0, 16, 2),
  942. DRV_PG(rmii_ref_clk_drv, 0, 14, 2),
  943. DRV_PG(rmii_mdc_mdio_drv, 0, 12, 2),
  944. DRV_PG(sirq_0_1_drv, 0, 10, 2),
  945. DRV_PG(sirq2_drv, 0, 8, 2),
  946. DRV_PG(i2s_d0_d1_drv, 0, 6, 2),
  947. DRV_PG(i2s_lr_m_clk0_drv, 0, 4, 2),
  948. DRV_PG(i2s_blk1_mclk1_drv, 0, 2, 2),
  949. DRV_PG(pcm1_in_out_drv, 0, 0, 2),
  950. DRV_PG(lvds_oap_oan_drv, 1, 28, 2),
  951. DRV_PG(lvds_oep_odn_drv, 1, 26, 2),
  952. DRV_PG(lvds_ocp_obn_drv, 1, 24, 2),
  953. DRV_PG(lvds_e_drv, 1, 22, 2),
  954. DRV_PG(sd0_d3_d0_drv, 1, 20, 2),
  955. DRV_PG(sd1_d3_d0_drv, 1, 18, 2),
  956. DRV_PG(sd0_sd1_cmd_clk_drv, 1, 16, 2),
  957. DRV_PG(spi0_sclk_mosi_drv, 1, 14, 2),
  958. DRV_PG(spi0_ss_miso_drv, 1, 12, 2),
  959. DRV_PG(uart0_rx_tx_drv, 1, 10, 2),
  960. DRV_PG(uart4_rx_tx_drv, 1, 8, 2),
  961. DRV_PG(uart2_drv, 1, 6, 2),
  962. DRV_PG(uart3_drv, 1, 4, 2),
  963. DRV_PG(i2c0_drv, 2, 30, 2),
  964. DRV_PG(i2c1_drv, 2, 28, 2),
  965. DRV_PG(i2c2_drv, 2, 26, 2),
  966. DRV_PG(sensor0_drv, 2, 20, 2),
  967. SR_PG(sgpio3_sr, 0, 15, 1),
  968. SR_PG(sgpio2_sr, 0, 14, 1),
  969. SR_PG(sgpio1_sr, 0, 13, 1),
  970. SR_PG(sgpio0_sr, 0, 12, 1),
  971. SR_PG(rmii_tx_d0_d1_sr, 0, 11, 1),
  972. SR_PG(rmii_txen_rxer_sr, 0, 10, 1),
  973. SR_PG(rmii_crs_dv_sr, 0, 9, 1),
  974. SR_PG(rmii_rx_d1_d0_sr, 0, 8, 1),
  975. SR_PG(rmii_ref_clk_sr, 0, 7, 1),
  976. SR_PG(rmii_mdc_mdio_sr, 0, 6, 1),
  977. SR_PG(sirq_0_1_sr, 0, 5, 1),
  978. SR_PG(sirq2_sr, 0, 4, 1),
  979. SR_PG(i2s_do_d1_sr, 0, 3, 1),
  980. SR_PG(i2s_lr_m_clk0_sr, 0, 2, 1),
  981. SR_PG(i2s_bclk0_mclk1_sr, 0, 1, 1),
  982. SR_PG(pcm1_in_out_sr, 0, 0, 1),
  983. SR_PG(sd1_d3_d0_sr, 1, 25, 1),
  984. SR_PG(sd0_sd1_clk_cmd_sr, 1, 24, 1),
  985. SR_PG(spi0_sclk_mosi_sr, 1, 23, 1),
  986. SR_PG(spi0_ss_miso_sr, 1, 22, 1),
  987. SR_PG(uart0_rx_tx_sr, 1, 21, 1),
  988. SR_PG(uart4_rx_tx_sr, 1, 20, 1),
  989. SR_PG(uart2_sr, 1, 19, 1),
  990. SR_PG(uart3_sr, 1, 18, 1),
  991. SR_PG(i2c0_sr, 2, 31, 1),
  992. SR_PG(i2c1_sr, 2, 30, 1),
  993. SR_PG(i2c2_sr, 2, 29, 1),
  994. SR_PG(sensor0_sr, 2, 25, 1)
  995. };
  996. static const char * const eram_groups[] = {
  997. "lvds_oxx_uart4_mfp",
  998. "eram_a5_mfp",
  999. "eram_a6_mfp",
  1000. "eram_a7_mfp",
  1001. "eram_a8_mfp",
  1002. "eram_a9_mfp",
  1003. "eram_a10_mfp",
  1004. "eram_a11_mfp",
  1005. "lvds_oap_oan_mfp",
  1006. "lvds_e_mfp",
  1007. "spi0_sclk_mosi_mfp",
  1008. "spi0_ss_mfp",
  1009. "spi0_miso_mfp",
  1010. "sd0_d0_mfp",
  1011. "sd0_d1_mfp",
  1012. "sd0_d2_d3_mfp",
  1013. "sd1_d0_d3_mfp",
  1014. "sd0_cmd_mfp",
  1015. "sd0_clk_mfp",
  1016. "sd1_cmd_clk_mfp",
  1017. };
  1018. static const char * const eth_rmii_groups[] = {
  1019. "rmii_mdc_mfp",
  1020. "rmii_mdio_mfp",
  1021. "rmii_txd0_mfp",
  1022. "rmii_txd1_mfp",
  1023. "rmii_txen_mfp",
  1024. "rmii_rxer_mfp",
  1025. "rmii_crs_dv_mfp",
  1026. "rmii_rxd1_mfp",
  1027. "rmii_rxd0_mfp",
  1028. "rmii_ref_clk_mfp",
  1029. "eth_smi_dummy",
  1030. };
  1031. static const char * const eth_smii_groups[] = {
  1032. "rmii_txd0_mfp",
  1033. "rmii_txd1_mfp",
  1034. "rmii_crs_dv_mfp",
  1035. "eth_smi_dummy",
  1036. };
  1037. static const char * const spi0_groups[] = {
  1038. "spi0_sclk_mosi_mfp",
  1039. "spi0_ss_mfp",
  1040. "spi0_miso_mfp",
  1041. "spi0_sclk_mosi_mfp",
  1042. "spi0_ss_mfp",
  1043. "spi0_miso_mfp",
  1044. };
  1045. static const char * const spi1_groups[] = {
  1046. "pcm1_in_out_mfp",
  1047. "pcm1_clk_mfp",
  1048. "pcm1_sync_mfp",
  1049. "uart0_rx_mfp",
  1050. "uart0_tx_mfp",
  1051. "i2c0_mfp",
  1052. };
  1053. static const char * const spi2_groups[] = {
  1054. "rmii_txd0_mfp",
  1055. "rmii_txd1_mfp",
  1056. "rmii_crs_dv_mfp",
  1057. "rmii_ref_clk_mfp",
  1058. };
  1059. static const char * const spi3_groups[] = {
  1060. "rmii_txen_mfp",
  1061. "rmii_rxer_mfp",
  1062. };
  1063. static const char * const sens0_groups[] = {
  1064. "rmii_txd0_mfp",
  1065. "rmii_txd1_mfp",
  1066. "rmii_txen_mfp",
  1067. "rmii_rxer_mfp",
  1068. "rmii_rxd1_mfp",
  1069. "rmii_rxd0_mfp",
  1070. "eram_a5_mfp",
  1071. "eram_a6_mfp",
  1072. "eram_a7_mfp",
  1073. "eram_a8_mfp",
  1074. "eram_a9_mfp",
  1075. "csi0_cn_cp_mfp",
  1076. "csi0_dn0_dp3_mfp",
  1077. "csi1_dn0_cp_mfp",
  1078. "csi1_dn0_dp0_mfp",
  1079. };
  1080. static const char * const uart0_groups[] = {
  1081. "uart2_rtsb_mfp",
  1082. "uart2_ctsb_mfp",
  1083. "uart0_rx_mfp",
  1084. "uart0_tx_mfp",
  1085. };
  1086. static const char * const uart1_groups[] = {
  1087. "sd0_d2_d3_mfp",
  1088. "i2c0_mfp",
  1089. };
  1090. static const char * const uart2_groups[] = {
  1091. "rmii_mdc_mfp",
  1092. "rmii_mdio_mfp",
  1093. "rmii_txen_mfp",
  1094. "rmii_rxer_mfp",
  1095. "rmii_rxd1_mfp",
  1096. "rmii_rxd0_mfp",
  1097. "lvds_oep_odn_mfp",
  1098. "uart2_rtsb_mfp",
  1099. "uart2_ctsb_mfp",
  1100. "sd0_d0_mfp",
  1101. "sd0_d1_mfp",
  1102. "sd0_d2_d3_mfp",
  1103. "uart0_rx_mfp",
  1104. "uart0_tx_mfp_pads",
  1105. "i2c0_mfp_pads",
  1106. "dsi_dp3_dn1_mfp",
  1107. "uart2_dummy"
  1108. };
  1109. static const char * const uart3_groups[] = {
  1110. "uart3_rtsb_mfp",
  1111. "uart3_ctsb_mfp",
  1112. "uart3_dummy"
  1113. };
  1114. static const char * const uart4_groups[] = {
  1115. "lvds_oxx_uart4_mfp",
  1116. "rmii_crs_dv_mfp",
  1117. "rmii_ref_clk_mfp",
  1118. "pcm1_in_out_mfp",
  1119. "pcm1_clk_mfp",
  1120. "pcm1_sync_mfp",
  1121. "eram_a5_mfp",
  1122. "eram_a6_mfp",
  1123. "dsi_dp2_dn2_mfp",
  1124. "uart4_rx_tx_mfp_pads",
  1125. "uart4_dummy"
  1126. };
  1127. static const char * const uart5_groups[] = {
  1128. "rmii_rxd1_mfp",
  1129. "rmii_rxd0_mfp",
  1130. "eram_a9_mfp",
  1131. "eram_a11_mfp",
  1132. "uart3_rtsb_mfp",
  1133. "uart3_ctsb_mfp",
  1134. "sd0_d0_mfp",
  1135. "sd0_d1_mfp",
  1136. };
  1137. static const char * const uart6_groups[] = {
  1138. "rmii_txd0_mfp",
  1139. "rmii_txd1_mfp",
  1140. };
  1141. static const char * const i2s0_groups[] = {
  1142. "i2s_d0_mfp",
  1143. "i2s_lr_m_clk0_mfp",
  1144. "i2s_bclk0_mfp",
  1145. "i2s0_dummy",
  1146. };
  1147. static const char * const i2s1_groups[] = {
  1148. "i2s_d1_mfp",
  1149. "i2s_bclk1_mclk1_mfp",
  1150. "spi0_ss_mfp",
  1151. "spi0_miso_mfp",
  1152. "uart0_rx_mfp",
  1153. "uart0_tx_mfp",
  1154. "i2s1_dummy",
  1155. };
  1156. static const char * const pcm0_groups[] = {
  1157. "i2s_d0_mfp",
  1158. "i2s_d1_mfp",
  1159. "i2s_lr_m_clk0_mfp",
  1160. "i2s_bclk0_mfp",
  1161. "i2s_bclk1_mclk1_mfp",
  1162. "spi0_sclk_mosi_mfp",
  1163. "spi0_ss_mfp",
  1164. "spi0_miso_mfp",
  1165. };
  1166. static const char * const pcm1_groups[] = {
  1167. "i2s_lr_m_clk0_mfp",
  1168. "pcm1_in_out_mfp",
  1169. "pcm1_clk_mfp",
  1170. "pcm1_sync_mfp",
  1171. "lvds_oep_odn_mfp",
  1172. "spi0_ss_mfp",
  1173. "spi0_miso_mfp",
  1174. "uart0_rx_mfp",
  1175. "uart0_tx_mfp",
  1176. "dsi_cp_dn0_mfp",
  1177. "pcm1_dummy",
  1178. };
  1179. static const char * const jtag_groups[] = {
  1180. "eram_a5_mfp",
  1181. "eram_a6_mfp",
  1182. "eram_a7_mfp",
  1183. "eram_a8_mfp",
  1184. "eram_a10_mfp",
  1185. "eram_a10_mfp",
  1186. "sd0_d2_d3_mfp",
  1187. "sd0_cmd_mfp",
  1188. "sd0_clk_mfp",
  1189. };
  1190. static const char * const pwm0_groups[] = {
  1191. "sirq0_mfp",
  1192. "rmii_txd0_mfp",
  1193. "rmii_rxd1_mfp",
  1194. "eram_a5_mfp",
  1195. "nand1_ceb3_mfp",
  1196. };
  1197. static const char * const pwm1_groups[] = {
  1198. "sirq1_mfp",
  1199. "rmii_txd1_mfp",
  1200. "rmii_rxd0_mfp",
  1201. "eram_a6_mfp",
  1202. "eram_a8_mfp",
  1203. "nand1_ceb0_mfp",
  1204. };
  1205. static const char * const pwm2_groups[] = {
  1206. "rmii_mdc_mfp",
  1207. "rmii_txen_mfp",
  1208. "eram_a9_mfp",
  1209. "eram_a11_mfp",
  1210. };
  1211. static const char * const pwm3_groups[] = {
  1212. "rmii_mdio_mfp",
  1213. "rmii_rxer_mfp",
  1214. "eram_a10_mfp",
  1215. };
  1216. static const char * const pwm4_groups[] = {
  1217. "pcm1_clk_mfp",
  1218. "spi0_ss_mfp",
  1219. };
  1220. static const char * const pwm5_groups[] = {
  1221. "pcm1_sync_mfp",
  1222. "spi0_miso_mfp",
  1223. };
  1224. static const char * const sd0_groups[] = {
  1225. "sd0_d0_mfp",
  1226. "sd0_d1_mfp",
  1227. "sd0_d2_d3_mfp",
  1228. "sd0_cmd_mfp",
  1229. "sd0_clk_mfp",
  1230. };
  1231. static const char * const sd1_groups[] = {
  1232. "sd1_d0_d3_mfp",
  1233. "sd1_cmd_clk_mfp",
  1234. "sd1_dummy",
  1235. };
  1236. static const char * const sd2_groups[] = {
  1237. "nand0_d0_ceb3_mfp",
  1238. };
  1239. static const char * const sd3_groups[] = {
  1240. "nand1_d0_ceb1_mfp",
  1241. };
  1242. static const char * const i2c0_groups[] = {
  1243. "i2c0_mfp",
  1244. };
  1245. static const char * const i2c1_groups[] = {
  1246. "i2c0_mfp",
  1247. "i2c1_dummy"
  1248. };
  1249. static const char * const i2c2_groups[] = {
  1250. "i2c2_dummy"
  1251. };
  1252. static const char * const i2c3_groups[] = {
  1253. "pcm1_in_out_mfp",
  1254. "spi0_sclk_mosi_mfp",
  1255. };
  1256. static const char * const i2c4_groups[] = {
  1257. "uart4_rx_tx_mfp",
  1258. };
  1259. static const char * const i2c5_groups[] = {
  1260. "uart0_rx_mfp",
  1261. "uart0_tx_mfp",
  1262. };
  1263. static const char * const lvds_groups[] = {
  1264. "lvds_oep_odn_mfp",
  1265. "lvds_ocp_obn_mfp",
  1266. "lvds_oap_oan_mfp",
  1267. "lvds_e_mfp",
  1268. };
  1269. static const char * const usb20_groups[] = {
  1270. "eram_a9_mfp",
  1271. };
  1272. static const char * const usb30_groups[] = {
  1273. "eram_a10_mfp",
  1274. };
  1275. static const char * const gpu_groups[] = {
  1276. "sd0_d0_mfp",
  1277. "sd0_d1_mfp",
  1278. "sd0_d2_d3_mfp",
  1279. "sd0_cmd_mfp",
  1280. "sd0_clk_mfp",
  1281. };
  1282. static const char * const mipi_csi0_groups[] = {
  1283. "csi0_dn0_dp3_mfp",
  1284. };
  1285. static const char * const mipi_csi1_groups[] = {
  1286. "csi1_dn0_cp_mfp",
  1287. };
  1288. static const char * const mipi_dsi_groups[] = {
  1289. "dsi_dp3_dn1_mfp",
  1290. "dsi_cp_dn0_mfp",
  1291. "dsi_dp2_dn2_mfp",
  1292. "mipi_dsi_dummy",
  1293. };
  1294. static const char * const nand0_groups[] = {
  1295. "nand0_d0_ceb3_mfp",
  1296. "nand0_dummy",
  1297. };
  1298. static const char * const nand1_groups[] = {
  1299. "nand1_d0_ceb1_mfp",
  1300. "nand1_ceb3_mfp",
  1301. "nand1_ceb0_mfp",
  1302. "nand1_dummy",
  1303. };
  1304. static const char * const spdif_groups[] = {
  1305. "uart0_tx_mfp",
  1306. };
  1307. static const char * const sirq0_groups[] = {
  1308. "sirq0_mfp",
  1309. "sirq0_dummy",
  1310. };
  1311. static const char * const sirq1_groups[] = {
  1312. "sirq1_mfp",
  1313. "sirq1_dummy",
  1314. };
  1315. static const char * const sirq2_groups[] = {
  1316. "sirq2_dummy",
  1317. };
  1318. static const struct owl_pinmux_func s900_functions[] = {
  1319. [S900_MUX_ERAM] = FUNCTION(eram),
  1320. [S900_MUX_ETH_RMII] = FUNCTION(eth_rmii),
  1321. [S900_MUX_ETH_SMII] = FUNCTION(eth_smii),
  1322. [S900_MUX_SPI0] = FUNCTION(spi0),
  1323. [S900_MUX_SPI1] = FUNCTION(spi1),
  1324. [S900_MUX_SPI2] = FUNCTION(spi2),
  1325. [S900_MUX_SPI3] = FUNCTION(spi3),
  1326. [S900_MUX_SENS0] = FUNCTION(sens0),
  1327. [S900_MUX_UART0] = FUNCTION(uart0),
  1328. [S900_MUX_UART1] = FUNCTION(uart1),
  1329. [S900_MUX_UART2] = FUNCTION(uart2),
  1330. [S900_MUX_UART3] = FUNCTION(uart3),
  1331. [S900_MUX_UART4] = FUNCTION(uart4),
  1332. [S900_MUX_UART5] = FUNCTION(uart5),
  1333. [S900_MUX_UART6] = FUNCTION(uart6),
  1334. [S900_MUX_I2S0] = FUNCTION(i2s0),
  1335. [S900_MUX_I2S1] = FUNCTION(i2s1),
  1336. [S900_MUX_PCM0] = FUNCTION(pcm0),
  1337. [S900_MUX_PCM1] = FUNCTION(pcm1),
  1338. [S900_MUX_JTAG] = FUNCTION(jtag),
  1339. [S900_MUX_PWM0] = FUNCTION(pwm0),
  1340. [S900_MUX_PWM1] = FUNCTION(pwm1),
  1341. [S900_MUX_PWM2] = FUNCTION(pwm2),
  1342. [S900_MUX_PWM3] = FUNCTION(pwm3),
  1343. [S900_MUX_PWM4] = FUNCTION(pwm4),
  1344. [S900_MUX_PWM5] = FUNCTION(pwm5),
  1345. [S900_MUX_SD0] = FUNCTION(sd0),
  1346. [S900_MUX_SD1] = FUNCTION(sd1),
  1347. [S900_MUX_SD2] = FUNCTION(sd2),
  1348. [S900_MUX_SD3] = FUNCTION(sd3),
  1349. [S900_MUX_I2C0] = FUNCTION(i2c0),
  1350. [S900_MUX_I2C1] = FUNCTION(i2c1),
  1351. [S900_MUX_I2C2] = FUNCTION(i2c2),
  1352. [S900_MUX_I2C3] = FUNCTION(i2c3),
  1353. [S900_MUX_I2C4] = FUNCTION(i2c4),
  1354. [S900_MUX_I2C5] = FUNCTION(i2c5),
  1355. [S900_MUX_LVDS] = FUNCTION(lvds),
  1356. [S900_MUX_USB30] = FUNCTION(usb30),
  1357. [S900_MUX_USB20] = FUNCTION(usb20),
  1358. [S900_MUX_GPU] = FUNCTION(gpu),
  1359. [S900_MUX_MIPI_CSI0] = FUNCTION(mipi_csi0),
  1360. [S900_MUX_MIPI_CSI1] = FUNCTION(mipi_csi1),
  1361. [S900_MUX_MIPI_DSI] = FUNCTION(mipi_dsi),
  1362. [S900_MUX_NAND0] = FUNCTION(nand0),
  1363. [S900_MUX_NAND1] = FUNCTION(nand1),
  1364. [S900_MUX_SPDIF] = FUNCTION(spdif),
  1365. [S900_MUX_SIRQ0] = FUNCTION(sirq0),
  1366. [S900_MUX_SIRQ1] = FUNCTION(sirq1),
  1367. [S900_MUX_SIRQ2] = FUNCTION(sirq2)
  1368. };
  1369. /* PAD_PULLCTL0 */
  1370. static PAD_PULLCTL_CONF(ETH_RXER, 0, 18, 2);
  1371. static PAD_PULLCTL_CONF(SIRQ0, 0, 16, 2);
  1372. static PAD_PULLCTL_CONF(SIRQ1, 0, 14, 2);
  1373. static PAD_PULLCTL_CONF(SIRQ2, 0, 12, 2);
  1374. static PAD_PULLCTL_CONF(I2C0_SDATA, 0, 10, 2);
  1375. static PAD_PULLCTL_CONF(I2C0_SCLK, 0, 8, 2);
  1376. static PAD_PULLCTL_CONF(ERAM_A5, 0, 6, 2);
  1377. static PAD_PULLCTL_CONF(ERAM_A6, 0, 4, 2);
  1378. static PAD_PULLCTL_CONF(ERAM_A7, 0, 2, 2);
  1379. static PAD_PULLCTL_CONF(ERAM_A10, 0, 0, 2);
  1380. /* PAD_PULLCTL1 */
  1381. static PAD_PULLCTL_CONF(PCM1_IN, 1, 30, 2);
  1382. static PAD_PULLCTL_CONF(PCM1_OUT, 1, 28, 2);
  1383. static PAD_PULLCTL_CONF(SD0_D0, 1, 26, 2);
  1384. static PAD_PULLCTL_CONF(SD0_D1, 1, 24, 2);
  1385. static PAD_PULLCTL_CONF(SD0_D2, 1, 22, 2);
  1386. static PAD_PULLCTL_CONF(SD0_D3, 1, 20, 2);
  1387. static PAD_PULLCTL_CONF(SD0_CMD, 1, 18, 2);
  1388. static PAD_PULLCTL_CONF(SD0_CLK, 1, 16, 2);
  1389. static PAD_PULLCTL_CONF(SD1_CMD, 1, 14, 2);
  1390. static PAD_PULLCTL_CONF(SD1_D0, 1, 12, 2);
  1391. static PAD_PULLCTL_CONF(SD1_D1, 1, 10, 2);
  1392. static PAD_PULLCTL_CONF(SD1_D2, 1, 8, 2);
  1393. static PAD_PULLCTL_CONF(SD1_D3, 1, 6, 2);
  1394. static PAD_PULLCTL_CONF(UART0_RX, 1, 4, 2);
  1395. static PAD_PULLCTL_CONF(UART0_TX, 1, 2, 2);
  1396. /* PAD_PULLCTL2 */
  1397. static PAD_PULLCTL_CONF(I2C2_SDATA, 2, 26, 2);
  1398. static PAD_PULLCTL_CONF(I2C2_SCLK, 2, 24, 2);
  1399. static PAD_PULLCTL_CONF(SPI0_SCLK, 2, 22, 2);
  1400. static PAD_PULLCTL_CONF(SPI0_MOSI, 2, 20, 2);
  1401. static PAD_PULLCTL_CONF(I2C1_SDATA, 2, 18, 2);
  1402. static PAD_PULLCTL_CONF(I2C1_SCLK, 2, 16, 2);
  1403. static PAD_PULLCTL_CONF(NAND0_D0, 2, 15, 1);
  1404. static PAD_PULLCTL_CONF(NAND0_D1, 2, 15, 1);
  1405. static PAD_PULLCTL_CONF(NAND0_D2, 2, 15, 1);
  1406. static PAD_PULLCTL_CONF(NAND0_D3, 2, 15, 1);
  1407. static PAD_PULLCTL_CONF(NAND0_D4, 2, 15, 1);
  1408. static PAD_PULLCTL_CONF(NAND0_D5, 2, 15, 1);
  1409. static PAD_PULLCTL_CONF(NAND0_D6, 2, 15, 1);
  1410. static PAD_PULLCTL_CONF(NAND0_D7, 2, 15, 1);
  1411. static PAD_PULLCTL_CONF(NAND0_DQSN, 2, 14, 1);
  1412. static PAD_PULLCTL_CONF(NAND0_DQS, 2, 13, 1);
  1413. static PAD_PULLCTL_CONF(NAND1_D0, 2, 12, 1);
  1414. static PAD_PULLCTL_CONF(NAND1_D1, 2, 12, 1);
  1415. static PAD_PULLCTL_CONF(NAND1_D2, 2, 12, 1);
  1416. static PAD_PULLCTL_CONF(NAND1_D3, 2, 12, 1);
  1417. static PAD_PULLCTL_CONF(NAND1_D4, 2, 12, 1);
  1418. static PAD_PULLCTL_CONF(NAND1_D5, 2, 12, 1);
  1419. static PAD_PULLCTL_CONF(NAND1_D6, 2, 12, 1);
  1420. static PAD_PULLCTL_CONF(NAND1_D7, 2, 12, 1);
  1421. static PAD_PULLCTL_CONF(NAND1_DQSN, 2, 11, 1);
  1422. static PAD_PULLCTL_CONF(NAND1_DQS, 2, 10, 1);
  1423. static PAD_PULLCTL_CONF(SGPIO2, 2, 8, 2);
  1424. static PAD_PULLCTL_CONF(SGPIO3, 2, 6, 2);
  1425. static PAD_PULLCTL_CONF(UART4_RX, 2, 4, 2);
  1426. static PAD_PULLCTL_CONF(UART4_TX, 2, 2, 2);
  1427. /* PAD_ST0 */
  1428. static PAD_ST_CONF(I2C0_SDATA, 0, 30, 1);
  1429. static PAD_ST_CONF(UART0_RX, 0, 29, 1);
  1430. static PAD_ST_CONF(ETH_MDC, 0, 28, 1);
  1431. static PAD_ST_CONF(I2S_MCLK1, 0, 23, 1);
  1432. static PAD_ST_CONF(ETH_REF_CLK, 0, 22, 1);
  1433. static PAD_ST_CONF(ETH_TXEN, 0, 21, 1);
  1434. static PAD_ST_CONF(ETH_TXD0, 0, 20, 1);
  1435. static PAD_ST_CONF(I2S_LRCLK1, 0, 19, 1);
  1436. static PAD_ST_CONF(SGPIO2, 0, 18, 1);
  1437. static PAD_ST_CONF(SGPIO3, 0, 17, 1);
  1438. static PAD_ST_CONF(UART4_TX, 0, 16, 1);
  1439. static PAD_ST_CONF(I2S_D1, 0, 15, 1);
  1440. static PAD_ST_CONF(UART0_TX, 0, 14, 1);
  1441. static PAD_ST_CONF(SPI0_SCLK, 0, 13, 1);
  1442. static PAD_ST_CONF(SD0_CLK, 0, 12, 1);
  1443. static PAD_ST_CONF(ERAM_A5, 0, 11, 1);
  1444. static PAD_ST_CONF(I2C0_SCLK, 0, 7, 1);
  1445. static PAD_ST_CONF(ERAM_A9, 0, 6, 1);
  1446. static PAD_ST_CONF(LVDS_OEP, 0, 5, 1);
  1447. static PAD_ST_CONF(LVDS_ODN, 0, 4, 1);
  1448. static PAD_ST_CONF(LVDS_OAP, 0, 3, 1);
  1449. static PAD_ST_CONF(I2S_BCLK1, 0, 2, 1);
  1450. /* PAD_ST1 */
  1451. static PAD_ST_CONF(I2S_LRCLK0, 1, 29, 1);
  1452. static PAD_ST_CONF(UART4_RX, 1, 28, 1);
  1453. static PAD_ST_CONF(UART3_CTSB, 1, 27, 1);
  1454. static PAD_ST_CONF(UART3_RTSB, 1, 26, 1);
  1455. static PAD_ST_CONF(UART3_RX, 1, 25, 1);
  1456. static PAD_ST_CONF(UART2_RTSB, 1, 24, 1);
  1457. static PAD_ST_CONF(UART2_CTSB, 1, 23, 1);
  1458. static PAD_ST_CONF(UART2_RX, 1, 22, 1);
  1459. static PAD_ST_CONF(ETH_RXD0, 1, 21, 1);
  1460. static PAD_ST_CONF(ETH_RXD1, 1, 20, 1);
  1461. static PAD_ST_CONF(ETH_CRS_DV, 1, 19, 1);
  1462. static PAD_ST_CONF(ETH_RXER, 1, 18, 1);
  1463. static PAD_ST_CONF(ETH_TXD1, 1, 17, 1);
  1464. static PAD_ST_CONF(LVDS_OCP, 1, 16, 1);
  1465. static PAD_ST_CONF(LVDS_OBP, 1, 15, 1);
  1466. static PAD_ST_CONF(LVDS_OBN, 1, 14, 1);
  1467. static PAD_ST_CONF(PCM1_OUT, 1, 12, 1);
  1468. static PAD_ST_CONF(PCM1_CLK, 1, 11, 1);
  1469. static PAD_ST_CONF(PCM1_IN, 1, 10, 1);
  1470. static PAD_ST_CONF(PCM1_SYNC, 1, 9, 1);
  1471. static PAD_ST_CONF(I2C1_SCLK, 1, 8, 1);
  1472. static PAD_ST_CONF(I2C1_SDATA, 1, 7, 1);
  1473. static PAD_ST_CONF(I2C2_SCLK, 1, 6, 1);
  1474. static PAD_ST_CONF(I2C2_SDATA, 1, 5, 1);
  1475. static PAD_ST_CONF(SPI0_MOSI, 1, 4, 1);
  1476. static PAD_ST_CONF(SPI0_MISO, 1, 3, 1);
  1477. static PAD_ST_CONF(SPI0_SS, 1, 2, 1);
  1478. static PAD_ST_CONF(I2S_BCLK0, 1, 1, 1);
  1479. static PAD_ST_CONF(I2S_MCLK0, 1, 0, 1);
  1480. /* Pad info table */
  1481. static const struct owl_padinfo s900_padinfo[NUM_PADS] = {
  1482. [ETH_TXD0] = PAD_INFO_ST(ETH_TXD0),
  1483. [ETH_TXD1] = PAD_INFO_ST(ETH_TXD1),
  1484. [ETH_TXEN] = PAD_INFO_ST(ETH_TXEN),
  1485. [ETH_RXER] = PAD_INFO_PULLCTL_ST(ETH_RXER),
  1486. [ETH_CRS_DV] = PAD_INFO_ST(ETH_CRS_DV),
  1487. [ETH_RXD1] = PAD_INFO_ST(ETH_RXD1),
  1488. [ETH_RXD0] = PAD_INFO_ST(ETH_RXD0),
  1489. [ETH_REF_CLK] = PAD_INFO_ST(ETH_REF_CLK),
  1490. [ETH_MDC] = PAD_INFO_ST(ETH_MDC),
  1491. [ETH_MDIO] = PAD_INFO(ETH_MDIO),
  1492. [SIRQ0] = PAD_INFO_PULLCTL(SIRQ0),
  1493. [SIRQ1] = PAD_INFO_PULLCTL(SIRQ1),
  1494. [SIRQ2] = PAD_INFO_PULLCTL(SIRQ2),
  1495. [I2S_D0] = PAD_INFO(I2S_D0),
  1496. [I2S_BCLK0] = PAD_INFO_ST(I2S_BCLK0),
  1497. [I2S_LRCLK0] = PAD_INFO_ST(I2S_LRCLK0),
  1498. [I2S_MCLK0] = PAD_INFO_ST(I2S_MCLK0),
  1499. [I2S_D1] = PAD_INFO_ST(I2S_D1),
  1500. [I2S_BCLK1] = PAD_INFO_ST(I2S_BCLK1),
  1501. [I2S_LRCLK1] = PAD_INFO_ST(I2S_LRCLK1),
  1502. [I2S_MCLK1] = PAD_INFO_ST(I2S_MCLK1),
  1503. [PCM1_IN] = PAD_INFO_PULLCTL_ST(PCM1_IN),
  1504. [PCM1_CLK] = PAD_INFO_ST(PCM1_CLK),
  1505. [PCM1_SYNC] = PAD_INFO_ST(PCM1_SYNC),
  1506. [PCM1_OUT] = PAD_INFO_PULLCTL_ST(PCM1_OUT),
  1507. [ERAM_A5] = PAD_INFO_PULLCTL_ST(ERAM_A5),
  1508. [ERAM_A6] = PAD_INFO_PULLCTL(ERAM_A6),
  1509. [ERAM_A7] = PAD_INFO_PULLCTL(ERAM_A7),
  1510. [ERAM_A8] = PAD_INFO(ERAM_A8),
  1511. [ERAM_A9] = PAD_INFO_ST(ERAM_A9),
  1512. [ERAM_A10] = PAD_INFO_PULLCTL(ERAM_A10),
  1513. [ERAM_A11] = PAD_INFO(ERAM_A11),
  1514. [LVDS_OEP] = PAD_INFO_ST(LVDS_OEP),
  1515. [LVDS_OEN] = PAD_INFO(LVDS_OEN),
  1516. [LVDS_ODP] = PAD_INFO(LVDS_ODP),
  1517. [LVDS_ODN] = PAD_INFO_ST(LVDS_ODN),
  1518. [LVDS_OCP] = PAD_INFO_ST(LVDS_OCP),
  1519. [LVDS_OCN] = PAD_INFO(LVDS_OCN),
  1520. [LVDS_OBP] = PAD_INFO_ST(LVDS_OBP),
  1521. [LVDS_OBN] = PAD_INFO_ST(LVDS_OBN),
  1522. [LVDS_OAP] = PAD_INFO_ST(LVDS_OAP),
  1523. [LVDS_OAN] = PAD_INFO(LVDS_OAN),
  1524. [LVDS_EEP] = PAD_INFO(LVDS_EEP),
  1525. [LVDS_EEN] = PAD_INFO(LVDS_EEN),
  1526. [LVDS_EDP] = PAD_INFO(LVDS_EDP),
  1527. [LVDS_EDN] = PAD_INFO(LVDS_EDN),
  1528. [LVDS_ECP] = PAD_INFO(LVDS_ECP),
  1529. [LVDS_ECN] = PAD_INFO(LVDS_ECN),
  1530. [LVDS_EBP] = PAD_INFO(LVDS_EBP),
  1531. [LVDS_EBN] = PAD_INFO(LVDS_EBN),
  1532. [LVDS_EAP] = PAD_INFO(LVDS_EAP),
  1533. [LVDS_EAN] = PAD_INFO(LVDS_EAN),
  1534. [SD0_D0] = PAD_INFO_PULLCTL(SD0_D0),
  1535. [SD0_D1] = PAD_INFO_PULLCTL(SD0_D1),
  1536. [SD0_D2] = PAD_INFO_PULLCTL(SD0_D2),
  1537. [SD0_D3] = PAD_INFO_PULLCTL(SD0_D3),
  1538. [SD1_D0] = PAD_INFO_PULLCTL(SD1_D0),
  1539. [SD1_D1] = PAD_INFO_PULLCTL(SD1_D1),
  1540. [SD1_D2] = PAD_INFO_PULLCTL(SD1_D2),
  1541. [SD1_D3] = PAD_INFO_PULLCTL(SD1_D3),
  1542. [SD0_CMD] = PAD_INFO_PULLCTL(SD0_CMD),
  1543. [SD0_CLK] = PAD_INFO_PULLCTL_ST(SD0_CLK),
  1544. [SD1_CMD] = PAD_INFO_PULLCTL(SD1_CMD),
  1545. [SD1_CLK] = PAD_INFO(SD1_CLK),
  1546. [SPI0_SCLK] = PAD_INFO_PULLCTL_ST(SPI0_SCLK),
  1547. [SPI0_SS] = PAD_INFO_ST(SPI0_SS),
  1548. [SPI0_MISO] = PAD_INFO_ST(SPI0_MISO),
  1549. [SPI0_MOSI] = PAD_INFO_PULLCTL_ST(SPI0_MOSI),
  1550. [UART0_RX] = PAD_INFO_PULLCTL_ST(UART0_RX),
  1551. [UART0_TX] = PAD_INFO_PULLCTL_ST(UART0_TX),
  1552. [UART2_RX] = PAD_INFO_ST(UART2_RX),
  1553. [UART2_TX] = PAD_INFO(UART2_TX),
  1554. [UART2_RTSB] = PAD_INFO_ST(UART2_RTSB),
  1555. [UART2_CTSB] = PAD_INFO_ST(UART2_CTSB),
  1556. [UART3_RX] = PAD_INFO_ST(UART3_RX),
  1557. [UART3_TX] = PAD_INFO(UART3_TX),
  1558. [UART3_RTSB] = PAD_INFO_ST(UART3_RTSB),
  1559. [UART3_CTSB] = PAD_INFO_ST(UART3_CTSB),
  1560. [UART4_RX] = PAD_INFO_PULLCTL_ST(UART4_RX),
  1561. [UART4_TX] = PAD_INFO_PULLCTL_ST(UART4_TX),
  1562. [I2C0_SCLK] = PAD_INFO_PULLCTL_ST(I2C0_SCLK),
  1563. [I2C0_SDATA] = PAD_INFO_PULLCTL_ST(I2C0_SDATA),
  1564. [I2C1_SCLK] = PAD_INFO_PULLCTL_ST(I2C1_SCLK),
  1565. [I2C1_SDATA] = PAD_INFO_PULLCTL_ST(I2C1_SDATA),
  1566. [I2C2_SCLK] = PAD_INFO_PULLCTL_ST(I2C2_SCLK),
  1567. [I2C2_SDATA] = PAD_INFO_PULLCTL_ST(I2C2_SDATA),
  1568. [CSI0_DN0] = PAD_INFO(CSI0_DN0),
  1569. [CSI0_DP0] = PAD_INFO(CSI0_DP0),
  1570. [CSI0_DN1] = PAD_INFO(CSI0_DN1),
  1571. [CSI0_DP1] = PAD_INFO(CSI0_DP1),
  1572. [CSI0_CN] = PAD_INFO(CSI0_CN),
  1573. [CSI0_CP] = PAD_INFO(CSI0_CP),
  1574. [CSI0_DN2] = PAD_INFO(CSI0_DN2),
  1575. [CSI0_DP2] = PAD_INFO(CSI0_DP2),
  1576. [CSI0_DN3] = PAD_INFO(CSI0_DN3),
  1577. [CSI0_DP3] = PAD_INFO(CSI0_DP3),
  1578. [DSI_DP3] = PAD_INFO(DSI_DP3),
  1579. [DSI_DN3] = PAD_INFO(DSI_DN3),
  1580. [DSI_DP1] = PAD_INFO(DSI_DP1),
  1581. [DSI_DN1] = PAD_INFO(DSI_DN1),
  1582. [DSI_CP] = PAD_INFO(DSI_CP),
  1583. [DSI_CN] = PAD_INFO(DSI_CN),
  1584. [DSI_DP0] = PAD_INFO(DSI_DP0),
  1585. [DSI_DN0] = PAD_INFO(DSI_DN0),
  1586. [DSI_DP2] = PAD_INFO(DSI_DP2),
  1587. [DSI_DN2] = PAD_INFO(DSI_DN2),
  1588. [SENSOR0_PCLK] = PAD_INFO(SENSOR0_PCLK),
  1589. [CSI1_DN0] = PAD_INFO(CSI1_DN0),
  1590. [CSI1_DP0] = PAD_INFO(CSI1_DP0),
  1591. [CSI1_DN1] = PAD_INFO(CSI1_DN1),
  1592. [CSI1_DP1] = PAD_INFO(CSI1_DP1),
  1593. [CSI1_CN] = PAD_INFO(CSI1_CN),
  1594. [CSI1_CP] = PAD_INFO(CSI1_CP),
  1595. [SENSOR0_CKOUT] = PAD_INFO(SENSOR0_CKOUT),
  1596. [NAND0_D0] = PAD_INFO_PULLCTL(NAND0_D0),
  1597. [NAND0_D1] = PAD_INFO_PULLCTL(NAND0_D1),
  1598. [NAND0_D2] = PAD_INFO_PULLCTL(NAND0_D2),
  1599. [NAND0_D3] = PAD_INFO_PULLCTL(NAND0_D3),
  1600. [NAND0_D4] = PAD_INFO_PULLCTL(NAND0_D4),
  1601. [NAND0_D5] = PAD_INFO_PULLCTL(NAND0_D5),
  1602. [NAND0_D6] = PAD_INFO_PULLCTL(NAND0_D6),
  1603. [NAND0_D7] = PAD_INFO_PULLCTL(NAND0_D7),
  1604. [NAND0_DQS] = PAD_INFO_PULLCTL(NAND0_DQS),
  1605. [NAND0_DQSN] = PAD_INFO_PULLCTL(NAND0_DQSN),
  1606. [NAND0_ALE] = PAD_INFO(NAND0_ALE),
  1607. [NAND0_CLE] = PAD_INFO(NAND0_CLE),
  1608. [NAND0_CEB0] = PAD_INFO(NAND0_CEB0),
  1609. [NAND0_CEB1] = PAD_INFO(NAND0_CEB1),
  1610. [NAND0_CEB2] = PAD_INFO(NAND0_CEB2),
  1611. [NAND0_CEB3] = PAD_INFO(NAND0_CEB3),
  1612. [NAND1_D0] = PAD_INFO_PULLCTL(NAND1_D0),
  1613. [NAND1_D1] = PAD_INFO_PULLCTL(NAND1_D1),
  1614. [NAND1_D2] = PAD_INFO_PULLCTL(NAND1_D2),
  1615. [NAND1_D3] = PAD_INFO_PULLCTL(NAND1_D3),
  1616. [NAND1_D4] = PAD_INFO_PULLCTL(NAND1_D4),
  1617. [NAND1_D5] = PAD_INFO_PULLCTL(NAND1_D5),
  1618. [NAND1_D6] = PAD_INFO_PULLCTL(NAND1_D6),
  1619. [NAND1_D7] = PAD_INFO_PULLCTL(NAND1_D7),
  1620. [NAND1_DQS] = PAD_INFO_PULLCTL(NAND1_DQS),
  1621. [NAND1_DQSN] = PAD_INFO_PULLCTL(NAND1_DQSN),
  1622. [NAND1_ALE] = PAD_INFO(NAND1_ALE),
  1623. [NAND1_CLE] = PAD_INFO(NAND1_CLE),
  1624. [NAND1_CEB0] = PAD_INFO(NAND1_CEB0),
  1625. [NAND1_CEB1] = PAD_INFO(NAND1_CEB1),
  1626. [NAND1_CEB2] = PAD_INFO(NAND1_CEB2),
  1627. [NAND1_CEB3] = PAD_INFO(NAND1_CEB3),
  1628. [SGPIO0] = PAD_INFO(SGPIO0),
  1629. [SGPIO1] = PAD_INFO(SGPIO1),
  1630. [SGPIO2] = PAD_INFO_PULLCTL_ST(SGPIO2),
  1631. [SGPIO3] = PAD_INFO_PULLCTL_ST(SGPIO3)
  1632. };
  1633. static const struct owl_gpio_port s900_gpio_ports[] = {
  1634. OWL_GPIO_PORT(A, 0x0000, 32, 0x0, 0x4, 0x8, 0x204, 0x208, 0x20C, 0x240, 0),
  1635. OWL_GPIO_PORT(B, 0x000C, 32, 0x0, 0x4, 0x8, 0x534, 0x204, 0x208, 0x23C, 0),
  1636. OWL_GPIO_PORT(C, 0x0018, 12, 0x0, 0x4, 0x8, 0x52C, 0x200, 0x204, 0x238, 0),
  1637. OWL_GPIO_PORT(D, 0x0024, 30, 0x0, 0x4, 0x8, 0x524, 0x1FC, 0x200, 0x234, 0),
  1638. OWL_GPIO_PORT(E, 0x0030, 32, 0x0, 0x4, 0x8, 0x51C, 0x1F8, 0x1FC, 0x230, 0),
  1639. OWL_GPIO_PORT(F, 0x00F0, 8, 0x0, 0x4, 0x8, 0x460, 0x140, 0x144, 0x178, 0)
  1640. };
  1641. enum s900_pinconf_pull {
  1642. OWL_PINCONF_PULL_HIZ,
  1643. OWL_PINCONF_PULL_DOWN,
  1644. OWL_PINCONF_PULL_UP,
  1645. OWL_PINCONF_PULL_HOLD,
  1646. };
  1647. static int s900_pad_pinconf_arg2val(const struct owl_padinfo *info,
  1648. unsigned int param,
  1649. u32 *arg)
  1650. {
  1651. switch (param) {
  1652. case PIN_CONFIG_BIAS_BUS_HOLD:
  1653. *arg = OWL_PINCONF_PULL_HOLD;
  1654. break;
  1655. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  1656. *arg = OWL_PINCONF_PULL_HIZ;
  1657. break;
  1658. case PIN_CONFIG_BIAS_PULL_DOWN:
  1659. *arg = OWL_PINCONF_PULL_DOWN;
  1660. break;
  1661. case PIN_CONFIG_BIAS_PULL_UP:
  1662. *arg = OWL_PINCONF_PULL_UP;
  1663. break;
  1664. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  1665. *arg = (*arg >= 1 ? 1 : 0);
  1666. break;
  1667. default:
  1668. return -ENOTSUPP;
  1669. }
  1670. return 0;
  1671. }
  1672. static int s900_pad_pinconf_val2arg(const struct owl_padinfo *padinfo,
  1673. unsigned int param,
  1674. u32 *arg)
  1675. {
  1676. switch (param) {
  1677. case PIN_CONFIG_BIAS_BUS_HOLD:
  1678. *arg = *arg == OWL_PINCONF_PULL_HOLD;
  1679. break;
  1680. case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
  1681. *arg = *arg == OWL_PINCONF_PULL_HIZ;
  1682. break;
  1683. case PIN_CONFIG_BIAS_PULL_DOWN:
  1684. *arg = *arg == OWL_PINCONF_PULL_DOWN;
  1685. break;
  1686. case PIN_CONFIG_BIAS_PULL_UP:
  1687. *arg = *arg == OWL_PINCONF_PULL_UP;
  1688. break;
  1689. case PIN_CONFIG_INPUT_SCHMITT_ENABLE:
  1690. *arg = *arg == 1;
  1691. break;
  1692. default:
  1693. return -ENOTSUPP;
  1694. }
  1695. return 0;
  1696. }
  1697. static struct owl_pinctrl_soc_data s900_pinctrl_data = {
  1698. .padinfo = s900_padinfo,
  1699. .pins = (const struct pinctrl_pin_desc *)s900_pads,
  1700. .npins = ARRAY_SIZE(s900_pads),
  1701. .functions = s900_functions,
  1702. .nfunctions = ARRAY_SIZE(s900_functions),
  1703. .groups = s900_groups,
  1704. .ngroups = ARRAY_SIZE(s900_groups),
  1705. .ngpios = NUM_GPIOS,
  1706. .ports = s900_gpio_ports,
  1707. .nports = ARRAY_SIZE(s900_gpio_ports),
  1708. .padctl_arg2val = s900_pad_pinconf_arg2val,
  1709. .padctl_val2arg = s900_pad_pinconf_val2arg,
  1710. };
  1711. static int s900_pinctrl_probe(struct platform_device *pdev)
  1712. {
  1713. return owl_pinctrl_probe(pdev, &s900_pinctrl_data);
  1714. }
  1715. static const struct of_device_id s900_pinctrl_of_match[] = {
  1716. { .compatible = "actions,s900-pinctrl", },
  1717. { }
  1718. };
  1719. static struct platform_driver s900_pinctrl_driver = {
  1720. .driver = {
  1721. .name = "pinctrl-s900",
  1722. .of_match_table = of_match_ptr(s900_pinctrl_of_match),
  1723. },
  1724. .probe = s900_pinctrl_probe,
  1725. };
  1726. static int __init s900_pinctrl_init(void)
  1727. {
  1728. return platform_driver_register(&s900_pinctrl_driver);
  1729. }
  1730. arch_initcall(s900_pinctrl_init);
  1731. static void __exit s900_pinctrl_exit(void)
  1732. {
  1733. platform_driver_unregister(&s900_pinctrl_driver);
  1734. }
  1735. module_exit(s900_pinctrl_exit);
  1736. MODULE_AUTHOR("Actions Semi Inc.");
  1737. MODULE_AUTHOR("Manivannan Sadhasivam <[email protected]>");
  1738. MODULE_DESCRIPTION("Actions Semi S900 SoC Pinctrl Driver");
  1739. MODULE_LICENSE("GPL");