phy-samsung-ufs.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * UFS PHY driver for Samsung EXYNOS SoC
  4. *
  5. * Copyright (C) 2020 Samsung Electronics Co., Ltd.
  6. * Author: Seungwon Jeon <[email protected]>
  7. * Author: Alim Akhtar <[email protected]>
  8. *
  9. */
  10. #ifndef _PHY_SAMSUNG_UFS_
  11. #define _PHY_SAMSUNG_UFS_
  12. #include <linux/phy/phy.h>
  13. #include <linux/regmap.h>
  14. #define PHY_COMN_BLK 1
  15. #define PHY_TRSV_BLK 2
  16. #define END_UFS_PHY_CFG { 0 }
  17. #define PHY_TRSV_CH_OFFSET 0x30
  18. #define PHY_APB_ADDR(off) ((off) << 2)
  19. #define PHY_COMN_REG_CFG(o, v, d) { \
  20. .off_0 = PHY_APB_ADDR((o)), \
  21. .off_1 = 0, \
  22. .val = (v), \
  23. .desc = (d), \
  24. .id = PHY_COMN_BLK, \
  25. }
  26. #define PHY_TRSV_REG_CFG_OFFSET(o, v, d, c) { \
  27. .off_0 = PHY_APB_ADDR((o)), \
  28. .off_1 = PHY_APB_ADDR((o) + (c)), \
  29. .val = (v), \
  30. .desc = (d), \
  31. .id = PHY_TRSV_BLK, \
  32. }
  33. #define PHY_TRSV_REG_CFG(o, v, d) \
  34. PHY_TRSV_REG_CFG_OFFSET(o, v, d, PHY_TRSV_CH_OFFSET)
  35. /* UFS PHY registers */
  36. #define PHY_PLL_LOCK_STATUS 0x1e
  37. #define PHY_PLL_LOCK_BIT BIT(5)
  38. #define PHY_CDR_LOCK_BIT BIT(4)
  39. /* description for PHY calibration */
  40. enum {
  41. /* applicable to any */
  42. PWR_DESC_ANY = 0,
  43. /* mode */
  44. PWR_DESC_PWM = 1,
  45. PWR_DESC_HS = 2,
  46. /* series */
  47. PWR_DESC_SER_A = 1,
  48. PWR_DESC_SER_B = 2,
  49. /* gear */
  50. PWR_DESC_G1 = 1,
  51. PWR_DESC_G2 = 2,
  52. PWR_DESC_G3 = 3,
  53. /* field mask */
  54. MD_MASK = 0x3,
  55. SR_MASK = 0x3,
  56. GR_MASK = 0x7,
  57. };
  58. #define PWR_MODE_HS_G1_ANY PWR_MODE_HS(PWR_DESC_G1, PWR_DESC_ANY)
  59. #define PWR_MODE_HS_G1_SER_A PWR_MODE_HS(PWR_DESC_G1, PWR_DESC_SER_A)
  60. #define PWR_MODE_HS_G1_SER_B PWR_MODE_HS(PWR_DESC_G1, PWR_DESC_SER_B)
  61. #define PWR_MODE_HS_G2_ANY PWR_MODE_HS(PWR_DESC_G2, PWR_DESC_ANY)
  62. #define PWR_MODE_HS_G2_SER_A PWR_MODE_HS(PWR_DESC_G2, PWR_DESC_SER_A)
  63. #define PWR_MODE_HS_G2_SER_B PWR_MODE_HS(PWR_DESC_G2, PWR_DESC_SER_B)
  64. #define PWR_MODE_HS_G3_ANY PWR_MODE_HS(PWR_DESC_G3, PWR_DESC_ANY)
  65. #define PWR_MODE_HS_G3_SER_A PWR_MODE_HS(PWR_DESC_G3, PWR_DESC_SER_A)
  66. #define PWR_MODE_HS_G3_SER_B PWR_MODE_HS(PWR_DESC_G3, PWR_DESC_SER_B)
  67. #define PWR_MODE(g, s, m) ((((g) & GR_MASK) << 4) |\
  68. (((s) & SR_MASK) << 2) | ((m) & MD_MASK))
  69. #define PWR_MODE_PWM_ANY PWR_MODE(PWR_DESC_ANY,\
  70. PWR_DESC_ANY, PWR_DESC_PWM)
  71. #define PWR_MODE_HS(g, s) ((((g) & GR_MASK) << 4) |\
  72. (((s) & SR_MASK) << 2) | PWR_DESC_HS)
  73. #define PWR_MODE_HS_ANY PWR_MODE(PWR_DESC_ANY,\
  74. PWR_DESC_ANY, PWR_DESC_HS)
  75. #define PWR_MODE_ANY PWR_MODE(PWR_DESC_ANY,\
  76. PWR_DESC_ANY, PWR_DESC_ANY)
  77. /* PHY calibration point/state */
  78. enum {
  79. CFG_PRE_INIT,
  80. CFG_POST_INIT,
  81. CFG_PRE_PWR_HS,
  82. CFG_POST_PWR_HS,
  83. CFG_TAG_MAX,
  84. };
  85. struct samsung_ufs_phy_cfg {
  86. u32 off_0;
  87. u32 off_1;
  88. u32 val;
  89. u8 desc;
  90. u8 id;
  91. };
  92. struct samsung_ufs_phy_pmu_isol {
  93. u32 offset;
  94. u32 mask;
  95. u32 en;
  96. };
  97. struct samsung_ufs_phy_drvdata {
  98. const struct samsung_ufs_phy_cfg **cfgs;
  99. struct samsung_ufs_phy_pmu_isol isol;
  100. const char * const *clk_list;
  101. int num_clks;
  102. u32 cdr_lock_status_offset;
  103. };
  104. struct samsung_ufs_phy {
  105. struct device *dev;
  106. void __iomem *reg_pma;
  107. struct regmap *reg_pmu;
  108. struct clk_bulk_data *clks;
  109. const struct samsung_ufs_phy_drvdata *drvdata;
  110. const struct samsung_ufs_phy_cfg * const *cfgs;
  111. struct samsung_ufs_phy_pmu_isol isol;
  112. u8 lane_cnt;
  113. int ufs_phy_state;
  114. enum phy_mode mode;
  115. };
  116. static inline struct samsung_ufs_phy *get_samsung_ufs_phy(struct phy *phy)
  117. {
  118. return (struct samsung_ufs_phy *)phy_get_drvdata(phy);
  119. }
  120. static inline void samsung_ufs_phy_ctrl_isol(
  121. struct samsung_ufs_phy *phy, u32 isol)
  122. {
  123. regmap_update_bits(phy->reg_pmu, phy->isol.offset,
  124. phy->isol.mask, isol ? 0 : phy->isol.en);
  125. }
  126. extern const struct samsung_ufs_phy_drvdata exynos7_ufs_phy;
  127. extern const struct samsung_ufs_phy_drvdata exynosautov9_ufs_phy;
  128. extern const struct samsung_ufs_phy_drvdata fsd_ufs_phy;
  129. #endif /* _PHY_SAMSUNG_UFS_ */