phy-qcom-ufs-qmp-v4-pineapple.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #ifndef UFS_QCOM_PHY_QMP_V4_H_
  6. #define UFS_QCOM_PHY_QMP_V4_H_
  7. #include "phy-qcom-ufs-i.h"
  8. /* QCOM UFS PHY control registers */
  9. #define COM_BASE 0x000
  10. #define COM_SIZE 0x2000
  11. #define PHY_BASE 0x400
  12. #define PHY_SIZE 0x258
  13. #define PCS2_BASE 0x800
  14. #define PCS2_SIZE 0x6C
  15. #define TX_BASE(n) (0x1000 + (0x800 * n))
  16. #define TX_SIZE 0x134
  17. #define RX_BASE(n) (0x1200 + (0x800 * n))
  18. #define RX_SIZE 0x3D8
  19. #define COM_OFF(x) (COM_BASE + x)
  20. #define PHY_OFF(x) (PHY_BASE + x)
  21. #define TX_OFF(n, x) (TX_BASE(n) + x)
  22. #define RX_OFF(n, x) (RX_BASE(n) + x)
  23. #define UFS_PHY_SW_RESET PHY_OFF(0x8)
  24. #define UFS_PHY_POWER_DOWN_CONTROL PHY_OFF(0x4)
  25. #define UFS_PHY_TX_LARGE_AMP_DRV_LVL PHY_OFF(0x30)
  26. #define UFS_PHY_RX_SIGDET_CTRL2 PHY_OFF(0x18C)
  27. #define UFS_PHY_TX_LARGE_AMP_DRV_LVL_HSG5 PHY_OFF(0x22C)
  28. #define UFS_PHY_TX_POST_EMP_LVL_S4 PHY_OFF(0x240)
  29. #define UFS_PHY_TX_POST_EMP_LVL_S5 PHY_OFF(0x244)
  30. #define UFS_PHY_TX_POST_EMP_LVL_S6 PHY_OFF(0x248)
  31. #define UFS_PHY_TX_POST_EMP_LVL_S7 PHY_OFF(0x24C)
  32. #define QSERDES_COM_CMN_IPTRIM COM_OFF(0x100)
  33. #define QSERDES_COM_SYSCLK_EN_SEL COM_OFF(0x110)
  34. #define QSERDES_COM_CMN_CONFIG_1 COM_OFF(0x174)
  35. #define QSERDES_COM_HSCLK_SEL_1 COM_OFF(0x3C)
  36. #define QSERDES_COM_HSCLK_HS_SWITCH_SEL_1 COM_OFF(0x9C)
  37. #define QSERDES_COM_LOCK_CMP_EN COM_OFF(0x120)
  38. #define QSERDES_COM_PLL_IVCO COM_OFF(0xF4)
  39. #define QSERDES_COM_PLL_IVCO_MODE1 COM_OFF(0xF8)
  40. #define QSERDES_COM_CMN_IETRIM COM_OFF(0xFC)
  41. #define QSERDES_COM_VCO_TUNE_INITVAL2 COM_OFF(0x148)
  42. #define QSERDES_COM_DEC_START_MODE0 COM_OFF(0x88)
  43. #define QSERDES_COM_CP_CTRL_MODE0 COM_OFF(0x70)
  44. #define QSERDES_COM_PLL_RCTRL_MODE0 COM_OFF(0x74)
  45. #define QSERDES_COM_PLL_CCTRL_MODE0 COM_OFF(0x78)
  46. #define QSERDES_COM_LOCK_CMP1_MODE0 COM_OFF(0x80)
  47. #define QSERDES_COM_LOCK_CMP2_MODE0 COM_OFF(0x84)
  48. #define QSERDES_COM_DEC_START_MODE1 COM_OFF(0x28)
  49. #define QSERDES_COM_CP_CTRL_MODE1 COM_OFF(0x10)
  50. #define QSERDES_COM_PLL_RCTRL_MODE1 COM_OFF(0x14)
  51. #define QSERDES_COM_PLL_CCTRL_MODE1 COM_OFF(0x18)
  52. #define QSERDES_COM_LOCK_CMP1_MODE1 COM_OFF(0x20)
  53. #define QSERDES_COM_LOCK_CMP2_MODE1 COM_OFF(0x24)
  54. #define QSERDES_COM_VCO_TUNE_MAP COM_OFF(0x140)
  55. #define QSERDES_TX0_TX_FR_DCC_CTRL TX_OFF(0, 0x108)
  56. #define QSERDES_TX0_LANE_MODE_1 TX_OFF(0, 0x7C)
  57. #define QSERDES_TX0_RES_CODE_LANE_OFFSET_TX TX_OFF(0, 0x30)
  58. #define QSERDES_TX0_RES_CODE_LANE_OFFSET_RX TX_OFF(0, 0x34)
  59. #define QSERDES_RX0_UCDR_SO_SATURATION RX_OFF(0, 0x28)
  60. #define QSERDES_RX0_UCDR_PI_CTRL1 RX_OFF(0, 0x58)
  61. #define QSERDES_RX0_RX_TERM_BW_CTRL0 RX_OFF(0, 0xC4)
  62. #define QSERDES_RX0_RX_MODE_RATE_0_1_B0 RX_OFF(0, 0x208)
  63. #define QSERDES_RX0_RX_MODE_RATE_0_1_B1 RX_OFF(0, 0x20C)
  64. #define QSERDES_RX0_RX_MODE_RATE_0_1_B2 RX_OFF(0, 0x210)
  65. #define QSERDES_RX0_RX_MODE_RATE_0_1_B3 RX_OFF(0, 0x214)
  66. #define QSERDES_RX0_RX_MODE_RATE_0_1_B4 RX_OFF(0, 0x218)
  67. #define QSERDES_RX0_RX_MODE_RATE_0_1_B6 RX_OFF(0, 0x220)
  68. #define QSERDES_RX0_RX_MODE_RATE2_B3 RX_OFF(0, 0x238)
  69. #define QSERDES_RX0_RX_MODE_RATE2_B6 RX_OFF(0, 0x244)
  70. #define QSERDES_RX0_RX_MODE_RATE3_B3 RX_OFF(0, 0x25C)
  71. #define QSERDES_RX0_RX_MODE_RATE3_B4 RX_OFF(0, 0x260)
  72. #define QSERDES_RX0_RX_MODE_RATE3_B5 RX_OFF(0, 0x264)
  73. #define QSERDES_RX0_RX_MODE_RATE3_B8 RX_OFF(0, 0x270)
  74. #define QSERDES_RX0_RX_MODE_RATE4_B0 RX_OFF(0, 0x274)
  75. #define QSERDES_RX0_RX_MODE_RATE4_B1 RX_OFF(0, 0x278)
  76. #define QSERDES_RX0_RX_MODE_RATE4_B2 RX_OFF(0, 0x27C)
  77. #define QSERDES_RX0_RX_MODE_RATE4_B3 RX_OFF(0, 0x280)
  78. #define QSERDES_RX0_RX_MODE_RATE4_B4 RX_OFF(0, 0x284)
  79. #define QSERDES_RX0_DLL0_FTUNE_CTRL RX_OFF(0, 0x2F8)
  80. #define QSERDES_RX0_RX_INTERFACE_MODE RX_OFF(0, 0x1E0)
  81. #define QSERDES_RX0_UCDR_FO_GAIN_RATE2 RX_OFF(0, 0xD4)
  82. #define QSERDES_RX0_UCDR_FO_GAIN_RATE4 RX_OFF(0, 0xDC)
  83. #define QSERDES_RX0_UCDR_SO_GAIN_RATE4 RX_OFF(0, 0xF0)
  84. #define QSERDES_RX0_UCDR_PI_CONTROLS RX_OFF(0, 0xF4)
  85. #define QSERDES_RX0_UCDR_FASTLOCK_COUNT_HIGH_RATE4 RX_OFF(0, 0x54)
  86. #define QSERDES_RX0_UCDR_FASTLOCK_FO_GAIN_RATE4 RX_OFF(0, 0x10)
  87. #define QSERDES_RX0_UCDR_FASTLOCK_SO_GAIN_RATE4 RX_OFF(0, 0x24)
  88. #define QSERDES_RX0_RX_EQ_OFFSET_ADAPTOR_CNTRL1 RX_OFF(0, 0x1BC)
  89. #define QSERDES_RX0_RX_OFFSET_ADAPTOR_CNTRL3 RX_OFF(0, 0x1C4)
  90. #define QSERDES_RX0_RX_EQU_ADAPTOR_CNTRL4 RX_OFF(0, 0x1AC)
  91. #define QSERDES_RX0_VGA_CAL_MAN_VAL RX_OFF(0, 0x178)
  92. #define QSERDES_RX1_UCDR_FASTLOCK_FO_GAIN_RATE4 RX_OFF(1, 0x10)
  93. #define QSERDES_RX1_UCDR_FASTLOCK_SO_GAIN_RATE4 RX_OFF(1, 0x24)
  94. #define QSERDES_RX1_UCDR_SO_SATURATION RX_OFF(1, 0x28)
  95. #define QSERDES_RX1_UCDR_SO_GAIN_RATE4 RX_OFF(1, 0xF0)
  96. #define QSERDES_RX1_UCDR_PI_CTRL1 RX_OFF(1, 0x58)
  97. #define QSERDES_RX1_UCDR_FASTLOCK_COUNT_HIGH_RATE4 RX_OFF(1, 0x54)
  98. #define QSERDES_RX1_RX_TERM_BW_CTRL0 RX_OFF(1, 0xC4)
  99. #define QSERDES_RX1_UCDR_PI_CONTROLS RX_OFF(1, 0xF4)
  100. #define QSERDES_RX1_RX_EQ_OFFSET_ADAPTOR_CNTRL1 RX_OFF(1, 0x1BC)
  101. #define QSERDES_RX1_RX_EQU_ADAPTOR_CNTRL4 RX_OFF(1, 0x1AC)
  102. #define QSERDES_RX1_RX_OFFSET_ADAPTOR_CNTRL3 RX_OFF(1, 0x1C4)
  103. #define QSERDES_RX1_RX_MODE_RATE_0_1_B0 RX_OFF(1, 0x208)
  104. #define QSERDES_RX1_RX_MODE_RATE_0_1_B2 RX_OFF(1, 0x210)
  105. #define QSERDES_RX1_RX_MODE_RATE_0_1_B1 RX_OFF(1, 0x20C)
  106. #define QSERDES_RX1_RX_MODE_RATE_0_1_B3 RX_OFF(1, 0x214)
  107. #define QSERDES_RX1_RX_MODE_RATE_0_1_B4 RX_OFF(1, 0x218)
  108. #define QSERDES_RX1_RX_MODE_RATE_0_1_B6 RX_OFF(1, 0x220)
  109. #define QSERDES_RX1_RX_MODE_RATE2_B3 RX_OFF(1, 0x238)
  110. #define QSERDES_RX1_RX_MODE_RATE2_B6 RX_OFF(1, 0x244)
  111. #define QSERDES_RX1_RX_MODE_RATE3_B3 RX_OFF(1, 0x25C)
  112. #define QSERDES_RX1_RX_MODE_RATE3_B4 RX_OFF(1, 0x260)
  113. #define QSERDES_RX1_RX_MODE_RATE3_B5 RX_OFF(1, 0x264)
  114. #define QSERDES_RX1_RX_MODE_RATE3_B8 RX_OFF(1, 0x270)
  115. #define QSERDES_RX1_RX_MODE_RATE4_B0 RX_OFF(1, 0x274)
  116. #define QSERDES_RX1_RX_MODE_RATE4_B1 RX_OFF(1, 0x278)
  117. #define QSERDES_RX1_RX_MODE_RATE4_B2 RX_OFF(1, 0x27C)
  118. #define QSERDES_RX1_RX_MODE_RATE4_B3 RX_OFF(1, 0x280)
  119. #define QSERDES_RX1_RX_MODE_RATE4_B4 RX_OFF(1, 0x284)
  120. #define QSERDES_RX1_DLL0_FTUNE_CTRL RX_OFF(1, 0x2F8)
  121. #define QSERDES_RX1_RX_INTERFACE_MODE RX_OFF(1, 0x1E0)
  122. #define QSERDES_RX1_UCDR_FO_GAIN_RATE2 RX_OFF(1, 0xD4)
  123. #define QSERDES_RX1_UCDR_FO_GAIN_RATE4 RX_OFF(1, 0xDC)
  124. #define QSERDES_RX1_VGA_CAL_MAN_VAL RX_OFF(1, 0x178)
  125. #define QSERDES_TX1_RES_CODE_LANE_OFFSET_RX TX_OFF(1, 0x34)
  126. #define QSERDES_TX1_LANE_MODE_1 TX_OFF(1, 0x7C)
  127. #define QSERDES_TX1_TX_FR_DCC_CTRL TX_OFF(1, 0x108)
  128. #define QSERDES_TX1_RES_CODE_LANE_OFFSET_TX TX_OFF(1, 0x30)
  129. #define UFS_PHY_MULTI_LANE_CTRL1 PHY_OFF(0x1FC)
  130. #define UFS_PHY_TX_MID_TERM_CTRL1 PHY_OFF(0x1F4)
  131. #define UFS_PHY_PCS_CTRL1 PHY_OFF(0x20)
  132. #define UFS_PHY_PLL_CNTL PHY_OFF(0x2C)
  133. #define UFS_PHY_TX_HSGEAR_CAPABILITY PHY_OFF(0x74)
  134. #define UFS_PHY_RX_HSGEAR_CAPABILITY PHY_OFF(0xBC)
  135. #define UFS_PHY_RX_HS_G5_SYNC_LENGTH_CAPABILITY PHY_OFF(0x12C)
  136. #define UFS_PHY_RX_HSG5_SYNC_WAIT_TIME PHY_OFF(0x220)
  137. #define UFS_PHY_PHY_START PHY_OFF(0x0)
  138. #define UFS_PHY_PCS_READY_STATUS PHY_OFF(0x1A8)
  139. #define UFS_PHY_LINECFG_DISABLE PHY_OFF(0x17C)
  140. #define UFS_PHY_RX_LINECFG_DISABLE_BIT BIT(1)
  141. #define QSERDES_RX_INTERFACE_MODE_CLOCK_EDGE_BIT BIT(6)
  142. /*
  143. * This structure represents the v4 specific phy.
  144. * common_cfg MUST remain the first field in this structure
  145. * in case extra fields are added. This way, when calling
  146. * get_ufs_qcom_phy() of generic phy, we can extract the
  147. * common phy structure (struct ufs_qcom_phy) out of it
  148. * regardless of the relevant specific phy.
  149. */
  150. struct ufs_qcom_phy_qmp_v4 {
  151. struct ufs_qcom_phy common_cfg;
  152. };
  153. static struct ufs_qcom_phy_calibration phy_cal_table_rate_A_g5[] = {
  154. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_POWER_DOWN_CONTROL, 0x1),
  155. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_SYSCLK_EN_SEL, 0xD9),
  156. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CMN_CONFIG_1, 0x16),
  157. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_HSCLK_SEL_1, 0x11),
  158. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_HSCLK_HS_SWITCH_SEL_1, 0x00),
  159. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP_EN, 0x01),
  160. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_IVCO, 0x1F),
  161. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_IVCO_MODE1, 0x1F),
  162. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CMN_IETRIM, 0x0A),
  163. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CMN_IPTRIM, 0x17),
  164. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_MAP, 0x04),
  165. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_INITVAL2, 0x00),
  166. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DEC_START_MODE0, 0x41),
  167. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CP_CTRL_MODE0, 0x06),
  168. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_RCTRL_MODE0, 0x18),
  169. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_CCTRL_MODE0, 0x14),
  170. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP1_MODE0, 0x7F),
  171. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP2_MODE0, 0x06),
  172. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DEC_START_MODE1, 0x4C),
  173. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CP_CTRL_MODE1, 0x06),
  174. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_RCTRL_MODE1, 0x18),
  175. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_CCTRL_MODE1, 0x14),
  176. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP1_MODE1, 0x99),
  177. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP2_MODE1, 0x07),
  178. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_LANE_MODE_1, 0x01),
  179. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_RES_CODE_LANE_OFFSET_TX, 0x07),
  180. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_RES_CODE_LANE_OFFSET_RX, 0x0E),
  181. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FO_GAIN_RATE2, 0x0C),
  182. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FO_GAIN_RATE4, 0x0C),
  183. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_SO_GAIN_RATE4, 0x04),
  184. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x14),
  185. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_PI_CONTROLS, 0x07),
  186. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_OFFSET_ADAPTOR_CNTRL3, 0x0E),
  187. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FASTLOCK_COUNT_HIGH_RATE4, 0x02),
  188. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FASTLOCK_FO_GAIN_RATE4, 0x1C),
  189. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FASTLOCK_SO_GAIN_RATE4, 0x06),
  190. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_VGA_CAL_MAN_VAL, 0x3E),
  191. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_EQU_ADAPTOR_CNTRL4, 0x0F),
  192. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B0, 0xCE),
  193. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B1, 0xCE),
  194. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B2, 0x18),
  195. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B3, 0x1A),
  196. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B4, 0x0F),
  197. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B6, 0x60),
  198. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE2_B3, 0x9E),
  199. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE2_B6, 0x60),
  200. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B3, 0x9E),
  201. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B4, 0x0E),
  202. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B5, 0x36),
  203. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B8, 0x02),
  204. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE4_B0, 0x1B),
  205. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE4_B1, 0x1B),
  206. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE4_B2, 0x20),
  207. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE4_B3, 0xB9),
  208. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE4_B4, 0x5D),
  209. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_SO_SATURATION, 0x1F),
  210. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_PI_CTRL1, 0x94),
  211. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_TERM_BW_CTRL0, 0xFA),
  212. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_DLL0_FTUNE_CTRL, 0x30),
  213. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_LANE_MODE_1, 0x01),
  214. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_RES_CODE_LANE_OFFSET_TX, 0x07),
  215. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_RES_CODE_LANE_OFFSET_RX, 0x0E),
  216. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FO_GAIN_RATE2, 0x0C),
  217. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FO_GAIN_RATE4, 0x0C),
  218. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_SO_GAIN_RATE4, 0x04),
  219. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_EQ_OFFSET_ADAPTOR_CNTRL1, 0x14),
  220. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_PI_CONTROLS, 0x7),
  221. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_OFFSET_ADAPTOR_CNTRL3, 0x0E),
  222. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FASTLOCK_COUNT_HIGH_RATE4, 0x2),
  223. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FASTLOCK_FO_GAIN_RATE4, 0x1C),
  224. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FASTLOCK_SO_GAIN_RATE4, 0x06),
  225. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_VGA_CAL_MAN_VAL, 0x3E),
  226. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_EQU_ADAPTOR_CNTRL4, 0x0F),
  227. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B0, 0xCE),
  228. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B1, 0xCE),
  229. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B2, 0x18),
  230. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B3, 0x1A),
  231. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B4, 0x0F),
  232. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B6, 0x60),
  233. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE2_B3, 0x9E),
  234. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE2_B6, 0x60),
  235. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B3, 0x9E),
  236. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B4, 0x0E),
  237. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B5, 0x36),
  238. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B8, 0x02),
  239. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE4_B0, 0x1B),
  240. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE4_B1, 0x1B),
  241. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE4_B2, 0x20),
  242. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE4_B3, 0xB9),
  243. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE4_B4, 0x5D),
  244. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_SO_SATURATION, 0x1F),
  245. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_PI_CTRL1, 0x94),
  246. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_TERM_BW_CTRL0, 0xFA),
  247. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_DLL0_FTUNE_CTRL, 0x30),
  248. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_MULTI_LANE_CTRL1, 0x00),
  249. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_MID_TERM_CTRL1, 0x43),
  250. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_PCS_CTRL1, 0xC0),
  251. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_PLL_CNTL, 0x33),
  252. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_HSGEAR_CAPABILITY, 0x05),
  253. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_HSGEAR_CAPABILITY, 0x05),
  254. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_LARGE_AMP_DRV_LVL, 0x0F),
  255. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_SIGDET_CTRL2, 0x68),
  256. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_HS_G5_SYNC_LENGTH_CAPABILITY, 0x4D),
  257. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_HSG5_SYNC_WAIT_TIME, 0x9E),
  258. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_POST_EMP_LVL_S4, 0x0E),
  259. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_POST_EMP_LVL_S5, 0x12),
  260. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_POST_EMP_LVL_S6, 0x15),
  261. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_POST_EMP_LVL_S7, 0x19),
  262. };
  263. static struct ufs_qcom_phy_calibration phy_cal_table_rate_A_g4[] = {
  264. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_HSGEAR_CAPABILITY, 0x04),
  265. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_HSGEAR_CAPABILITY, 0x04),
  266. };
  267. static struct ufs_qcom_phy_calibration phy_cal_table_2nd_lane[] = {
  268. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_MULTI_LANE_CTRL1, 0x02),
  269. };
  270. static struct ufs_qcom_phy_calibration phy_cal_table_rate_B[] = {
  271. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_MAP, 0x04),
  272. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_PCS_CTRL1, 0xC1),
  273. };
  274. #endif