phy-qcom-ufs-qmp-v4-kalama.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #ifndef UFS_QCOM_PHY_QMP_V4_H_
  6. #define UFS_QCOM_PHY_QMP_V4_H_
  7. #include "phy-qcom-ufs-i.h"
  8. /* QCOM UFS PHY control registers */
  9. #define COM_BASE 0x000
  10. #define COM_SIZE 0x200
  11. #define PHY_BASE 0x400
  12. #define PHY_SIZE 0x258
  13. #define PCS2_BASE 0x800
  14. #define PCS2_SIZE 0x64
  15. #define TX_BASE(n) (0x1000 + (0x800 * n))
  16. #define TX_SIZE 0x134
  17. #define RX_BASE(n) (0x1200 + (0x800 * n))
  18. #define RX_SIZE 0x3D8
  19. #define COM_OFF(x) (COM_BASE + x)
  20. #define PHY_OFF(x) (PHY_BASE + x)
  21. #define TX_OFF(n, x) (TX_BASE(n) + x)
  22. #define RX_OFF(n, x) (RX_BASE(n) + x)
  23. #define UFS_PHY_SW_RESET PHY_OFF(0x8)
  24. #define UFS_PHY_POWER_DOWN_CONTROL PHY_OFF(0x4)
  25. #define UFS_PHY_TX_LARGE_AMP_DRV_LVL PHY_OFF(0x30)
  26. #define UFS_PHY_RX_SIGDET_CTRL2 PHY_OFF(0x18C)
  27. #define QSERDES_COM_SYSCLK_EN_SEL COM_OFF(0x110)
  28. #define QSERDES_COM_CMN_CONFIG_1 COM_OFF(0x174)
  29. #define QSERDES_COM_HSCLK_SEL_1 COM_OFF(0x3C)
  30. #define QSERDES_COM_HSCLK_HS_SWITCH_SEL_1 COM_OFF(0x9C)
  31. #define QSERDES_COM_LOCK_CMP_EN COM_OFF(0x120)
  32. #define QSERDES_COM_PLL_IVCO COM_OFF(0xF4)
  33. #define QSERDES_COM_VCO_TUNE_INITVAL2 COM_OFF(0x148)
  34. #define QSERDES_COM_DEC_START_MODE0 COM_OFF(0x88)
  35. #define QSERDES_COM_CP_CTRL_MODE0 COM_OFF(0x70)
  36. #define QSERDES_COM_PLL_RCTRL_MODE0 COM_OFF(0x74)
  37. #define QSERDES_COM_PLL_CCTRL_MODE0 COM_OFF(0x78)
  38. #define QSERDES_COM_LOCK_CMP1_MODE0 COM_OFF(0x80)
  39. #define QSERDES_COM_LOCK_CMP2_MODE0 COM_OFF(0x84)
  40. #define QSERDES_COM_DEC_START_MODE1 COM_OFF(0x28)
  41. #define QSERDES_COM_CP_CTRL_MODE1 COM_OFF(0x10)
  42. #define QSERDES_COM_PLL_RCTRL_MODE1 COM_OFF(0x14)
  43. #define QSERDES_COM_PLL_CCTRL_MODE1 COM_OFF(0x18)
  44. #define QSERDES_COM_LOCK_CMP1_MODE1 COM_OFF(0x20)
  45. #define QSERDES_COM_LOCK_CMP2_MODE1 COM_OFF(0x24)
  46. #define QSERDES_COM_VCO_TUNE_MAP COM_OFF(0x140)
  47. #define QSERDES_TX0_TX_FR_DCC_CTRL TX_OFF(0, 0x108)
  48. #define QSERDES_TX0_LANE_MODE_1 TX_OFF(0, 0x7C)
  49. #define QSERDES_TX0_RES_CODE_LANE_OFFSET_TX TX_OFF(0, 0x30)
  50. #define QSERDES_RX0_RX_MODE_RATE_0_1_B0 RX_OFF(0, 0x208)
  51. #define QSERDES_RX0_RX_MODE_RATE_0_1_B1 RX_OFF(0, 0x20C)
  52. #define QSERDES_RX0_RX_MODE_RATE_0_1_B3 RX_OFF(0, 0x214)
  53. #define QSERDES_RX0_RX_MODE_RATE_0_1_B6 RX_OFF(0, 0x220)
  54. #define QSERDES_RX0_RX_MODE_RATE2_B3 RX_OFF(0, 0x238)
  55. #define QSERDES_RX0_RX_MODE_RATE2_B6 RX_OFF(0, 0x244)
  56. #define QSERDES_RX0_RX_MODE_RATE3_B3 RX_OFF(0, 0x25C)
  57. #define QSERDES_RX0_RX_MODE_RATE3_B4 RX_OFF(0, 0x260)
  58. #define QSERDES_RX0_RX_MODE_RATE3_B5 RX_OFF(0, 0x264)
  59. #define QSERDES_RX0_RX_MODE_RATE3_B8 RX_OFF(0, 0x270)
  60. #define QSERDES_RX0_RX_MODE_RATE4_B3 RX_OFF(0, 0x280)
  61. #define QSERDES_RX0_RX_MODE_RATE4_B6 RX_OFF(0, 0x28C)
  62. #define QSERDES_RX0_RX_INTERFACE_MODE RX_OFF(0, 0x1E0)
  63. #define QSERDES_RX0_UCDR_FO_GAIN_RATE2 RX_OFF(0, 0xD4)
  64. #define QSERDES_RX0_UCDR_FO_GAIN_RATE4 RX_OFF(0, 0xDC)
  65. #define QSERDES_RX0_VGA_CAL_MAN_VAL RX_OFF(0, 0x178)
  66. #define QSERDES_RX1_RX_MODE_RATE_0_1_B0 RX_OFF(1, 0x208)
  67. #define QSERDES_RX1_RX_MODE_RATE_0_1_B1 RX_OFF(1, 0x20C)
  68. #define QSERDES_RX1_RX_MODE_RATE_0_1_B3 RX_OFF(1, 0x214)
  69. #define QSERDES_RX1_RX_MODE_RATE_0_1_B6 RX_OFF(1, 0x220)
  70. #define QSERDES_RX1_RX_MODE_RATE2_B3 RX_OFF(1, 0x238)
  71. #define QSERDES_RX1_RX_MODE_RATE2_B6 RX_OFF(1, 0x244)
  72. #define QSERDES_RX1_RX_MODE_RATE3_B3 RX_OFF(1, 0x25C)
  73. #define QSERDES_RX1_RX_MODE_RATE3_B4 RX_OFF(1, 0x260)
  74. #define QSERDES_RX1_RX_MODE_RATE3_B5 RX_OFF(1, 0x264)
  75. #define QSERDES_RX1_RX_MODE_RATE3_B8 RX_OFF(1, 0x270)
  76. #define QSERDES_RX1_RX_MODE_RATE4_B3 RX_OFF(1, 0x280)
  77. #define QSERDES_RX1_RX_MODE_RATE4_B6 RX_OFF(1, 0x28C)
  78. #define QSERDES_RX1_RX_INTERFACE_MODE RX_OFF(1, 0x1E0)
  79. #define QSERDES_RX1_UCDR_FO_GAIN_RATE2 RX_OFF(1, 0xD4)
  80. #define QSERDES_RX1_UCDR_FO_GAIN_RATE4 RX_OFF(1, 0xDC)
  81. #define QSERDES_RX1_VGA_CAL_MAN_VAL RX_OFF(1, 0x178)
  82. #define QSERDES_TX1_LANE_MODE_1 TX_OFF(1, 0x7C)
  83. #define QSERDES_TX1_TX_FR_DCC_CTRL TX_OFF(1, 0x108)
  84. #define QSERDES_TX1_RES_CODE_LANE_OFFSET_TX TX_OFF(1, 0x30)
  85. #define UFS_PHY_MULTI_LANE_CTRL1 PHY_OFF(0x1FC)
  86. #define UFS_PHY_TX_MID_TERM_CTRL1 PHY_OFF(0x1F4)
  87. #define UFS_PHY_PLL_CNTL PHY_OFF(0x2C)
  88. #define UFS_PHY_TX_HSGEAR_CAPABILITY PHY_OFF(0x74)
  89. #define UFS_PHY_RX_HSGEAR_CAPABILITY PHY_OFF(0xBC)
  90. #define UFS_PHY_PHY_START PHY_OFF(0x0)
  91. #define UFS_PHY_PCS_READY_STATUS PHY_OFF(0x1A8)
  92. #define UFS_PHY_LINECFG_DISABLE PHY_OFF(0x17C)
  93. #define UFS_PHY_RX_LINECFG_DISABLE_BIT BIT(1)
  94. #define QSERDES_RX_INTERFACE_MODE_CLOCK_EDGE_BIT BIT(6)
  95. /*
  96. * This structure represents the v4 specific phy.
  97. * common_cfg MUST remain the first field in this structure
  98. * in case extra fields are added. This way, when calling
  99. * get_ufs_qcom_phy() of generic phy, we can extract the
  100. * common phy structure (struct ufs_qcom_phy) out of it
  101. * regardless of the relevant specific phy.
  102. */
  103. struct ufs_qcom_phy_qmp_v4 {
  104. struct ufs_qcom_phy common_cfg;
  105. };
  106. static struct ufs_qcom_phy_calibration phy_cal_table_rate_A_g5[] = {
  107. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_POWER_DOWN_CONTROL, 0x1),
  108. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_SYSCLK_EN_SEL, 0xD9),
  109. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CMN_CONFIG_1, 0x16),
  110. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_HSCLK_SEL_1, 0x11),
  111. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_HSCLK_HS_SWITCH_SEL_1, 0x00),
  112. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP_EN, 0x01),
  113. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_IVCO, 0x0F),
  114. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_INITVAL2, 0x00),
  115. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DEC_START_MODE0, 0x41),
  116. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CP_CTRL_MODE0, 0x0A),
  117. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_RCTRL_MODE0, 0x18),
  118. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_CCTRL_MODE0, 0x14),
  119. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP1_MODE0, 0x7F),
  120. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP2_MODE0, 0x06),
  121. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_LANE_MODE_1, 0x05),
  122. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_RES_CODE_LANE_OFFSET_TX, 0x07),
  123. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FO_GAIN_RATE2, 0x0C),
  124. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FO_GAIN_RATE4, 0x0F),
  125. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_VGA_CAL_MAN_VAL, 0x0E),
  126. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B0, 0xC2),
  127. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B1, 0xC2),
  128. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B3, 0x1A),
  129. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B6, 0x60),
  130. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE2_B3, 0x9E),
  131. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE2_B6, 0x60),
  132. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B3, 0x9E),
  133. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B4, 0x0E),
  134. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B5, 0x36),
  135. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B8, 0x02),
  136. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE4_B3, 0xB9),
  137. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE4_B6, 0xFF),
  138. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_LANE_MODE_1, 0x05),
  139. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_RES_CODE_LANE_OFFSET_TX, 0x07),
  140. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FO_GAIN_RATE2, 0x0C),
  141. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FO_GAIN_RATE4, 0x0F),
  142. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_VGA_CAL_MAN_VAL, 0x0E),
  143. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B0, 0xC2),
  144. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B1, 0xC2),
  145. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B3, 0x1A),
  146. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B6, 0x60),
  147. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE2_B3, 0x9E),
  148. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE2_B6, 0x60),
  149. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B3, 0x9E),
  150. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B4, 0x0E),
  151. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B5, 0x36),
  152. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B8, 0x02),
  153. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE4_B3, 0xB9),
  154. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE4_B6, 0xFF),
  155. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_MULTI_LANE_CTRL1, 0x00),
  156. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_MID_TERM_CTRL1, 0x43),
  157. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_PLL_CNTL, 0x33),
  158. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_LARGE_AMP_DRV_LVL, 0x0F),
  159. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_SIGDET_CTRL2, 0x69),
  160. };
  161. static struct ufs_qcom_phy_calibration phy_cal_table_rate_A_g4[] = {
  162. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_POWER_DOWN_CONTROL, 0x1),
  163. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_SYSCLK_EN_SEL, 0xD9),
  164. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CMN_CONFIG_1, 0x16),
  165. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_HSCLK_SEL_1, 0x11),
  166. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_HSCLK_HS_SWITCH_SEL_1, 0x00),
  167. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP_EN, 0x01),
  168. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_MAP, 0x04),
  169. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_IVCO, 0x0F),
  170. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_INITVAL2, 0x00),
  171. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DEC_START_MODE0, 0x41),
  172. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CP_CTRL_MODE0, 0x0A),
  173. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_RCTRL_MODE0, 0x18),
  174. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_CCTRL_MODE0, 0x14),
  175. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP1_MODE0, 0x7F),
  176. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP2_MODE0, 0x06),
  177. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DEC_START_MODE1, 0x4C),
  178. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CP_CTRL_MODE1, 0x0A),
  179. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_RCTRL_MODE1, 0x18),
  180. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_CCTRL_MODE1, 0x14),
  181. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP1_MODE1, 0x99),
  182. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP2_MODE1, 0x07),
  183. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_LANE_MODE_1, 0x05),
  184. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_TX_FR_DCC_CTRL, 0x4C),
  185. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX0_RES_CODE_LANE_OFFSET_TX, 0x07),
  186. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_UCDR_FO_GAIN_RATE2, 0x0C),
  187. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_VGA_CAL_MAN_VAL, 0x0E),
  188. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B0, 0xC2),
  189. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B1, 0xC2),
  190. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B3, 0x1A),
  191. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE_0_1_B6, 0x60),
  192. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE2_B3, 0x9E),
  193. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE2_B6, 0x60),
  194. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B3, 0x9E),
  195. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B4, 0x0E),
  196. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B5, 0x36),
  197. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX0_RX_MODE_RATE3_B8, 0x02),
  198. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_LANE_MODE_1, 0x05),
  199. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_TX_FR_DCC_CTRL, 0x4C),
  200. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX1_RES_CODE_LANE_OFFSET_TX, 0x07),
  201. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_UCDR_FO_GAIN_RATE2, 0x0C),
  202. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_VGA_CAL_MAN_VAL, 0x0E),
  203. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B0, 0xC2),
  204. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B1, 0xC2),
  205. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B3, 0x1A),
  206. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE_0_1_B6, 0x60),
  207. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE2_B3, 0x9E),
  208. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE2_B6, 0x60),
  209. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B3, 0x9E),
  210. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B4, 0x0E),
  211. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B5, 0x36),
  212. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX1_RX_MODE_RATE3_B8, 0x02),
  213. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_MULTI_LANE_CTRL1, 0x00),
  214. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_MID_TERM_CTRL1, 0x43),
  215. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_PLL_CNTL, 0x2B),
  216. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_LARGE_AMP_DRV_LVL, 0x0F),
  217. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_SIGDET_CTRL2, 0x69),
  218. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_HSGEAR_CAPABILITY, 0x04),
  219. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_HSGEAR_CAPABILITY, 0x04),
  220. };
  221. static struct ufs_qcom_phy_calibration phy_cal_table_2nd_lane[] = {
  222. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_MULTI_LANE_CTRL1, 0x02),
  223. };
  224. static struct ufs_qcom_phy_calibration phy_cal_table_rate_B[] = {
  225. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_MAP, 0x44),
  226. };
  227. #endif