phy-qcom-ufs-qmp-v4-kalama.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, Linux Foundation. All rights reserved.
  4. */
  5. #include "phy-qcom-ufs-qmp-v4-kalama.h"
  6. #define UFS_PHY_NAME "ufs_phy_qmp_v4_kalama"
  7. static inline void ufs_qcom_phy_qmp_v4_start_serdes(struct ufs_qcom_phy *phy);
  8. static int ufs_qcom_phy_qmp_v4_is_pcs_ready(struct ufs_qcom_phy *phy_common);
  9. static int ufs_qcom_phy_qmp_v4_phy_calibrate(struct phy *generic_phy)
  10. {
  11. struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
  12. struct device *dev = ufs_qcom_phy->dev;
  13. bool is_rate_B;
  14. int submode;
  15. int err;
  16. err = reset_control_assert(ufs_qcom_phy->ufs_reset);
  17. if (err) {
  18. dev_err(dev, "Failed to assert UFS PHY reset %d\n", err);
  19. goto out;
  20. }
  21. /* For UFS PHY's submode, 2 = G5, 1 = G4, 0 = non-G4/G5 */
  22. submode = ufs_qcom_phy->submode;
  23. is_rate_B = (ufs_qcom_phy->mode == PHY_MODE_UFS_HS_B) ? true : false;
  24. writel_relaxed(0x01, ufs_qcom_phy->mmio + UFS_PHY_SW_RESET);
  25. /* Ensure PHY is in reset before writing PHY calibration data */
  26. wmb();
  27. /*
  28. * Writing PHY calibration in this order:
  29. * 1. Write Rate-A calibration first (1-lane mode).
  30. * 2. Write 2nd lane configuration if needed.
  31. * 3. Write Rate-B calibration overrides
  32. */
  33. if (submode == UFS_QCOM_PHY_SUBMODE_G5) {
  34. ufs_qcom_phy_write_tbl(ufs_qcom_phy, phy_cal_table_rate_A_g5,
  35. ARRAY_SIZE(phy_cal_table_rate_A_g5));
  36. if (ufs_qcom_phy->lanes_per_direction == 2)
  37. ufs_qcom_phy_write_tbl(ufs_qcom_phy,
  38. phy_cal_table_2nd_lane,
  39. ARRAY_SIZE(phy_cal_table_2nd_lane));
  40. } else if (submode == UFS_QCOM_PHY_SUBMODE_G4) {
  41. ufs_qcom_phy_write_tbl(ufs_qcom_phy, phy_cal_table_rate_A_g4,
  42. ARRAY_SIZE(phy_cal_table_rate_A_g4));
  43. if (ufs_qcom_phy->lanes_per_direction == 2)
  44. ufs_qcom_phy_write_tbl(ufs_qcom_phy,
  45. phy_cal_table_2nd_lane,
  46. ARRAY_SIZE(phy_cal_table_2nd_lane));
  47. } else {
  48. dev_err(dev, "%s: unsupported submode.\n", __func__);
  49. return -EOPNOTSUPP;
  50. }
  51. if (is_rate_B && submode == UFS_QCOM_PHY_SUBMODE_G4)
  52. ufs_qcom_phy_write_tbl(ufs_qcom_phy, phy_cal_table_rate_B,
  53. ARRAY_SIZE(phy_cal_table_rate_B));
  54. writel_relaxed(0x00, ufs_qcom_phy->mmio + UFS_PHY_SW_RESET);
  55. /* flush buffered writes */
  56. wmb();
  57. err = reset_control_deassert(ufs_qcom_phy->ufs_reset);
  58. if (err) {
  59. dev_err(dev, "Failed to deassert UFS PHY reset %d\n", err);
  60. goto out;
  61. }
  62. ufs_qcom_phy_qmp_v4_start_serdes(ufs_qcom_phy);
  63. err = ufs_qcom_phy_qmp_v4_is_pcs_ready(ufs_qcom_phy);
  64. out:
  65. return err;
  66. }
  67. static int ufs_qcom_phy_qmp_v4_init(struct phy *generic_phy)
  68. {
  69. struct ufs_qcom_phy_qmp_v4 *phy = phy_get_drvdata(generic_phy);
  70. struct ufs_qcom_phy *phy_common = &phy->common_cfg;
  71. int err;
  72. err = ufs_qcom_phy_init_clks(phy_common);
  73. if (err) {
  74. dev_err(phy_common->dev, "%s: ufs_qcom_phy_init_clks() failed %d\n",
  75. __func__, err);
  76. goto out;
  77. }
  78. err = ufs_qcom_phy_init_vregulators(phy_common);
  79. if (err) {
  80. dev_err(phy_common->dev, "%s: ufs_qcom_phy_init_vregulators() failed %d\n",
  81. __func__, err);
  82. goto out;
  83. }
  84. /* Optional */
  85. ufs_qcom_phy_get_reset(phy_common);
  86. out:
  87. return err;
  88. }
  89. static int ufs_qcom_phy_qmp_v4_exit(struct phy *generic_phy)
  90. {
  91. return 0;
  92. }
  93. static
  94. int ufs_qcom_phy_qmp_v4_set_mode(struct phy *generic_phy,
  95. enum phy_mode mode, int submode)
  96. {
  97. struct ufs_qcom_phy *phy_common = get_ufs_qcom_phy(generic_phy);
  98. phy_common->mode = PHY_MODE_INVALID;
  99. if (mode > 0)
  100. phy_common->mode = mode;
  101. phy_common->submode = submode;
  102. return 0;
  103. }
  104. static inline
  105. void ufs_qcom_phy_qmp_v4_tx_pull_down_ctrl(struct ufs_qcom_phy *phy,
  106. bool enable)
  107. {
  108. u32 temp;
  109. temp = readl_relaxed(phy->mmio + QSERDES_RX0_RX_INTERFACE_MODE);
  110. if (enable)
  111. temp |= QSERDES_RX_INTERFACE_MODE_CLOCK_EDGE_BIT;
  112. else
  113. temp &= ~QSERDES_RX_INTERFACE_MODE_CLOCK_EDGE_BIT;
  114. writel_relaxed(temp, phy->mmio + QSERDES_RX0_RX_INTERFACE_MODE);
  115. if (phy->lanes_per_direction == 1)
  116. goto out;
  117. temp = readl_relaxed(phy->mmio + QSERDES_RX1_RX_INTERFACE_MODE);
  118. if (enable)
  119. temp |= QSERDES_RX_INTERFACE_MODE_CLOCK_EDGE_BIT;
  120. else
  121. temp &= ~QSERDES_RX_INTERFACE_MODE_CLOCK_EDGE_BIT;
  122. writel_relaxed(temp, phy->mmio + QSERDES_RX1_RX_INTERFACE_MODE);
  123. out:
  124. /* ensure register value is committed */
  125. mb();
  126. }
  127. static
  128. void ufs_qcom_phy_qmp_v4_power_control(struct ufs_qcom_phy *phy,
  129. bool power_ctrl)
  130. {
  131. if (!power_ctrl) {
  132. /* apply analog power collapse */
  133. writel_relaxed(0x0, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
  134. /*
  135. * Make sure that PHY knows its analog rail is going to be
  136. * powered OFF.
  137. */
  138. mb();
  139. ufs_qcom_phy_qmp_v4_tx_pull_down_ctrl(phy, true);
  140. } else {
  141. ufs_qcom_phy_qmp_v4_tx_pull_down_ctrl(phy, false);
  142. /* bring PHY out of analog power collapse */
  143. writel_relaxed(0x1, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
  144. /*
  145. * Before any transactions involving PHY, ensure PHY knows
  146. * that it's analog rail is powered ON.
  147. */
  148. mb();
  149. }
  150. }
  151. static inline
  152. void ufs_qcom_phy_qmp_v4_set_tx_lane_enable(struct ufs_qcom_phy *phy, u32 val)
  153. {
  154. /*
  155. * v4 PHY does not have TX_LANE_ENABLE register.
  156. * Implement this function so as not to propagate error to caller.
  157. */
  158. }
  159. static
  160. void ufs_qcom_phy_qmp_v4_ctrl_rx_linecfg(struct ufs_qcom_phy *phy, bool ctrl)
  161. {
  162. u32 temp;
  163. temp = readl_relaxed(phy->mmio + UFS_PHY_LINECFG_DISABLE);
  164. if (ctrl) /* enable RX LineCfg */
  165. temp &= ~UFS_PHY_RX_LINECFG_DISABLE_BIT;
  166. else /* disable RX LineCfg */
  167. temp |= UFS_PHY_RX_LINECFG_DISABLE_BIT;
  168. writel_relaxed(temp, phy->mmio + UFS_PHY_LINECFG_DISABLE);
  169. /* make sure that RX LineCfg config applied before we return */
  170. mb();
  171. }
  172. static inline void ufs_qcom_phy_qmp_v4_start_serdes(struct ufs_qcom_phy *phy)
  173. {
  174. u32 tmp;
  175. tmp = readl_relaxed(phy->mmio + UFS_PHY_PHY_START);
  176. tmp &= ~MASK_SERDES_START;
  177. tmp |= (1 << OFFSET_SERDES_START);
  178. writel_relaxed(tmp, phy->mmio + UFS_PHY_PHY_START);
  179. /* Ensure register value is committed */
  180. mb();
  181. }
  182. static int ufs_qcom_phy_qmp_v4_is_pcs_ready(struct ufs_qcom_phy *phy_common)
  183. {
  184. int err = 0;
  185. u32 val;
  186. err = readl_poll_timeout(phy_common->mmio + UFS_PHY_PCS_READY_STATUS,
  187. val, (val & MASK_PCS_READY), 10, 1000000);
  188. if (err) {
  189. dev_err(phy_common->dev, "%s: poll for pcs failed err = %d\n",
  190. __func__, err);
  191. goto out;
  192. }
  193. out:
  194. return err;
  195. }
  196. static void ufs_qcom_phy_qmp_v4_dbg_register_dump(struct ufs_qcom_phy *phy)
  197. {
  198. ufs_qcom_phy_dump_regs(phy, COM_BASE, COM_SIZE,
  199. "PHY QSERDES COM Registers ");
  200. ufs_qcom_phy_dump_regs(phy, PCS2_BASE, PCS2_SIZE,
  201. "PHY PCS2 Registers ");
  202. ufs_qcom_phy_dump_regs(phy, PHY_BASE, PHY_SIZE,
  203. "PHY Registers ");
  204. ufs_qcom_phy_dump_regs(phy, RX_BASE(0), RX_SIZE,
  205. "PHY RX0 Registers ");
  206. ufs_qcom_phy_dump_regs(phy, TX_BASE(0), TX_SIZE,
  207. "PHY TX0 Registers ");
  208. ufs_qcom_phy_dump_regs(phy, RX_BASE(1), RX_SIZE,
  209. "PHY RX1 Registers ");
  210. ufs_qcom_phy_dump_regs(phy, TX_BASE(1), TX_SIZE,
  211. "PHY TX1 Registers ");
  212. }
  213. static const struct phy_ops ufs_qcom_phy_qmp_v4_phy_ops = {
  214. .init = ufs_qcom_phy_qmp_v4_init,
  215. .exit = ufs_qcom_phy_qmp_v4_exit,
  216. .power_on = ufs_qcom_phy_power_on,
  217. .power_off = ufs_qcom_phy_power_off,
  218. .set_mode = ufs_qcom_phy_qmp_v4_set_mode,
  219. .calibrate = ufs_qcom_phy_qmp_v4_phy_calibrate,
  220. .owner = THIS_MODULE,
  221. };
  222. static struct ufs_qcom_phy_specific_ops phy_v4_ops = {
  223. .start_serdes = ufs_qcom_phy_qmp_v4_start_serdes,
  224. .is_physical_coding_sublayer_ready = ufs_qcom_phy_qmp_v4_is_pcs_ready,
  225. .set_tx_lane_enable = ufs_qcom_phy_qmp_v4_set_tx_lane_enable,
  226. .ctrl_rx_linecfg = ufs_qcom_phy_qmp_v4_ctrl_rx_linecfg,
  227. .power_control = ufs_qcom_phy_qmp_v4_power_control,
  228. .dbg_register_dump = ufs_qcom_phy_qmp_v4_dbg_register_dump,
  229. };
  230. static int ufs_qcom_phy_qmp_v4_probe(struct platform_device *pdev)
  231. {
  232. struct device *dev = &pdev->dev;
  233. struct phy *generic_phy;
  234. struct ufs_qcom_phy_qmp_v4 *phy;
  235. int err = 0;
  236. phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
  237. if (!phy) {
  238. err = -ENOMEM;
  239. goto out;
  240. }
  241. generic_phy = ufs_qcom_phy_generic_probe(pdev, &phy->common_cfg,
  242. &ufs_qcom_phy_qmp_v4_phy_ops, &phy_v4_ops);
  243. if (!generic_phy) {
  244. dev_err(dev, "%s: ufs_qcom_phy_generic_probe() failed\n",
  245. __func__);
  246. err = -EIO;
  247. goto out;
  248. }
  249. phy_set_drvdata(generic_phy, phy);
  250. strscpy(phy->common_cfg.name, UFS_PHY_NAME,
  251. sizeof(phy->common_cfg.name));
  252. out:
  253. return err;
  254. }
  255. static const struct of_device_id ufs_qcom_phy_qmp_v4_of_match[] = {
  256. {.compatible = "qcom,ufs-phy-qmp-v4-kalama"},
  257. {},
  258. };
  259. MODULE_DEVICE_TABLE(of, ufs_qcom_phy_qmp_v4_of_match);
  260. static struct platform_driver ufs_qcom_phy_qmp_v4_driver = {
  261. .probe = ufs_qcom_phy_qmp_v4_probe,
  262. .driver = {
  263. .of_match_table = ufs_qcom_phy_qmp_v4_of_match,
  264. .name = "ufs_qcom_phy_qmp_v4_kalama",
  265. },
  266. };
  267. module_platform_driver(ufs_qcom_phy_qmp_v4_driver);
  268. MODULE_DESCRIPTION("Universal Flash Storage (UFS) QCOM PHY QMP v4 KALAMA");
  269. MODULE_LICENSE("GPL");