phy-qcom-ufs-qmp-v3-660.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2013-2016,2019-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef UFS_QCOM_PHY_QMP_V3_660_H_
  7. #define UFS_QCOM_PHY_QMP_V3_660_H_
  8. #include "phy-qcom-ufs-i.h"
  9. /* QCOM UFS PHY control registers */
  10. #define COM_BASE 0x000
  11. #define COM_OFF(x) (COM_BASE + x)
  12. #define COM_SIZE 0x1C0
  13. #define TX_BASE 0x400
  14. #define TX_OFF(x) (TX_BASE + x)
  15. #define TX_SIZE 0x128
  16. #define RX_BASE 0x600
  17. #define RX_OFF(x) (RX_BASE + x)
  18. #define RX_SIZE 0x1FC
  19. #define PHY_BASE 0xC00
  20. #define PHY_OFF(x) (PHY_BASE + x)
  21. #define PHY_SIZE 0x1B4
  22. /* UFS PHY QSERDES COM registers */
  23. #define QSERDES_COM_ATB_SEL1 COM_OFF(0x00)
  24. #define QSERDES_COM_ATB_SEL2 COM_OFF(0x04)
  25. #define QSERDES_COM_FREQ_UPDATE COM_OFF(0x08)
  26. #define QSERDES_COM_BG_TIMER COM_OFF(0x0C)
  27. #define QSERDES_COM_SSC_EN_CENTER COM_OFF(0x10)
  28. #define QSERDES_COM_SSC_ADJ_PER1 COM_OFF(0x14)
  29. #define QSERDES_COM_SSC_ADJ_PER2 COM_OFF(0x18)
  30. #define QSERDES_COM_SSC_PER1 COM_OFF(0x1C)
  31. #define QSERDES_COM_SSC_PER2 COM_OFF(0x20)
  32. #define QSERDES_COM_SSC_STEP_SIZE1 COM_OFF(0x24)
  33. #define QSERDES_COM_SSC_STEP_SIZE2 COM_OFF(0x28)
  34. #define QSERDES_COM_POST_DIV COM_OFF(0x2C)
  35. #define QSERDES_COM_POST_DIV_MUX COM_OFF(0x30)
  36. #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN COM_OFF(0x34)
  37. #define QSERDES_COM_CLK_ENABLE1 COM_OFF(0x38)
  38. #define QSERDES_COM_SYS_CLK_CTRL COM_OFF(0x3C)
  39. #define QSERDES_COM_SYSCLK_BUF_ENABLE COM_OFF(0x40)
  40. #define QSERDES_COM_PLL_EN COM_OFF(0x44)
  41. #define QSERDES_COM_PLL_IVCO COM_OFF(0x48)
  42. #define QSERDES_COM_LOCK_CMP1_MODE0 COM_OFF(0X4C)
  43. #define QSERDES_COM_LOCK_CMP2_MODE0 COM_OFF(0X50)
  44. #define QSERDES_COM_LOCK_CMP3_MODE0 COM_OFF(0X54)
  45. #define QSERDES_COM_LOCK_CMP1_MODE1 COM_OFF(0X58)
  46. #define QSERDES_COM_LOCK_CMP2_MODE1 COM_OFF(0X5C)
  47. #define QSERDES_COM_LOCK_CMP3_MODE1 COM_OFF(0X60)
  48. #define QSERDES_COM_CMD_RSVD0 COM_OFF(0x64)
  49. #define QSERDES_COM_EP_CLOCK_DETECT_CTRL COM_OFF(0x68)
  50. #define QSERDES_COM_SYSCLK_DET_COMP_STATUS COM_OFF(0x6C)
  51. #define QSERDES_COM_BG_TRIM COM_OFF(0x70)
  52. #define QSERDES_COM_CLK_EP_DIV COM_OFF(0x74)
  53. #define QSERDES_COM_CP_CTRL_MODE0 COM_OFF(0x78)
  54. #define QSERDES_COM_CP_CTRL_MODE1 COM_OFF(0x7C)
  55. #define QSERDES_COM_CMN_RSVD1 COM_OFF(0x80)
  56. #define QSERDES_COM_PLL_RCTRL_MODE0 COM_OFF(0x84)
  57. #define QSERDES_COM_PLL_RCTRL_MODE1 COM_OFF(0x88)
  58. #define QSERDES_COM_CMN_RSVD2 COM_OFF(0x8C)
  59. #define QSERDES_COM_PLL_CCTRL_MODE0 COM_OFF(0x90)
  60. #define QSERDES_COM_PLL_CCTRL_MODE1 COM_OFF(0x94)
  61. #define QSERDES_COM_CMN_RSVD3 COM_OFF(0x98)
  62. #define QSERDES_COM_PLL_CNTRL COM_OFF(0x9C)
  63. #define QSERDES_COM_PHASE_SEL_CTRL COM_OFF(0xA0)
  64. #define QSERDES_COM_PHASE_SEL_DC COM_OFF(0xA4)
  65. #define QSERDES_COM_BIAS_EN_CTRL_BY_PSM COM_OFF(0xA8)
  66. #define QSERDES_COM_SYSCLK_EN_SEL COM_OFF(0xAC)
  67. #define QSERDES_COM_CML_SYSCLK_SEL COM_OFF(0xB0)
  68. #define QSERDES_COM_RESETSM_CNTRL COM_OFF(0xB4)
  69. #define QSERDES_COM_RESETSM_CNTRL2 COM_OFF(0xB8)
  70. #define QSERDES_COM_RESTRIM_CTRL COM_OFF(0xBC)
  71. #define QSERDES_COM_RESTRIM_CTRL2 COM_OFF(0xC0)
  72. #define QSERDES_COM_LOCK_CMP_EN COM_OFF(0xC8)
  73. #define QSERDES_COM_LOCK_CMP_CFG COM_OFF(0xCC)
  74. #define QSERDES_COM_DEC_START_MODE0 COM_OFF(0xD0)
  75. #define QSERDES_COM_DEC_START_MODE1 COM_OFF(0xD4)
  76. #define QSERDES_COM_VCOCAL_DEADMAN_CTRL COM_OFF(0xD8)
  77. #define QSERDES_COM_DIV_FRAC_START1_MODE0 COM_OFF(0xDC)
  78. #define QSERDES_COM_DIV_FRAC_START2_MODE0 COM_OFF(0xE0)
  79. #define QSERDES_COM_DIV_FRAC_START3_MODE0 COM_OFF(0xE4)
  80. #define QSERDES_COM_DIV_FRAC_START1_MODE1 COM_OFF(0xE8)
  81. #define QSERDES_COM_DIV_FRAC_START2_MODE1 COM_OFF(0xEC)
  82. #define QSERDES_COM_DIV_FRAC_START3_MODE1 COM_OFF(0xF0)
  83. #define QSERDES_COM_VCO_TUNE_MINVAL1 COM_OFF(0xF4)
  84. #define QSERDES_COM_VCO_TUNE_MINVAL2 COM_OFF(0xF8)
  85. #define QSERDES_COM_CMN_RSVD4 COM_OFF(0xFC)
  86. #define QSERDES_COM_INTEGLOOP_INITVAL COM_OFF(0x100)
  87. #define QSERDES_COM_INTEGLOOP_EN COM_OFF(0x104)
  88. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE0 COM_OFF(0x108)
  89. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE0 COM_OFF(0x10C)
  90. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE1 COM_OFF(0x110)
  91. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE1 COM_OFF(0x114)
  92. #define QSERDES_COM_VCO_TUNE_MAXVAL1 COM_OFF(0x118)
  93. #define QSERDES_COM_VCO_TUNE_MAXVAL2 COM_OFF(0x11C)
  94. #define QSERDES_COM_RES_TRIM_CONTROL2 COM_OFF(0x120)
  95. #define QSERDES_COM_VCO_TUNE_CTRL COM_OFF(0x124)
  96. #define QSERDES_COM_VCO_TUNE_MAP COM_OFF(0x128)
  97. #define QSERDES_COM_VCO_TUNE1_MODE0 COM_OFF(0x12C)
  98. #define QSERDES_COM_VCO_TUNE2_MODE0 COM_OFF(0x130)
  99. #define QSERDES_COM_VCO_TUNE1_MODE1 COM_OFF(0x134)
  100. #define QSERDES_COM_VCO_TUNE2_MODE1 COM_OFF(0x138)
  101. #define QSERDES_COM_VCO_TUNE_INITVAL1 COM_OFF(0x13C)
  102. #define QSERDES_COM_VCO_TUNE_INITVAL2 COM_OFF(0x140)
  103. #define QSERDES_COM_VCO_TUNE_TIMER1 COM_OFF(0x144)
  104. #define QSERDES_COM_VCO_TUNE_TIMER2 COM_OFF(0x148)
  105. #define QSERDES_COM_SAR COM_OFF(0x14C)
  106. #define QSERDES_COM_SAR_CLK COM_OFF(0x150)
  107. #define QSERDES_COM_SAR_CODE_OUT_STATUS COM_OFF(0x154)
  108. #define QSERDES_COM_SAR_CODE_READY_STATUS COM_OFF(0x158)
  109. #define QSERDES_COM_CMN_STATUS COM_OFF(0x15C)
  110. #define QSERDES_COM_RESET_SM_STATUS COM_OFF(0x160)
  111. #define QSERDES_COM_RESTRIM_CODE_STATUS COM_OFF(0x164)
  112. #define QSERDES_COM_PLLCAL_CODE1_STATUS COM_OFF(0x168)
  113. #define QSERDES_COM_PLLCAL_CODE2_STATUS COM_OFF(0x16C)
  114. #define QSERDES_COM_BG_CTRL COM_OFF(0x170)
  115. #define QSERDES_COM_CLK_SELECT COM_OFF(0x174)
  116. #define QSERDES_COM_HSCLK_SEL COM_OFF(0x178)
  117. #define QSERDES_COM_INTEGLOOP_BINCODE_STATUS COM_OFF(0x17C)
  118. #define QSERDES_COM_PLL_ANALOG COM_OFF(0x180)
  119. #define QSERDES_COM_CORECLK_DIV COM_OFF(0x184)
  120. #define QSERDES_COM_SW_RESET COM_OFF(0x188)
  121. #define QSERDES_COM_CORE_CLK_EN COM_OFF(0x18C)
  122. #define QSERDES_COM_C_READY_STATUS COM_OFF(0x190)
  123. #define QSERDES_COM_CMN_CONFIG COM_OFF(0x194)
  124. #define QSERDES_COM_CMN_RATE_OVERRIDE COM_OFF(0x198)
  125. #define QSERDES_COM_SVS_MODE_CLK_SEL COM_OFF(0x19C)
  126. #define QSERDES_COM_DEBUG_BUS0 COM_OFF(0x1A0)
  127. #define QSERDES_COM_DEBUG_BUS1 COM_OFF(0x1A4)
  128. #define QSERDES_COM_DEBUG_BUS2 COM_OFF(0x1A8)
  129. #define QSERDES_COM_DEBUG_BUS3 COM_OFF(0x1AC)
  130. #define QSERDES_COM_DEBUG_BUS_SEL COM_OFF(0x1B0)
  131. #define QSERDES_COM_CMN_MISC1 COM_OFF(0x1B4)
  132. #define QSERDES_COM_CORECLK_DIV_MODE1 COM_OFF(0x1BC)
  133. #define QSERDES_COM_CMN_RSVD5 COM_OFF(0x1C0)
  134. /* UFS PHY registers */
  135. #define UFS_PHY_PHY_START PHY_OFF(0x00)
  136. #define UFS_PHY_POWER_DOWN_CONTROL PHY_OFF(0x04)
  137. #define UFS_PHY_TX_LARGE_AMP_DRV_LVL PHY_OFF(0x34)
  138. #define UFS_PHY_TX_SMALL_AMP_DRV_LVL PHY_OFF(0x3C)
  139. #define UFS_PHY_RX_MIN_STALL_NOCONFIG_TIME_CAP PHY_OFF(0xCC)
  140. #define UFS_PHY_LINECFG_DISABLE PHY_OFF(0x138)
  141. #define UFS_PHY_RX_SYM_RESYNC_CTRL PHY_OFF(0x13C)
  142. #define UFS_PHY_RX_MIN_HIBERN8_TIME PHY_OFF(0x140)
  143. #define UFS_PHY_RX_SIGDET_CTRL2 PHY_OFF(0x148)
  144. #define UFS_PHY_RX_PWM_GEAR_BAND PHY_OFF(0x154)
  145. #define UFS_PHY_PCS_READY_STATUS PHY_OFF(0x168)
  146. /* UFS PHY TX registers */
  147. #define QSERDES_TX_HIGHZ_TRANSCEIVER_BIAS_DRVR_EN TX_OFF(0x68)
  148. #define QSERDES_TX_LANE_MODE TX_OFF(0x94)
  149. /* UFS PHY RX registers */
  150. #define QSERDES_RX_UCDR_SVS_SO_GAIN_HALF RX_OFF(0x30)
  151. #define QSERDES_RX_UCDR_SVS_SO_GAIN_QUARTER RX_OFF(0x34)
  152. #define QSERDES_RX_UCDR_SVS_SO_GAIN_EIGHTH RX_OFF(0x38)
  153. #define QSERDES_RX_UCDR_SVS_SO_GAIN RX_OFF(0x3C)
  154. #define QSERDES_RX_UCDR_FASTLOCK_FO_GAIN RX_OFF(0x40)
  155. #define QSERDES_RX_UCDR_SO_SATURATION_ENABLE RX_OFF(0x48)
  156. #define QSERDES_RX_RX_TERM_BW RX_OFF(0x90)
  157. #define QSERDES_RX_RX_EQ_GAIN1_LSB RX_OFF(0xC4)
  158. #define QSERDES_RX_RX_EQ_GAIN1_MSB RX_OFF(0xC8)
  159. #define QSERDES_RX_RX_EQ_GAIN2_LSB RX_OFF(0xCC)
  160. #define QSERDES_RX_RX_EQ_GAIN2_MSB RX_OFF(0xD0)
  161. #define QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2 RX_OFF(0xD8)
  162. #define QSERDES_RX_SIGDET_CNTRL RX_OFF(0x114)
  163. #define QSERDES_RX_SIGDET_LVL RX_OFF(0x118)
  164. #define QSERDES_RX_SIGDET_DEGLITCH_CNTRL RX_OFF(0x11C)
  165. #define QSERDES_RX_RX_INTERFACE_MODE RX_OFF(0x12C)
  166. #define UFS_PHY_RX_LINECFG_DISABLE_BIT BIT(1)
  167. /*
  168. * This structure represents the v3 660 specific phy.
  169. * common_cfg MUST remain the first field in this structure
  170. * in case extra fields are added. This way, when calling
  171. * get_ufs_qcom_phy() of generic phy, we can extract the
  172. * common phy structure (struct ufs_qcom_phy) out of it
  173. * regardless of the relevant specific phy.
  174. */
  175. struct ufs_qcom_phy_qmp_v3_660 {
  176. struct ufs_qcom_phy common_cfg;
  177. };
  178. static struct ufs_qcom_phy_calibration phy_cal_table_rate_A_3_1_1[] = {
  179. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_POWER_DOWN_CONTROL, 0x01),
  180. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CMN_CONFIG, 0x0e),
  181. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_SYSCLK_EN_SEL, 0x14),
  182. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CLK_SELECT, 0x30),
  183. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_SYS_CLK_CTRL, 0x02),
  184. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x08),
  185. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_BG_TIMER, 0x0a),
  186. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_HSCLK_SEL, 0x00),
  187. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CORECLK_DIV, 0x0a),
  188. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CORECLK_DIV_MODE1, 0x0a),
  189. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP_EN, 0x01),
  190. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_CTRL, 0x00),
  191. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_RESETSM_CNTRL, 0x20),
  192. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CORE_CLK_EN, 0x00),
  193. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP_CFG, 0x00),
  194. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_TIMER1, 0xff),
  195. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_TIMER2, 0x3f),
  196. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_MAP, 0x04),
  197. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_SVS_MODE_CLK_SEL, 0x05),
  198. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DEC_START_MODE0, 0x82),
  199. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DIV_FRAC_START1_MODE0, 0x00),
  200. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DIV_FRAC_START2_MODE0, 0x00),
  201. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DIV_FRAC_START3_MODE0, 0x00),
  202. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CP_CTRL_MODE0, 0x0b),
  203. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_RCTRL_MODE0, 0x16),
  204. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_CCTRL_MODE0, 0x28),
  205. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x80),
  206. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x00),
  207. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE1_MODE0, 0x28),
  208. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE2_MODE0, 0x02),
  209. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP1_MODE0, 0xff),
  210. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP2_MODE0, 0x0c),
  211. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP3_MODE0, 0x00),
  212. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DEC_START_MODE1, 0x98),
  213. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DIV_FRAC_START1_MODE1, 0x00),
  214. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DIV_FRAC_START2_MODE1, 0x00),
  215. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_DIV_FRAC_START3_MODE1, 0x00),
  216. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_CP_CTRL_MODE1, 0x0b),
  217. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_RCTRL_MODE1, 0x16),
  218. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_CCTRL_MODE1, 0x28),
  219. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_INTEGLOOP_GAIN0_MODE1, 0x80),
  220. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_INTEGLOOP_GAIN1_MODE1, 0x00),
  221. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE1_MODE1, 0xd6),
  222. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE2_MODE1, 0x00),
  223. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP1_MODE1, 0x32),
  224. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP2_MODE1, 0x0f),
  225. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_LOCK_CMP3_MODE1, 0x00),
  226. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX_HIGHZ_TRANSCEIVER_BIAS_DRVR_EN, 0x45),
  227. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_TX_LANE_MODE, 0x06),
  228. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_SIGDET_LVL, 0x24),
  229. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_SIGDET_CNTRL, 0x0F),
  230. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_RX_INTERFACE_MODE, 0x40),
  231. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_SIGDET_DEGLITCH_CNTRL, 0x1E),
  232. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_UCDR_FASTLOCK_FO_GAIN, 0x0B),
  233. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_RX_TERM_BW, 0x5B),
  234. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_RX_EQ_GAIN1_LSB, 0xFF),
  235. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_RX_EQ_GAIN1_MSB, 0x3F),
  236. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_RX_EQ_GAIN2_LSB, 0xFF),
  237. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_RX_EQ_GAIN2_MSB, 0x3F),
  238. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2, 0x0D),
  239. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_PLL_IVCO, 0x0F),
  240. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_BG_TRIM, 0x0F),
  241. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_PWM_GEAR_BAND, 0x15),
  242. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_UCDR_SVS_SO_GAIN_HALF, 0x04),
  243. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_UCDR_SVS_SO_GAIN_QUARTER, 0x04),
  244. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_UCDR_SVS_SO_GAIN, 0x04),
  245. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_RX_UCDR_SO_SATURATION_ENABLE, 0x4B),
  246. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_INITVAL1, 0xFF),
  247. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_INITVAL2, 0x00),
  248. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_SIGDET_CTRL2, 0x6c),
  249. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_LARGE_AMP_DRV_LVL, 0x0A),
  250. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_TX_SMALL_AMP_DRV_LVL, 0x02),
  251. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_MIN_STALL_NOCONFIG_TIME_CAP, 0x28),
  252. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_SYM_RESYNC_CTRL, 0x03),
  253. UFS_QCOM_PHY_CAL_ENTRY(UFS_PHY_RX_MIN_HIBERN8_TIME, 0x9A), /* 8 us */
  254. };
  255. static struct ufs_qcom_phy_calibration phy_cal_table_rate_B[] = {
  256. UFS_QCOM_PHY_CAL_ENTRY(QSERDES_COM_VCO_TUNE_MAP, 0x44),
  257. };
  258. #endif