phy-qcom-qmp-qserdes-txrx-v5_5nm.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef QCOM_PHY_QMP_QSERDES_TXRX_V5_5NM_H_
  6. #define QCOM_PHY_QMP_QSERDES_TXRX_V5_5NM_H_
  7. /* Only for QMP V5 5NM PHY - TX registers */
  8. #define QSERDES_V5_5NM_TX_RES_CODE_LANE_OFFSET_TX 0x30
  9. #define QSERDES_V5_5NM_TX_RES_CODE_LANE_OFFSET_RX 0x34
  10. #define QSERDES_V5_5NM_TX_LANE_MODE_1 0x78
  11. #define QSERDES_V5_5NM_TX_LANE_MODE_2 0x7c
  12. #define QSERDES_V5_5NM_TX_LANE_MODE_3 0x80
  13. #define QSERDES_V5_5NM_TX_BIST_MODE_LANENO 0x00
  14. #define QSERDES_V5_5NM_TX_BIST_INVERT 0x04
  15. #define QSERDES_V5_5NM_TX_CLKBUF_ENABLE 0x08
  16. #define QSERDES_V5_5NM_TX_TX_EMP_POST1_LVL 0x0c
  17. #define QSERDES_V5_5NM_TX_TX_IDLE_LVL_LARGE_AMP 0x10
  18. #define QSERDES_V5_5NM_TX_TX_DRV_LVL 0x14
  19. #define QSERDES_V5_5NM_TX_TX_DRV_LVL_OFFSET 0x18
  20. #define QSERDES_V5_5NM_TX_RESET_TSYNC_EN 0x1c
  21. #define QSERDES_V5_5NM_TX_PRE_STALL_LDO_BOOST_EN 0x20
  22. #define QSERDES_V5_5NM_TX_LPB_EN 0x24
  23. #define QSERDES_V5_5NM_TX_RES_CODE_LANE_TX 0x28
  24. #define QSERDES_V5_5NM_TX_RES_CODE_LANE_RX 0x2c
  25. #define QSERDES_V5_5NM_TX_RES_CODE_LANE_OFFSET_TX 0x30
  26. #define QSERDES_V5_5NM_TX_RES_CODE_LANE_OFFSET_RX 0x34
  27. #define QSERDES_V5_5NM_TX_PERL_LENGTH1 0x38
  28. #define QSERDES_V5_5NM_TX_PERL_LENGTH2 0x3c
  29. #define QSERDES_V5_5NM_TX_SERDES_BYP_EN_OUT 0x40
  30. #define QSERDES_V5_5NM_TX_DEBUG_BUS_SEL 0x44
  31. #define QSERDES_V5_5NM_TX_TRANSCEIVER_BIAS_EN 0x48
  32. #define QSERDES_V5_5NM_TX_HIGHZ_DRVR_EN 0x4c
  33. #define QSERDES_V5_5NM_TX_TX_POL_INV 0x50
  34. #define QSERDES_V5_5NM_TX_PARRATE_REC_DETECT_IDLE_EN 0x54
  35. #define QSERDES_V5_5NM_TX_BIST_PATTERN1 0x58
  36. #define QSERDES_V5_5NM_TX_BIST_PATTERN2 0x5c
  37. #define QSERDES_V5_5NM_TX_BIST_PATTERN3 0x60
  38. #define QSERDES_V5_5NM_TX_BIST_PATTERN4 0x64
  39. #define QSERDES_V5_5NM_TX_BIST_PATTERN5 0x68
  40. #define QSERDES_V5_5NM_TX_BIST_PATTERN6 0x6c
  41. #define QSERDES_V5_5NM_TX_BIST_PATTERN7 0x70
  42. #define QSERDES_V5_5NM_TX_BIST_PATTERN8 0x74
  43. #define QSERDES_V5_5NM_TX_LANE_MODE_1 0x78
  44. #define QSERDES_V5_5NM_TX_LANE_MODE_2 0x7c
  45. #define QSERDES_V5_5NM_TX_LANE_MODE_3 0x80
  46. #define QSERDES_V5_5NM_TX_ATB_SEL1 0x84
  47. #define QSERDES_V5_5NM_TX_ATB_SEL2 0x88
  48. #define QSERDES_V5_5NM_TX_RCV_DETECT_LVL 0x8c
  49. #define QSERDES_V5_5NM_TX_RCV_DETECT_LVL_2 0x90
  50. #define QSERDES_V5_5NM_TX_PRBS_SEED1 0x94
  51. #define QSERDES_V5_5NM_TX_PRBS_SEED2 0x98
  52. #define QSERDES_V5_5NM_TX_PRBS_SEED3 0x9c
  53. #define QSERDES_V5_5NM_TX_PRBS_SEED4 0xa0
  54. #define QSERDES_V5_5NM_TX_RESET_GEN 0xa4
  55. #define QSERDES_V5_5NM_TX_RESET_GEN_MUXES 0xa8
  56. #define QSERDES_V5_5NM_TX_TRAN_DRVR_EMP_EN 0xac
  57. #define QSERDES_V5_5NM_TX_VMODE_CTRL1 0xb0
  58. #define QSERDES_V5_5NM_TX_ALOG_OBSV_BUS_CTRL_1 0xb4
  59. #define QSERDES_V5_5NM_TX_BIST_STATUS 0xb8
  60. #define QSERDES_V5_5NM_TX_BIST_ERROR_COUNT1 0xbc
  61. #define QSERDES_V5_5NM_TX_BIST_ERROR_COUNT2 0xc0
  62. #define QSERDES_V5_5NM_TX_ALOG_OBSV_BUS_STATUS_1 0xc4
  63. #define QSERDES_V5_5NM_TX_LANE_DIG_CONFIG 0xc8
  64. #define QSERDES_V5_5NM_TX_PI_QEC_CTRL 0xcc
  65. #define QSERDES_V5_5NM_TX_PRE_EMPH 0xd0
  66. #define QSERDES_V5_5NM_TX_SW_RESET 0xd4
  67. #define QSERDES_V5_5NM_TX_TX_BAND 0xd8
  68. #define QSERDES_V5_5NM_TX_SLEW_CNTL0 0xdc
  69. #define QSERDES_V5_5NM_TX_SLEW_CNTL1 0xe0
  70. #define QSERDES_V5_5NM_TX_INTERFACE_SELECT 0xe4
  71. #define QSERDES_V5_5NM_TX_DIG_BKUP_CTRL 0xe8
  72. #define QSERDES_V5_5NM_TX_DEBUG_BUS0 0xec
  73. #define QSERDES_V5_5NM_TX_DEBUG_BUS1 0xf0
  74. #define QSERDES_V5_5NM_TX_DEBUG_BUS2 0xf4
  75. #define QSERDES_V5_5NM_TX_DEBUG_BUS3 0xf8
  76. #define QSERDES_V5_5NM_TX_TX_BKUP_RO_BUS 0xfc
  77. /* Only for QMP V5 5NM PHY - RX registers */
  78. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_FO_GAIN_RATE0 0x000
  79. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_FO_GAIN_RATE1 0x004
  80. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_FO_GAIN_RATE2 0x008
  81. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_FO_GAIN_RATE3 0x00c
  82. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_SO_GAIN_RATE0 0x010
  83. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_SO_GAIN_RATE1 0x014
  84. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_SO_GAIN_RATE2 0x018
  85. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_SO_GAIN_RATE3 0x01c
  86. #define QSERDES_V5_5NM_RX_UCDR_SO_SATURATION 0x020
  87. #define QSERDES_V5_5NM_RX_UCDR_FO_TO_SO_DELAY 0x024
  88. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_LOW_RATE0 0x028
  89. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_HIGH_RATE0 0x02c
  90. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_LOW_RATE1 0x030
  91. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_HIGH_RATE1 0x034
  92. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_LOW_RATE2 0x038
  93. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_HIGH_RATE2 0x03c
  94. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_LOW_RATE3 0x040
  95. #define QSERDES_V5_5NM_RX_UCDR_FASTLOCK_COUNT_HIGH_RATE3 0x044
  96. #define QSERDES_V5_5NM_RX_UCDR_PI_CTRL1 0x048
  97. #define QSERDES_V5_5NM_RX_UCDR_PI_CTRL2 0x04c
  98. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH1_RATE0 0x050
  99. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH1_RATE1 0x054
  100. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH1_RATE2 0x058
  101. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH1_RATE3 0x05c
  102. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH2_RATE0 0x060
  103. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH2_RATE1 0x064
  104. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH2_RATE2 0x068
  105. #define QSERDES_V5_5NM_RX_UCDR_SB2_THRESH2_RATE3 0x06c
  106. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN1_RATE0 0x070
  107. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN1_RATE1 0x074
  108. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN1_RATE2 0x078
  109. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN1_RATE3 0x07c
  110. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN2_RATE0 0x080
  111. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN2_RATE1 0x084
  112. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN2_RATE2 0x088
  113. #define QSERDES_V5_5NM_RX_UCDR_SB2_GAIN2_RATE3 0x08c
  114. #define QSERDES_V5_5NM_RX_RXCLK_DIV2_CTRL 0x090
  115. #define QSERDES_V5_5NM_RX_RX_BAND 0x094
  116. #define QSERDES_V5_5NM_RX_RX_TERM_BW 0x098
  117. #define QSERDES_V5_5NM_RX_UCDR_FO_GAIN_RATE0 0x09c
  118. #define QSERDES_V5_5NM_RX_UCDR_FO_GAIN_RATE1 0x0a0
  119. #define QSERDES_V5_5NM_RX_UCDR_FO_GAIN_RATE2 0x0a4
  120. #define QSERDES_V5_5NM_RX_UCDR_FO_GAIN_RATE3 0x0a8
  121. #define QSERDES_V5_5NM_RX_UCDR_SO_GAIN_RATE0 0x0ac
  122. #define QSERDES_V5_5NM_RX_UCDR_SO_GAIN_RATE1 0x0b0
  123. #define QSERDES_V5_5NM_RX_UCDR_SO_GAIN_RATE2 0x0b4
  124. #define QSERDES_V5_5NM_RX_UCDR_SO_GAIN_RATE3 0x0b8
  125. #define QSERDES_V5_5NM_RX_UCDR_PI_CONTROLS 0x0bc
  126. #define QSERDES_V5_5NM_RX_UCDR_PD_DATA_FILTER_ENABLES 0x0c0
  127. #define QSERDES_V5_5NM_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE0 0x0c4
  128. #define QSERDES_V5_5NM_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE1 0x0c8
  129. #define QSERDES_V5_5NM_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE2 0x0cc
  130. #define QSERDES_V5_5NM_RX_UCDR_SO_ACC_DEFAULT_VAL_RATE3 0x0d0
  131. #define QSERDES_V5_5NM_RX_AUX_CONTROL 0x0d4
  132. #define QSERDES_V5_5NM_RX_AUXDATA_TB 0x0d8
  133. #define QSERDES_V5_5NM_RX_RCLK_AUXDATA_SEL 0x0dc
  134. #define QSERDES_V5_5NM_RX_EOM_CTRL 0x0e0
  135. #define QSERDES_V5_5NM_RX_AC_JTAG_ENABLE 0x0e4
  136. #define QSERDES_V5_5NM_RX_AC_JTAG_INITP 0x0e8
  137. #define QSERDES_V5_5NM_RX_AC_JTAG_INITN 0x0ec
  138. #define QSERDES_V5_5NM_RX_AC_JTAG_LVL 0x0f0
  139. #define QSERDES_V5_5NM_RX_AC_JTAG_MODE 0x0f4
  140. #define QSERDES_V5_5NM_RX_AC_JTAG_RESET 0x0f8
  141. #define QSERDES_V5_5NM_RX_RX_RCVR_IQ_EN 0x0fc
  142. #define QSERDES_V5_5NM_RX_RX_Q_EN_RATES 0x100
  143. #define QSERDES_V5_5NM_RX_RX_IDAC_I0_DC_OFFSETS 0x104
  144. #define QSERDES_V5_5NM_RX_RX_IDAC_I0BAR_DC_OFFSETS 0x108
  145. #define QSERDES_V5_5NM_RX_RX_IDAC_I1_DC_OFFSETS 0x10c
  146. #define QSERDES_V5_5NM_RX_RX_IDAC_I1BAR_DC_OFFSETS 0x110
  147. #define QSERDES_V5_5NM_RX_RX_IDAC_Q_DC_OFFSETS 0x114
  148. #define QSERDES_V5_5NM_RX_RX_IDAC_QBAR_DC_OFFSETS 0x118
  149. #define QSERDES_V5_5NM_RX_RX_IDAC_A_DC_OFFSETS 0x11c
  150. #define QSERDES_V5_5NM_RX_RX_IDAC_ABAR_DC_OFFSETS 0x120
  151. #define QSERDES_V5_5NM_RX_RX_IDAC_EN 0x124
  152. #define QSERDES_V5_5NM_RX_RX_IDAC_ENABLES 0x128
  153. #define QSERDES_V5_5NM_RX_RX_IDAC_SIGN 0x12c
  154. #define QSERDES_V5_5NM_RX_RX_IVCM_CAL_CODE_OVERRIDE 0x130
  155. #define QSERDES_V5_5NM_RX_RX_IVCM_CAL_CTRL1 0x134
  156. #define QSERDES_V5_5NM_RX_RX_IVCM_CAL_CTRL2 0x138
  157. #define QSERDES_V5_5NM_RX_RX_IVCM_POSTCAL_OFFSET 0x13c
  158. #define QSERDES_V5_5NM_RX_RX_SUMMER_CAL_SPD_MODE 0x140
  159. #define QSERDES_V5_5NM_RX_RX_HIGHZ_PARRATE 0x144
  160. #define QSERDES_V5_5NM_RX_RX_TERM_AC_BYPASS_DC_COUPLE_OFFSET 0x148
  161. #define QSERDES_V5_5NM_RX_DFE_1 0x14c
  162. #define QSERDES_V5_5NM_RX_DFE_2 0x150
  163. #define QSERDES_V5_5NM_RX_DFE_3 0x154
  164. #define QSERDES_V5_5NM_RX_DFE_4 0x158
  165. #define QSERDES_V5_5NM_RX_DFE_TAP3_CTRL 0x15c
  166. #define QSERDES_V5_5NM_RX_DFE_TAP3_MANVAL_KTAP 0x160
  167. #define QSERDES_V5_5NM_RX_DFE_TAP4_CTRL 0x164
  168. #define QSERDES_V5_5NM_RX_DFE_TAP4_MANVAL_KTAP 0x168
  169. #define QSERDES_V5_5NM_RX_DFE_TAP5_CTRL 0x16c
  170. #define QSERDES_V5_5NM_RX_DFE_TAP5_MANVAL_KTAP 0x170
  171. #define QSERDES_V5_5NM_RX_TX_ADPT_CTRL 0x174
  172. #define QSERDES_V5_5NM_RX_DFE_DAC_ENABLE1 0x178
  173. #define QSERDES_V5_5NM_RX_DFE_DAC_ENABLE2 0x17c
  174. #define QSERDES_V5_5NM_RX_TX_ADAPT_PRE_THRESH1 0x180
  175. #define QSERDES_V5_5NM_RX_TX_ADAPT_PRE_THRESH2 0x184
  176. #define QSERDES_V5_5NM_RX_TX_ADAPT_POST_THRESH1 0x188
  177. #define QSERDES_V5_5NM_RX_TX_ADAPT_POST_THRESH2 0x18c
  178. #define QSERDES_V5_5NM_RX_TX_ADAPT_MAIN_THRESH1 0x190
  179. #define QSERDES_V5_5NM_RX_TX_ADAPT_MAIN_THRESH2 0x194
  180. #define QSERDES_V5_5NM_RX_VGA_CAL_CNTRL1 0x198
  181. #define QSERDES_V5_5NM_RX_VGA_CAL_CNTRL2 0x19c
  182. #define QSERDES_V5_5NM_RX_VGA_CAL_MAN_VAL 0x1a0
  183. #define QSERDES_V5_5NM_RX_VTHRESH_CAL_CNTRL1 0x1a4
  184. #define QSERDES_V5_5NM_RX_VTHRESH_CAL_CNTRL2 0x1a8
  185. #define QSERDES_V5_5NM_RX_VTHRESH_CAL_MAN_VAL_RATE0 0x1ac
  186. #define QSERDES_V5_5NM_RX_VTHRESH_CAL_MAN_VAL_RATE1 0x1b0
  187. #define QSERDES_V5_5NM_RX_VTHRESH_CAL_MAN_VAL_RATE2 0x1b4
  188. #define QSERDES_V5_5NM_RX_VTHRESH_CAL_MAN_VAL_RATE3 0x1b8
  189. #define QSERDES_V5_5NM_RX_GM_CAL 0x1bc
  190. #define QSERDES_V5_5NM_RX_RX_VGA_GAIN2_BLK1 0x1c0
  191. #define QSERDES_V5_5NM_RX_RX_VGA_GAIN2_BLK2 0x1c4
  192. #define QSERDES_V5_5NM_RX_RX_EQU_ADAPTOR_CNTRL2 0x1c8
  193. #define QSERDES_V5_5NM_RX_RX_EQU_ADAPTOR_CNTRL3 0x1cc
  194. #define QSERDES_V5_5NM_RX_RX_EQU_ADAPTOR_CNTRL4 0x1d0
  195. #define QSERDES_V5_5NM_RX_RX_IDAC_TSETTLE_LOW 0x1d4
  196. #define QSERDES_V5_5NM_RX_RX_EQ_OFFSET_LSB 0x1d8
  197. #define QSERDES_V5_5NM_RX_RX_EQ_OFFSET_MSB 0x1dc
  198. #define QSERDES_V5_5NM_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1 0x1e0
  199. #define QSERDES_V5_5NM_RX_RX_OFFSET_ADAPTOR_CNTRL2 0x1e4
  200. #define QSERDES_V5_5NM_RX_SIGDET_ENABLES 0x1e8
  201. #define QSERDES_V5_5NM_RX_SIGDET_CNTRL 0x1ec
  202. #define QSERDES_V5_5NM_RX_SIGDET_LVL 0x1f0
  203. #define QSERDES_V5_5NM_RX_SIGDET_DEGLITCH_CNTRL 0x1f4
  204. #define QSERDES_V5_5NM_RX_CDR_FREEZE_UP_DN 0x1f8
  205. #define QSERDES_V5_5NM_RX_CDR_RESET_OVERRIDE 0x1fc
  206. #define QSERDES_V5_5NM_RX_RX_INTERFACE_MODE 0x200
  207. #define QSERDES_V5_5NM_RX_JITTER_GEN_MODE 0x204
  208. #define QSERDES_V5_5NM_RX_SJ_AMP1 0x208
  209. #define QSERDES_V5_5NM_RX_SJ_AMP2 0x20c
  210. #define QSERDES_V5_5NM_RX_SJ_PER1 0x210
  211. #define QSERDES_V5_5NM_RX_SJ_PER2 0x214
  212. #define QSERDES_V5_5NM_RX_PPM_OFFSET1 0x218
  213. #define QSERDES_V5_5NM_RX_PPM_OFFSET2 0x21c
  214. #define QSERDES_V5_5NM_RX_SIGN_PPM_PERIOD1 0x220
  215. #define QSERDES_V5_5NM_RX_SIGN_PPM_PERIOD2 0x224
  216. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B0 0x228
  217. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B1 0x22c
  218. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B2 0x230
  219. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B3 0x234
  220. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B4 0x238
  221. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B5 0x23c
  222. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B6 0x240
  223. #define QSERDES_V5_5NM_RX_RX_MODE_RATE_0_1_B7 0x244
  224. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B0 0x248
  225. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B1 0x24c
  226. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B2 0x250
  227. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B3 0x254
  228. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B4 0x258
  229. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B5 0x25c
  230. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B6 0x260
  231. #define QSERDES_V5_5NM_RX_RX_MODE_RATE2_B7 0x264
  232. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B0 0x268
  233. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B1 0x26c
  234. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B2 0x270
  235. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B3 0x274
  236. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B4 0x278
  237. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B5 0x27c
  238. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B6 0x280
  239. #define QSERDES_V5_5NM_RX_RX_MODE_RATE3_B7 0x284
  240. #define QSERDES_V5_5NM_RX_PHPRE_CTRL 0x288
  241. #define QSERDES_V5_5NM_RX_PHPRE_INITVAL 0x28c
  242. #define QSERDES_V5_5NM_RX_DFE_EN_TIMER 0x290
  243. #define QSERDES_V5_5NM_RX_DFE_CTLE_POST_CAL_OFFSET 0x294
  244. #define QSERDES_V5_5NM_RX_DCC_CTRL1 0x298
  245. #define QSERDES_V5_5NM_RX_DCC_CTRL2 0x29c
  246. #define QSERDES_V5_5NM_RX_DCC_OFFSET 0x2a0
  247. #define QSERDES_V5_5NM_RX_DCC_CMUX_POSTCAL_OFFSET 0x2a4
  248. #define QSERDES_V5_5NM_RX_DCC_CMUX_CAL_CTRL1 0x2a8
  249. #define QSERDES_V5_5NM_RX_DCC_CMUX_CAL_CTRL2 0x2ac
  250. #define QSERDES_V5_5NM_RX_ALOG_OBSV_BUS_CTRL_1 0x2b0
  251. #define QSERDES_V5_5NM_RX_RX_MARG_CTRL1 0x2b4
  252. #define QSERDES_V5_5NM_RX_RX_MARG_CTRL2 0x2b8
  253. #define QSERDES_V5_5NM_RX_RX_MARG_CTRL3 0x2bc
  254. #define QSERDES_V5_5NM_RX_RX_MARG_CTRL_4 0x2c0
  255. #define QSERDES_V5_5NM_RX_RX_MARG_CFG_RATE_0_1 0x2c4
  256. #define QSERDES_V5_5NM_RX_RX_MARG_CFG_RATE_2_3 0x2c8
  257. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_CTRL1 0x2cc
  258. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_CTRL2 0x2d0
  259. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH1_RATE210 0x2d4
  260. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH1_RATE3 0x2d8
  261. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH2_RATE210 0x2dc
  262. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH2_RATE3 0x2e0
  263. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH3_RATE210 0x2e4
  264. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH3_RATE3 0x2e8
  265. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH4_RATE210 0x2ec
  266. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH4_RATE3 0x2f0
  267. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH5_RATE210 0x2f4
  268. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH5_RATE3 0x2f8
  269. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH6_RATE210 0x2fc
  270. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH6_RATE3 0x300
  271. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH7_RATE210 0x304
  272. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_THRESH7_RATE3 0x308
  273. #define QSERDES_V5_5NM_RX_Q_PI_INTRINSIC_BIAS_RATE10 0x30c
  274. #define QSERDES_V5_5NM_RX_Q_PI_INTRINSIC_BIAS_RATE32 0x310
  275. #define QSERDES_V5_5NM_RX_RX_MARG_VERTICAL_CTRL 0x314
  276. #define QSERDES_V5_5NM_RX_RX_MARG_VERTICAL_CODE 0x318
  277. #define QSERDES_V5_5NM_RX_RES_CODE_THRESH_HIGH_AND_BYP 0x31c
  278. #define QSERDES_V5_5NM_RX_RES_CODE_THRESH_LOW 0x320
  279. #define QSERDES_V5_5NM_RX_RX_BKUP_CTRL1 0x324
  280. #define QSERDES_V5_5NM_RX_RX_BKUP_CTRL2 0x328
  281. #define QSERDES_V5_5NM_RX_RX_BKUP_CTRL3 0x32c
  282. #define QSERDES_V5_5NM_RX_PI_CTRL1 0x330
  283. #define QSERDES_V5_5NM_RX_PI_CTRL2 0x334
  284. #define QSERDES_V5_5NM_RX_PI_QUAD 0x338
  285. #define QSERDES_V5_5NM_RX_QPI_CTRL1 0x33c
  286. #define QSERDES_V5_5NM_RX_QPI_CTRL2 0x340
  287. #define QSERDES_V5_5NM_RX_QPI_QUAD 0x344
  288. #define QSERDES_V5_5NM_RX_IDATA1 0x348
  289. #define QSERDES_V5_5NM_RX_IDATA2 0x34c
  290. #define QSERDES_V5_5NM_RX_IDATA3 0x350
  291. #define QSERDES_V5_5NM_RX_AC_JTAG_OUTP 0x354
  292. #define QSERDES_V5_5NM_RX_AC_JTAG_OUTN 0x358
  293. #define QSERDES_V5_5NM_RX_RX_SIGDET 0x35c
  294. #define QSERDES_V5_5NM_RX_ALOG_OBSV_BUS_STATUS_1 0x360
  295. #define QSERDES_V5_5NM_RX_READ_EQCODE 0x364
  296. #define QSERDES_V5_5NM_RX_READ_OFFSETCODE 0x368
  297. #define QSERDES_V5_5NM_RX_IA_ERROR_COUNTER_LOW 0x36c
  298. #define QSERDES_V5_5NM_RX_IA_ERROR_COUNTER_HIGH 0x370
  299. #define QSERDES_V5_5NM_RX_VGA_READ_CODE 0x374
  300. #define QSERDES_V5_5NM_RX_VTHRESH_READ_CODE 0x378
  301. #define QSERDES_V5_5NM_RX_DFE_TAP1_READ_CODE 0x37c
  302. #define QSERDES_V5_5NM_RX_DFE_TAP2_READ_CODE 0x380
  303. #define QSERDES_V5_5NM_RX_DFE_TAP3_READ_CODE 0x384
  304. #define QSERDES_V5_5NM_RX_DFE_TAP4_READ_CODE 0x388
  305. #define QSERDES_V5_5NM_RX_DFE_TAP5_READ_CODE 0x38c
  306. #define QSERDES_V5_5NM_RX_IDAC_STATUS_I0 0x390
  307. #define QSERDES_V5_5NM_RX_IDAC_STATUS_I0BAR 0x394
  308. #define QSERDES_V5_5NM_RX_IDAC_STATUS_I1 0x398
  309. #define QSERDES_V5_5NM_RX_IDAC_STATUS_I1BAR 0x39c
  310. #define QSERDES_V5_5NM_RX_IDAC_STATUS_Q 0x3a0
  311. #define QSERDES_V5_5NM_RX_IDAC_STATUS_QBAR 0x3a4
  312. #define QSERDES_V5_5NM_RX_IDAC_STATUS_A 0x3a8
  313. #define QSERDES_V5_5NM_RX_IDAC_STATUS_ABAR 0x3ac
  314. #define QSERDES_V5_5NM_RX_IDAC_STATUS_SM_ON 0x3b0
  315. #define QSERDES_V5_5NM_RX_IDAC_STATUS_SIGNERROR 0x3b4
  316. #define QSERDES_V5_5NM_RX_IVCM_CAL_STATUS 0x3b8
  317. #define QSERDES_V5_5NM_RX_IVCM_CAL_DEBUG_STATUS 0x3bc
  318. #define QSERDES_V5_5NM_RX_DCC_CAL_STATUS 0x3c0
  319. #define QSERDES_V5_5NM_RX_DCC_READ_CODE_STATUS 0x3c4
  320. #define QSERDES_V5_5NM_RX_RX_MARG_DEBUG1_STATUS 0x3c8
  321. #define QSERDES_V5_5NM_RX_RX_MARG_DEBUG2_STATUS 0x3cc
  322. #define QSERDES_V5_5NM_RX_RX_MARG_READ_CODE_STATUS 0x3d0
  323. #define QSERDES_V5_5NM_RX_EOM_ERR_CNT_LSB_STATUS 0x3d4
  324. #define QSERDES_V5_5NM_RX_EOM_ERR_CNT_MSB_STATUS 0x3d8
  325. #define QSERDES_V5_5NM_RX_RX_MARG_COARSE_TUNE_STATUS 0x3dc
  326. #define QSERDES_V5_5NM_RX_RX_BKUP_READ_BUS1_STATUS 0x3e0
  327. #define QSERDES_V5_5NM_RX_RX_BKUP_READ_BUS2_STATUS 0x3e4
  328. #define QSERDES_V5_5NM_RX_RX_BKUP_READ_BUS3_STATUS 0x3e8
  329. #endif