phy-mtk-ufs.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2019 MediaTek Inc.
  4. * Author: Stanley Chu <[email protected]>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/phy/phy.h>
  11. #include <linux/platform_device.h>
  12. #include "phy-mtk-io.h"
  13. /* mphy register and offsets */
  14. #define MP_GLB_DIG_8C 0x008C
  15. #define FRC_PLL_ISO_EN BIT(8)
  16. #define PLL_ISO_EN BIT(9)
  17. #define FRC_FRC_PWR_ON BIT(10)
  18. #define PLL_PWR_ON BIT(11)
  19. #define MP_LN_DIG_RX_9C 0xA09C
  20. #define FSM_DIFZ_FRC BIT(18)
  21. #define MP_LN_DIG_RX_AC 0xA0AC
  22. #define FRC_RX_SQ_EN BIT(0)
  23. #define RX_SQ_EN BIT(1)
  24. #define MP_LN_RX_44 0xB044
  25. #define FRC_CDR_PWR_ON BIT(17)
  26. #define CDR_PWR_ON BIT(18)
  27. #define FRC_CDR_ISO_EN BIT(19)
  28. #define CDR_ISO_EN BIT(20)
  29. #define UFSPHY_CLKS_CNT 2
  30. struct ufs_mtk_phy {
  31. struct device *dev;
  32. void __iomem *mmio;
  33. struct clk_bulk_data clks[UFSPHY_CLKS_CNT];
  34. };
  35. static struct ufs_mtk_phy *get_ufs_mtk_phy(struct phy *generic_phy)
  36. {
  37. return (struct ufs_mtk_phy *)phy_get_drvdata(generic_phy);
  38. }
  39. static int ufs_mtk_phy_clk_init(struct ufs_mtk_phy *phy)
  40. {
  41. struct device *dev = phy->dev;
  42. struct clk_bulk_data *clks = phy->clks;
  43. clks[0].id = "unipro";
  44. clks[1].id = "mp";
  45. return devm_clk_bulk_get(dev, UFSPHY_CLKS_CNT, clks);
  46. }
  47. static void ufs_mtk_phy_set_active(struct ufs_mtk_phy *phy)
  48. {
  49. void __iomem *mmio = phy->mmio;
  50. /* release DA_MP_PLL_PWR_ON */
  51. mtk_phy_set_bits(mmio + MP_GLB_DIG_8C, PLL_PWR_ON);
  52. mtk_phy_clear_bits(mmio + MP_GLB_DIG_8C, FRC_FRC_PWR_ON);
  53. /* release DA_MP_PLL_ISO_EN */
  54. mtk_phy_clear_bits(mmio + MP_GLB_DIG_8C, PLL_ISO_EN);
  55. mtk_phy_clear_bits(mmio + MP_GLB_DIG_8C, FRC_PLL_ISO_EN);
  56. /* release DA_MP_CDR_PWR_ON */
  57. mtk_phy_set_bits(mmio + MP_LN_RX_44, CDR_PWR_ON);
  58. mtk_phy_clear_bits(mmio + MP_LN_RX_44, FRC_CDR_PWR_ON);
  59. /* release DA_MP_CDR_ISO_EN */
  60. mtk_phy_clear_bits(mmio + MP_LN_RX_44, CDR_ISO_EN);
  61. mtk_phy_clear_bits(mmio + MP_LN_RX_44, FRC_CDR_ISO_EN);
  62. /* release DA_MP_RX0_SQ_EN */
  63. mtk_phy_set_bits(mmio + MP_LN_DIG_RX_AC, RX_SQ_EN);
  64. mtk_phy_clear_bits(mmio + MP_LN_DIG_RX_AC, FRC_RX_SQ_EN);
  65. /* delay 1us to wait DIFZ stable */
  66. udelay(1);
  67. /* release DIFZ */
  68. mtk_phy_clear_bits(mmio + MP_LN_DIG_RX_9C, FSM_DIFZ_FRC);
  69. }
  70. static void ufs_mtk_phy_set_deep_hibern(struct ufs_mtk_phy *phy)
  71. {
  72. void __iomem *mmio = phy->mmio;
  73. /* force DIFZ */
  74. mtk_phy_set_bits(mmio + MP_LN_DIG_RX_9C, FSM_DIFZ_FRC);
  75. /* force DA_MP_RX0_SQ_EN */
  76. mtk_phy_set_bits(mmio + MP_LN_DIG_RX_AC, FRC_RX_SQ_EN);
  77. mtk_phy_clear_bits(mmio + MP_LN_DIG_RX_AC, RX_SQ_EN);
  78. /* force DA_MP_CDR_ISO_EN */
  79. mtk_phy_set_bits(mmio + MP_LN_RX_44, FRC_CDR_ISO_EN);
  80. mtk_phy_set_bits(mmio + MP_LN_RX_44, CDR_ISO_EN);
  81. /* force DA_MP_CDR_PWR_ON */
  82. mtk_phy_set_bits(mmio + MP_LN_RX_44, FRC_CDR_PWR_ON);
  83. mtk_phy_clear_bits(mmio + MP_LN_RX_44, CDR_PWR_ON);
  84. /* force DA_MP_PLL_ISO_EN */
  85. mtk_phy_set_bits(mmio + MP_GLB_DIG_8C, FRC_PLL_ISO_EN);
  86. mtk_phy_set_bits(mmio + MP_GLB_DIG_8C, PLL_ISO_EN);
  87. /* force DA_MP_PLL_PWR_ON */
  88. mtk_phy_set_bits(mmio + MP_GLB_DIG_8C, FRC_FRC_PWR_ON);
  89. mtk_phy_clear_bits(mmio + MP_GLB_DIG_8C, PLL_PWR_ON);
  90. }
  91. static int ufs_mtk_phy_power_on(struct phy *generic_phy)
  92. {
  93. struct ufs_mtk_phy *phy = get_ufs_mtk_phy(generic_phy);
  94. int ret;
  95. ret = clk_bulk_prepare_enable(UFSPHY_CLKS_CNT, phy->clks);
  96. if (ret)
  97. return ret;
  98. ufs_mtk_phy_set_active(phy);
  99. return 0;
  100. }
  101. static int ufs_mtk_phy_power_off(struct phy *generic_phy)
  102. {
  103. struct ufs_mtk_phy *phy = get_ufs_mtk_phy(generic_phy);
  104. ufs_mtk_phy_set_deep_hibern(phy);
  105. clk_bulk_disable_unprepare(UFSPHY_CLKS_CNT, phy->clks);
  106. return 0;
  107. }
  108. static const struct phy_ops ufs_mtk_phy_ops = {
  109. .power_on = ufs_mtk_phy_power_on,
  110. .power_off = ufs_mtk_phy_power_off,
  111. .owner = THIS_MODULE,
  112. };
  113. static int ufs_mtk_phy_probe(struct platform_device *pdev)
  114. {
  115. struct device *dev = &pdev->dev;
  116. struct phy *generic_phy;
  117. struct phy_provider *phy_provider;
  118. struct ufs_mtk_phy *phy;
  119. int ret;
  120. phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
  121. if (!phy)
  122. return -ENOMEM;
  123. phy->mmio = devm_platform_ioremap_resource(pdev, 0);
  124. if (IS_ERR(phy->mmio))
  125. return PTR_ERR(phy->mmio);
  126. phy->dev = dev;
  127. ret = ufs_mtk_phy_clk_init(phy);
  128. if (ret)
  129. return ret;
  130. generic_phy = devm_phy_create(dev, NULL, &ufs_mtk_phy_ops);
  131. if (IS_ERR(generic_phy))
  132. return PTR_ERR(generic_phy);
  133. phy_set_drvdata(generic_phy, phy);
  134. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  135. return PTR_ERR_OR_ZERO(phy_provider);
  136. }
  137. static const struct of_device_id ufs_mtk_phy_of_match[] = {
  138. {.compatible = "mediatek,mt8183-ufsphy"},
  139. {},
  140. };
  141. MODULE_DEVICE_TABLE(of, ufs_mtk_phy_of_match);
  142. static struct platform_driver ufs_mtk_phy_driver = {
  143. .probe = ufs_mtk_phy_probe,
  144. .driver = {
  145. .of_match_table = ufs_mtk_phy_of_match,
  146. .name = "ufs_mtk_phy",
  147. },
  148. };
  149. module_platform_driver(ufs_mtk_phy_driver);
  150. MODULE_DESCRIPTION("Universal Flash Storage (UFS) MediaTek MPHY");
  151. MODULE_AUTHOR("Stanley Chu <[email protected]>");
  152. MODULE_LICENSE("GPL v2");