phy-ingenic-usb.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Ingenic SoCs USB PHY driver
  4. * Copyright (c) Paul Cercueil <[email protected]>
  5. * Copyright (c) 漆鹏振 (Qi Pengzhen) <[email protected]>
  6. * Copyright (c) 周琰杰 (Zhou Yanjie) <[email protected]>
  7. */
  8. #include <linux/bitfield.h>
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/phy/phy.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regulator/consumer.h>
  16. /* OTGPHY register offsets */
  17. #define REG_USBPCR_OFFSET 0x00
  18. #define REG_USBRDT_OFFSET 0x04
  19. #define REG_USBVBFIL_OFFSET 0x08
  20. #define REG_USBPCR1_OFFSET 0x0c
  21. /* bits within the USBPCR register */
  22. #define USBPCR_USB_MODE BIT(31)
  23. #define USBPCR_AVLD_REG BIT(30)
  24. #define USBPCR_COMMONONN BIT(25)
  25. #define USBPCR_VBUSVLDEXT BIT(24)
  26. #define USBPCR_VBUSVLDEXTSEL BIT(23)
  27. #define USBPCR_POR BIT(22)
  28. #define USBPCR_SIDDQ BIT(21)
  29. #define USBPCR_OTG_DISABLE BIT(20)
  30. #define USBPCR_TXPREEMPHTUNE BIT(6)
  31. #define USBPCR_IDPULLUP_MASK GENMASK(29, 28)
  32. #define USBPCR_IDPULLUP_ALWAYS 0x2
  33. #define USBPCR_IDPULLUP_SUSPEND 0x1
  34. #define USBPCR_IDPULLUP_OTG 0x0
  35. #define USBPCR_COMPDISTUNE_MASK GENMASK(19, 17)
  36. #define USBPCR_COMPDISTUNE_DFT 0x4
  37. #define USBPCR_OTGTUNE_MASK GENMASK(16, 14)
  38. #define USBPCR_OTGTUNE_DFT 0x4
  39. #define USBPCR_SQRXTUNE_MASK GENMASK(13, 11)
  40. #define USBPCR_SQRXTUNE_DCR_20PCT 0x7
  41. #define USBPCR_SQRXTUNE_DFT 0x3
  42. #define USBPCR_TXFSLSTUNE_MASK GENMASK(10, 7)
  43. #define USBPCR_TXFSLSTUNE_DCR_50PPT 0xf
  44. #define USBPCR_TXFSLSTUNE_DCR_25PPT 0x7
  45. #define USBPCR_TXFSLSTUNE_DFT 0x3
  46. #define USBPCR_TXFSLSTUNE_INC_25PPT 0x1
  47. #define USBPCR_TXFSLSTUNE_INC_50PPT 0x0
  48. #define USBPCR_TXHSXVTUNE_MASK GENMASK(5, 4)
  49. #define USBPCR_TXHSXVTUNE_DFT 0x3
  50. #define USBPCR_TXHSXVTUNE_DCR_15MV 0x1
  51. #define USBPCR_TXRISETUNE_MASK GENMASK(5, 4)
  52. #define USBPCR_TXRISETUNE_DFT 0x3
  53. #define USBPCR_TXVREFTUNE_MASK GENMASK(3, 0)
  54. #define USBPCR_TXVREFTUNE_INC_75PPT 0xb
  55. #define USBPCR_TXVREFTUNE_INC_25PPT 0x7
  56. #define USBPCR_TXVREFTUNE_DFT 0x5
  57. /* bits within the USBRDTR register */
  58. #define USBRDT_UTMI_RST BIT(27)
  59. #define USBRDT_HB_MASK BIT(26)
  60. #define USBRDT_VBFIL_LD_EN BIT(25)
  61. #define USBRDT_IDDIG_EN BIT(24)
  62. #define USBRDT_IDDIG_REG BIT(23)
  63. #define USBRDT_VBFIL_EN BIT(2)
  64. /* bits within the USBPCR1 register */
  65. #define USBPCR1_BVLD_REG BIT(31)
  66. #define USBPCR1_DPPD BIT(29)
  67. #define USBPCR1_DMPD BIT(28)
  68. #define USBPCR1_USB_SEL BIT(28)
  69. #define USBPCR1_PORT_RST BIT(21)
  70. #define USBPCR1_WORD_IF_16BIT BIT(19)
  71. struct ingenic_soc_info {
  72. void (*usb_phy_init)(struct phy *phy);
  73. };
  74. struct ingenic_usb_phy {
  75. const struct ingenic_soc_info *soc_info;
  76. struct phy *phy;
  77. void __iomem *base;
  78. struct clk *clk;
  79. struct regulator *vcc_supply;
  80. };
  81. static int ingenic_usb_phy_init(struct phy *phy)
  82. {
  83. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  84. int err;
  85. u32 reg;
  86. err = clk_prepare_enable(priv->clk);
  87. if (err) {
  88. dev_err(&phy->dev, "Unable to start clock: %d\n", err);
  89. return err;
  90. }
  91. priv->soc_info->usb_phy_init(phy);
  92. /* Wait for PHY to reset */
  93. usleep_range(30, 300);
  94. reg = readl(priv->base + REG_USBPCR_OFFSET);
  95. writel(reg & ~USBPCR_POR, priv->base + REG_USBPCR_OFFSET);
  96. usleep_range(300, 1000);
  97. return 0;
  98. }
  99. static int ingenic_usb_phy_exit(struct phy *phy)
  100. {
  101. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  102. clk_disable_unprepare(priv->clk);
  103. regulator_disable(priv->vcc_supply);
  104. return 0;
  105. }
  106. static int ingenic_usb_phy_power_on(struct phy *phy)
  107. {
  108. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  109. int err;
  110. err = regulator_enable(priv->vcc_supply);
  111. if (err) {
  112. dev_err(&phy->dev, "Unable to enable VCC: %d\n", err);
  113. return err;
  114. }
  115. return 0;
  116. }
  117. static int ingenic_usb_phy_power_off(struct phy *phy)
  118. {
  119. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  120. regulator_disable(priv->vcc_supply);
  121. return 0;
  122. }
  123. static int ingenic_usb_phy_set_mode(struct phy *phy,
  124. enum phy_mode mode, int submode)
  125. {
  126. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  127. u32 reg;
  128. switch (mode) {
  129. case PHY_MODE_USB_HOST:
  130. reg = readl(priv->base + REG_USBPCR_OFFSET);
  131. u32p_replace_bits(&reg, 1, USBPCR_USB_MODE);
  132. u32p_replace_bits(&reg, 0, USBPCR_VBUSVLDEXT);
  133. u32p_replace_bits(&reg, 0, USBPCR_VBUSVLDEXTSEL);
  134. u32p_replace_bits(&reg, 0, USBPCR_OTG_DISABLE);
  135. writel(reg, priv->base + REG_USBPCR_OFFSET);
  136. break;
  137. case PHY_MODE_USB_DEVICE:
  138. reg = readl(priv->base + REG_USBPCR_OFFSET);
  139. u32p_replace_bits(&reg, 0, USBPCR_USB_MODE);
  140. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXT);
  141. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXTSEL);
  142. u32p_replace_bits(&reg, 1, USBPCR_OTG_DISABLE);
  143. writel(reg, priv->base + REG_USBPCR_OFFSET);
  144. break;
  145. case PHY_MODE_USB_OTG:
  146. reg = readl(priv->base + REG_USBPCR_OFFSET);
  147. u32p_replace_bits(&reg, 1, USBPCR_USB_MODE);
  148. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXT);
  149. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXTSEL);
  150. u32p_replace_bits(&reg, 0, USBPCR_OTG_DISABLE);
  151. writel(reg, priv->base + REG_USBPCR_OFFSET);
  152. break;
  153. default:
  154. return -EINVAL;
  155. }
  156. return 0;
  157. }
  158. static const struct phy_ops ingenic_usb_phy_ops = {
  159. .init = ingenic_usb_phy_init,
  160. .exit = ingenic_usb_phy_exit,
  161. .power_on = ingenic_usb_phy_power_on,
  162. .power_off = ingenic_usb_phy_power_off,
  163. .set_mode = ingenic_usb_phy_set_mode,
  164. .owner = THIS_MODULE,
  165. };
  166. static void jz4770_usb_phy_init(struct phy *phy)
  167. {
  168. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  169. u32 reg;
  170. reg = USBPCR_AVLD_REG | USBPCR_COMMONONN | USBPCR_POR |
  171. FIELD_PREP(USBPCR_IDPULLUP_MASK, USBPCR_IDPULLUP_ALWAYS) |
  172. FIELD_PREP(USBPCR_COMPDISTUNE_MASK, USBPCR_COMPDISTUNE_DFT) |
  173. FIELD_PREP(USBPCR_OTGTUNE_MASK, USBPCR_OTGTUNE_DFT) |
  174. FIELD_PREP(USBPCR_SQRXTUNE_MASK, USBPCR_SQRXTUNE_DFT) |
  175. FIELD_PREP(USBPCR_TXFSLSTUNE_MASK, USBPCR_TXFSLSTUNE_DFT) |
  176. FIELD_PREP(USBPCR_TXRISETUNE_MASK, USBPCR_TXRISETUNE_DFT) |
  177. FIELD_PREP(USBPCR_TXVREFTUNE_MASK, USBPCR_TXVREFTUNE_DFT);
  178. writel(reg, priv->base + REG_USBPCR_OFFSET);
  179. }
  180. static void jz4775_usb_phy_init(struct phy *phy)
  181. {
  182. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  183. u32 reg;
  184. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_USB_SEL |
  185. USBPCR1_WORD_IF_16BIT;
  186. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  187. reg = USBPCR_COMMONONN | USBPCR_POR |
  188. FIELD_PREP(USBPCR_TXVREFTUNE_MASK, USBPCR_TXVREFTUNE_INC_75PPT);
  189. writel(reg, priv->base + REG_USBPCR_OFFSET);
  190. }
  191. static void jz4780_usb_phy_init(struct phy *phy)
  192. {
  193. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  194. u32 reg;
  195. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_USB_SEL |
  196. USBPCR1_WORD_IF_16BIT;
  197. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  198. reg = USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR;
  199. writel(reg, priv->base + REG_USBPCR_OFFSET);
  200. }
  201. static void x1000_usb_phy_init(struct phy *phy)
  202. {
  203. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  204. u32 reg;
  205. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT;
  206. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  207. reg = USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR |
  208. FIELD_PREP(USBPCR_SQRXTUNE_MASK, USBPCR_SQRXTUNE_DCR_20PCT) |
  209. FIELD_PREP(USBPCR_TXHSXVTUNE_MASK, USBPCR_TXHSXVTUNE_DCR_15MV) |
  210. FIELD_PREP(USBPCR_TXVREFTUNE_MASK, USBPCR_TXVREFTUNE_INC_25PPT);
  211. writel(reg, priv->base + REG_USBPCR_OFFSET);
  212. }
  213. static void x1830_usb_phy_init(struct phy *phy)
  214. {
  215. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  216. u32 reg;
  217. /* rdt */
  218. writel(USBRDT_VBFIL_EN | USBRDT_UTMI_RST, priv->base + REG_USBRDT_OFFSET);
  219. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT |
  220. USBPCR1_DMPD | USBPCR1_DPPD;
  221. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  222. reg = USBPCR_VBUSVLDEXT | USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR |
  223. FIELD_PREP(USBPCR_IDPULLUP_MASK, USBPCR_IDPULLUP_OTG);
  224. writel(reg, priv->base + REG_USBPCR_OFFSET);
  225. }
  226. static void x2000_usb_phy_init(struct phy *phy)
  227. {
  228. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  229. u32 reg;
  230. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_DPPD | USBPCR1_DMPD;
  231. writel(reg & ~USBPCR1_PORT_RST, priv->base + REG_USBPCR1_OFFSET);
  232. reg = USBPCR_POR | FIELD_PREP(USBPCR_IDPULLUP_MASK, USBPCR_IDPULLUP_OTG);
  233. writel(reg, priv->base + REG_USBPCR_OFFSET);
  234. }
  235. static const struct ingenic_soc_info jz4770_soc_info = {
  236. .usb_phy_init = jz4770_usb_phy_init,
  237. };
  238. static const struct ingenic_soc_info jz4775_soc_info = {
  239. .usb_phy_init = jz4775_usb_phy_init,
  240. };
  241. static const struct ingenic_soc_info jz4780_soc_info = {
  242. .usb_phy_init = jz4780_usb_phy_init,
  243. };
  244. static const struct ingenic_soc_info x1000_soc_info = {
  245. .usb_phy_init = x1000_usb_phy_init,
  246. };
  247. static const struct ingenic_soc_info x1830_soc_info = {
  248. .usb_phy_init = x1830_usb_phy_init,
  249. };
  250. static const struct ingenic_soc_info x2000_soc_info = {
  251. .usb_phy_init = x2000_usb_phy_init,
  252. };
  253. static int ingenic_usb_phy_probe(struct platform_device *pdev)
  254. {
  255. struct ingenic_usb_phy *priv;
  256. struct phy_provider *provider;
  257. struct device *dev = &pdev->dev;
  258. int err;
  259. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  260. if (!priv)
  261. return -ENOMEM;
  262. priv->soc_info = device_get_match_data(dev);
  263. if (!priv->soc_info) {
  264. dev_err(dev, "Error: No device match found\n");
  265. return -ENODEV;
  266. }
  267. priv->base = devm_platform_ioremap_resource(pdev, 0);
  268. if (IS_ERR(priv->base)) {
  269. dev_err(dev, "Failed to map registers\n");
  270. return PTR_ERR(priv->base);
  271. }
  272. priv->clk = devm_clk_get(dev, NULL);
  273. if (IS_ERR(priv->clk)) {
  274. err = PTR_ERR(priv->clk);
  275. if (err != -EPROBE_DEFER)
  276. dev_err(dev, "Failed to get clock\n");
  277. return err;
  278. }
  279. priv->vcc_supply = devm_regulator_get(dev, "vcc");
  280. if (IS_ERR(priv->vcc_supply)) {
  281. err = PTR_ERR(priv->vcc_supply);
  282. if (err != -EPROBE_DEFER)
  283. dev_err(dev, "Failed to get regulator\n");
  284. return err;
  285. }
  286. priv->phy = devm_phy_create(dev, NULL, &ingenic_usb_phy_ops);
  287. if (IS_ERR(priv->phy))
  288. return PTR_ERR(priv->phy);
  289. phy_set_drvdata(priv->phy, priv);
  290. provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  291. return PTR_ERR_OR_ZERO(provider);
  292. }
  293. static const struct of_device_id ingenic_usb_phy_of_matches[] = {
  294. { .compatible = "ingenic,jz4770-phy", .data = &jz4770_soc_info },
  295. { .compatible = "ingenic,jz4775-phy", .data = &jz4775_soc_info },
  296. { .compatible = "ingenic,jz4780-phy", .data = &jz4780_soc_info },
  297. { .compatible = "ingenic,x1000-phy", .data = &x1000_soc_info },
  298. { .compatible = "ingenic,x1830-phy", .data = &x1830_soc_info },
  299. { .compatible = "ingenic,x2000-phy", .data = &x2000_soc_info },
  300. { /* sentinel */ }
  301. };
  302. MODULE_DEVICE_TABLE(of, ingenic_usb_phy_of_matches);
  303. static struct platform_driver ingenic_usb_phy_driver = {
  304. .probe = ingenic_usb_phy_probe,
  305. .driver = {
  306. .name = "ingenic-usb-phy",
  307. .of_match_table = ingenic_usb_phy_of_matches,
  308. },
  309. };
  310. module_platform_driver(ingenic_usb_phy_driver);
  311. MODULE_AUTHOR("周琰杰 (Zhou Yanjie) <[email protected]>");
  312. MODULE_AUTHOR("漆鹏振 (Qi Pengzhen) <[email protected]>");
  313. MODULE_AUTHOR("Paul Cercueil <[email protected]>");
  314. MODULE_DESCRIPTION("Ingenic SoCs USB PHY driver");
  315. MODULE_LICENSE("GPL");