phy-hix5hd2-sata.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2014 Linaro Ltd.
  4. * Copyright (c) 2014 HiSilicon Limited.
  5. */
  6. #include <linux/delay.h>
  7. #include <linux/io.h>
  8. #include <linux/mfd/syscon.h>
  9. #include <linux/module.h>
  10. #include <linux/phy/phy.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regmap.h>
  13. #define SATA_PHY0_CTLL 0xa0
  14. #define MPLL_MULTIPLIER_SHIFT 1
  15. #define MPLL_MULTIPLIER_MASK 0xfe
  16. #define MPLL_MULTIPLIER_50M 0x3c
  17. #define MPLL_MULTIPLIER_100M 0x1e
  18. #define PHY_RESET BIT(0)
  19. #define REF_SSP_EN BIT(9)
  20. #define SSC_EN BIT(10)
  21. #define REF_USE_PAD BIT(23)
  22. #define SATA_PORT_PHYCTL 0x174
  23. #define SPEED_MODE_MASK 0x6f0000
  24. #define HALF_RATE_SHIFT 16
  25. #define PHY_CONFIG_SHIFT 18
  26. #define GEN2_EN_SHIFT 21
  27. #define SPEED_CTRL BIT(20)
  28. #define SATA_PORT_PHYCTL1 0x148
  29. #define AMPLITUDE_MASK 0x3ffffe
  30. #define AMPLITUDE_GEN3 0x68
  31. #define AMPLITUDE_GEN3_SHIFT 15
  32. #define AMPLITUDE_GEN2 0x56
  33. #define AMPLITUDE_GEN2_SHIFT 8
  34. #define AMPLITUDE_GEN1 0x56
  35. #define AMPLITUDE_GEN1_SHIFT 1
  36. #define SATA_PORT_PHYCTL2 0x14c
  37. #define PREEMPH_MASK 0x3ffff
  38. #define PREEMPH_GEN3 0x20
  39. #define PREEMPH_GEN3_SHIFT 12
  40. #define PREEMPH_GEN2 0x15
  41. #define PREEMPH_GEN2_SHIFT 6
  42. #define PREEMPH_GEN1 0x5
  43. #define PREEMPH_GEN1_SHIFT 0
  44. struct hix5hd2_priv {
  45. void __iomem *base;
  46. struct regmap *peri_ctrl;
  47. };
  48. enum phy_speed_mode {
  49. SPEED_MODE_GEN1 = 0,
  50. SPEED_MODE_GEN2 = 1,
  51. SPEED_MODE_GEN3 = 2,
  52. };
  53. static int hix5hd2_sata_phy_init(struct phy *phy)
  54. {
  55. struct hix5hd2_priv *priv = phy_get_drvdata(phy);
  56. u32 val, data[2];
  57. int ret;
  58. if (priv->peri_ctrl) {
  59. ret = of_property_read_u32_array(phy->dev.of_node,
  60. "hisilicon,power-reg",
  61. &data[0], 2);
  62. if (ret) {
  63. dev_err(&phy->dev, "Fail read hisilicon,power-reg\n");
  64. return ret;
  65. }
  66. regmap_update_bits(priv->peri_ctrl, data[0],
  67. BIT(data[1]), BIT(data[1]));
  68. }
  69. /* reset phy */
  70. val = readl_relaxed(priv->base + SATA_PHY0_CTLL);
  71. val &= ~(MPLL_MULTIPLIER_MASK | REF_USE_PAD);
  72. val |= MPLL_MULTIPLIER_50M << MPLL_MULTIPLIER_SHIFT |
  73. REF_SSP_EN | PHY_RESET;
  74. writel_relaxed(val, priv->base + SATA_PHY0_CTLL);
  75. msleep(20);
  76. val &= ~PHY_RESET;
  77. writel_relaxed(val, priv->base + SATA_PHY0_CTLL);
  78. val = readl_relaxed(priv->base + SATA_PORT_PHYCTL1);
  79. val &= ~AMPLITUDE_MASK;
  80. val |= AMPLITUDE_GEN3 << AMPLITUDE_GEN3_SHIFT |
  81. AMPLITUDE_GEN2 << AMPLITUDE_GEN2_SHIFT |
  82. AMPLITUDE_GEN1 << AMPLITUDE_GEN1_SHIFT;
  83. writel_relaxed(val, priv->base + SATA_PORT_PHYCTL1);
  84. val = readl_relaxed(priv->base + SATA_PORT_PHYCTL2);
  85. val &= ~PREEMPH_MASK;
  86. val |= PREEMPH_GEN3 << PREEMPH_GEN3_SHIFT |
  87. PREEMPH_GEN2 << PREEMPH_GEN2_SHIFT |
  88. PREEMPH_GEN1 << PREEMPH_GEN1_SHIFT;
  89. writel_relaxed(val, priv->base + SATA_PORT_PHYCTL2);
  90. /* ensure PHYCTRL setting takes effect */
  91. val = readl_relaxed(priv->base + SATA_PORT_PHYCTL);
  92. val &= ~SPEED_MODE_MASK;
  93. val |= SPEED_MODE_GEN1 << HALF_RATE_SHIFT |
  94. SPEED_MODE_GEN1 << PHY_CONFIG_SHIFT |
  95. SPEED_MODE_GEN1 << GEN2_EN_SHIFT | SPEED_CTRL;
  96. writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
  97. msleep(20);
  98. val &= ~SPEED_MODE_MASK;
  99. val |= SPEED_MODE_GEN3 << HALF_RATE_SHIFT |
  100. SPEED_MODE_GEN3 << PHY_CONFIG_SHIFT |
  101. SPEED_MODE_GEN3 << GEN2_EN_SHIFT | SPEED_CTRL;
  102. writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
  103. val &= ~(SPEED_MODE_MASK | SPEED_CTRL);
  104. val |= SPEED_MODE_GEN2 << HALF_RATE_SHIFT |
  105. SPEED_MODE_GEN2 << PHY_CONFIG_SHIFT |
  106. SPEED_MODE_GEN2 << GEN2_EN_SHIFT;
  107. writel_relaxed(val, priv->base + SATA_PORT_PHYCTL);
  108. return 0;
  109. }
  110. static const struct phy_ops hix5hd2_sata_phy_ops = {
  111. .init = hix5hd2_sata_phy_init,
  112. .owner = THIS_MODULE,
  113. };
  114. static int hix5hd2_sata_phy_probe(struct platform_device *pdev)
  115. {
  116. struct phy_provider *phy_provider;
  117. struct device *dev = &pdev->dev;
  118. struct resource *res;
  119. struct phy *phy;
  120. struct hix5hd2_priv *priv;
  121. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  122. if (!priv)
  123. return -ENOMEM;
  124. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  125. if (!res)
  126. return -EINVAL;
  127. priv->base = devm_ioremap(dev, res->start, resource_size(res));
  128. if (!priv->base)
  129. return -ENOMEM;
  130. priv->peri_ctrl = syscon_regmap_lookup_by_phandle(dev->of_node,
  131. "hisilicon,peripheral-syscon");
  132. if (IS_ERR(priv->peri_ctrl))
  133. priv->peri_ctrl = NULL;
  134. phy = devm_phy_create(dev, NULL, &hix5hd2_sata_phy_ops);
  135. if (IS_ERR(phy)) {
  136. dev_err(dev, "failed to create PHY\n");
  137. return PTR_ERR(phy);
  138. }
  139. phy_set_drvdata(phy, priv);
  140. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  141. return PTR_ERR_OR_ZERO(phy_provider);
  142. }
  143. static const struct of_device_id hix5hd2_sata_phy_of_match[] = {
  144. {.compatible = "hisilicon,hix5hd2-sata-phy",},
  145. { },
  146. };
  147. MODULE_DEVICE_TABLE(of, hix5hd2_sata_phy_of_match);
  148. static struct platform_driver hix5hd2_sata_phy_driver = {
  149. .probe = hix5hd2_sata_phy_probe,
  150. .driver = {
  151. .name = "hix5hd2-sata-phy",
  152. .of_match_table = hix5hd2_sata_phy_of_match,
  153. }
  154. };
  155. module_platform_driver(hix5hd2_sata_phy_driver);
  156. MODULE_AUTHOR("Jiancheng Xue <[email protected]>");
  157. MODULE_DESCRIPTION("HISILICON HIX5HD2 SATA PHY driver");
  158. MODULE_ALIAS("platform:hix5hd2-sata-phy");
  159. MODULE_LICENSE("GPL v2");