pcie-qcom-ep.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Qualcomm PCIe Endpoint controller driver
  4. *
  5. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  6. * Author: Siddartha Mohanadoss <[email protected]
  7. *
  8. * Copyright (c) 2021, Linaro Ltd.
  9. * Author: Manivannan Sadhasivam <[email protected]
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/debugfs.h>
  13. #include <linux/delay.h>
  14. #include <linux/gpio/consumer.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/phy/phy.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm_domain.h>
  19. #include <linux/regmap.h>
  20. #include <linux/reset.h>
  21. #include <linux/module.h>
  22. #include "pcie-designware.h"
  23. /* PARF registers */
  24. #define PARF_SYS_CTRL 0x00
  25. #define PARF_DB_CTRL 0x10
  26. #define PARF_PM_CTRL 0x20
  27. #define PARF_MHI_CLOCK_RESET_CTRL 0x174
  28. #define PARF_MHI_BASE_ADDR_LOWER 0x178
  29. #define PARF_MHI_BASE_ADDR_UPPER 0x17c
  30. #define PARF_DEBUG_INT_EN 0x190
  31. #define PARF_AXI_MSTR_RD_HALT_NO_WRITES 0x1a4
  32. #define PARF_AXI_MSTR_WR_ADDR_HALT 0x1a8
  33. #define PARF_Q2A_FLUSH 0x1ac
  34. #define PARF_LTSSM 0x1b0
  35. #define PARF_CFG_BITS 0x210
  36. #define PARF_INT_ALL_STATUS 0x224
  37. #define PARF_INT_ALL_CLEAR 0x228
  38. #define PARF_INT_ALL_MASK 0x22c
  39. #define PARF_SLV_ADDR_MSB_CTRL 0x2c0
  40. #define PARF_DBI_BASE_ADDR 0x350
  41. #define PARF_DBI_BASE_ADDR_HI 0x354
  42. #define PARF_SLV_ADDR_SPACE_SIZE 0x358
  43. #define PARF_SLV_ADDR_SPACE_SIZE_HI 0x35c
  44. #define PARF_ATU_BASE_ADDR 0x634
  45. #define PARF_ATU_BASE_ADDR_HI 0x638
  46. #define PARF_SRIS_MODE 0x644
  47. #define PARF_DEBUG_CNT_PM_LINKST_IN_L2 0xc04
  48. #define PARF_DEBUG_CNT_PM_LINKST_IN_L1 0xc0c
  49. #define PARF_DEBUG_CNT_PM_LINKST_IN_L0S 0xc10
  50. #define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1 0xc84
  51. #define PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2 0xc88
  52. #define PARF_DEVICE_TYPE 0x1000
  53. #define PARF_BDF_TO_SID_CFG 0x2c00
  54. /* PARF_INT_ALL_{STATUS/CLEAR/MASK} register fields */
  55. #define PARF_INT_ALL_LINK_DOWN BIT(1)
  56. #define PARF_INT_ALL_BME BIT(2)
  57. #define PARF_INT_ALL_PM_TURNOFF BIT(3)
  58. #define PARF_INT_ALL_DEBUG BIT(4)
  59. #define PARF_INT_ALL_LTR BIT(5)
  60. #define PARF_INT_ALL_MHI_Q6 BIT(6)
  61. #define PARF_INT_ALL_MHI_A7 BIT(7)
  62. #define PARF_INT_ALL_DSTATE_CHANGE BIT(8)
  63. #define PARF_INT_ALL_L1SUB_TIMEOUT BIT(9)
  64. #define PARF_INT_ALL_MMIO_WRITE BIT(10)
  65. #define PARF_INT_ALL_CFG_WRITE BIT(11)
  66. #define PARF_INT_ALL_BRIDGE_FLUSH_N BIT(12)
  67. #define PARF_INT_ALL_LINK_UP BIT(13)
  68. #define PARF_INT_ALL_AER_LEGACY BIT(14)
  69. #define PARF_INT_ALL_PLS_ERR BIT(15)
  70. #define PARF_INT_ALL_PME_LEGACY BIT(16)
  71. #define PARF_INT_ALL_PLS_PME BIT(17)
  72. /* PARF_BDF_TO_SID_CFG register fields */
  73. #define PARF_BDF_TO_SID_BYPASS BIT(0)
  74. /* PARF_DEBUG_INT_EN register fields */
  75. #define PARF_DEBUG_INT_PM_DSTATE_CHANGE BIT(1)
  76. #define PARF_DEBUG_INT_CFG_BUS_MASTER_EN BIT(2)
  77. #define PARF_DEBUG_INT_RADM_PM_TURNOFF BIT(3)
  78. /* PARF_DEVICE_TYPE register fields */
  79. #define PARF_DEVICE_TYPE_EP 0x0
  80. /* PARF_PM_CTRL register fields */
  81. #define PARF_PM_CTRL_REQ_EXIT_L1 BIT(1)
  82. #define PARF_PM_CTRL_READY_ENTR_L23 BIT(2)
  83. #define PARF_PM_CTRL_REQ_NOT_ENTR_L1 BIT(5)
  84. /* PARF_MHI_CLOCK_RESET_CTRL fields */
  85. #define PARF_MSTR_AXI_CLK_EN BIT(1)
  86. /* PARF_AXI_MSTR_RD_HALT_NO_WRITES register fields */
  87. #define PARF_AXI_MSTR_RD_HALT_NO_WRITE_EN BIT(0)
  88. /* PARF_AXI_MSTR_WR_ADDR_HALT register fields */
  89. #define PARF_AXI_MSTR_WR_ADDR_HALT_EN BIT(31)
  90. /* PARF_Q2A_FLUSH register fields */
  91. #define PARF_Q2A_FLUSH_EN BIT(16)
  92. /* PARF_SYS_CTRL register fields */
  93. #define PARF_SYS_CTRL_AUX_PWR_DET BIT(4)
  94. #define PARF_SYS_CTRL_CORE_CLK_CGC_DIS BIT(6)
  95. #define PARF_SYS_CTRL_MSTR_ACLK_CGC_DIS BIT(10)
  96. #define PARF_SYS_CTRL_SLV_DBI_WAKE_DISABLE BIT(11)
  97. /* PARF_DB_CTRL register fields */
  98. #define PARF_DB_CTRL_INSR_DBNCR_BLOCK BIT(0)
  99. #define PARF_DB_CTRL_RMVL_DBNCR_BLOCK BIT(1)
  100. #define PARF_DB_CTRL_DBI_WKP_BLOCK BIT(4)
  101. #define PARF_DB_CTRL_SLV_WKP_BLOCK BIT(5)
  102. #define PARF_DB_CTRL_MST_WKP_BLOCK BIT(6)
  103. /* PARF_CFG_BITS register fields */
  104. #define PARF_CFG_BITS_REQ_EXIT_L1SS_MSI_LTR_EN BIT(1)
  105. /* ELBI registers */
  106. #define ELBI_SYS_STTS 0x08
  107. #define ELBI_CS2_ENABLE 0xa4
  108. /* DBI registers */
  109. #define DBI_CON_STATUS 0x44
  110. /* DBI register fields */
  111. #define DBI_CON_STATUS_POWER_STATE_MASK GENMASK(1, 0)
  112. #define XMLH_LINK_UP 0x400
  113. #define CORE_RESET_TIME_US_MIN 1000
  114. #define CORE_RESET_TIME_US_MAX 1005
  115. #define WAKE_DELAY_US 2000 /* 2 ms */
  116. #define to_pcie_ep(x) dev_get_drvdata((x)->dev)
  117. enum qcom_pcie_ep_link_status {
  118. QCOM_PCIE_EP_LINK_DISABLED,
  119. QCOM_PCIE_EP_LINK_ENABLED,
  120. QCOM_PCIE_EP_LINK_UP,
  121. QCOM_PCIE_EP_LINK_DOWN,
  122. };
  123. /**
  124. * struct qcom_pcie_ep - Qualcomm PCIe Endpoint Controller
  125. * @pci: Designware PCIe controller struct
  126. * @parf: Qualcomm PCIe specific PARF register base
  127. * @elbi: Designware PCIe specific ELBI register base
  128. * @mmio: MMIO register base
  129. * @perst_map: PERST regmap
  130. * @mmio_res: MMIO region resource
  131. * @core_reset: PCIe Endpoint core reset
  132. * @reset: PERST# GPIO
  133. * @wake: WAKE# GPIO
  134. * @phy: PHY controller block
  135. * @debugfs: PCIe Endpoint Debugfs directory
  136. * @clks: PCIe clocks
  137. * @num_clks: PCIe clocks count
  138. * @perst_en: Flag for PERST enable
  139. * @perst_sep_en: Flag for PERST separation enable
  140. * @link_status: PCIe Link status
  141. * @global_irq: Qualcomm PCIe specific Global IRQ
  142. * @perst_irq: PERST# IRQ
  143. */
  144. struct qcom_pcie_ep {
  145. struct dw_pcie pci;
  146. void __iomem *parf;
  147. void __iomem *elbi;
  148. void __iomem *mmio;
  149. struct regmap *perst_map;
  150. struct resource *mmio_res;
  151. struct reset_control *core_reset;
  152. struct gpio_desc *reset;
  153. struct gpio_desc *wake;
  154. struct phy *phy;
  155. struct dentry *debugfs;
  156. struct clk_bulk_data *clks;
  157. int num_clks;
  158. u32 perst_en;
  159. u32 perst_sep_en;
  160. enum qcom_pcie_ep_link_status link_status;
  161. int global_irq;
  162. int perst_irq;
  163. };
  164. static int qcom_pcie_ep_core_reset(struct qcom_pcie_ep *pcie_ep)
  165. {
  166. struct dw_pcie *pci = &pcie_ep->pci;
  167. struct device *dev = pci->dev;
  168. int ret;
  169. ret = reset_control_assert(pcie_ep->core_reset);
  170. if (ret) {
  171. dev_err(dev, "Cannot assert core reset\n");
  172. return ret;
  173. }
  174. usleep_range(CORE_RESET_TIME_US_MIN, CORE_RESET_TIME_US_MAX);
  175. ret = reset_control_deassert(pcie_ep->core_reset);
  176. if (ret) {
  177. dev_err(dev, "Cannot de-assert core reset\n");
  178. return ret;
  179. }
  180. usleep_range(CORE_RESET_TIME_US_MIN, CORE_RESET_TIME_US_MAX);
  181. return 0;
  182. }
  183. /*
  184. * Delatch PERST_EN and PERST_SEPARATION_ENABLE with TCSR to avoid
  185. * device reset during host reboot and hibernation. The driver is
  186. * expected to handle this situation.
  187. */
  188. static void qcom_pcie_ep_configure_tcsr(struct qcom_pcie_ep *pcie_ep)
  189. {
  190. if (pcie_ep->perst_map) {
  191. regmap_write(pcie_ep->perst_map, pcie_ep->perst_en, 0);
  192. regmap_write(pcie_ep->perst_map, pcie_ep->perst_sep_en, 0);
  193. }
  194. }
  195. static int qcom_pcie_dw_link_up(struct dw_pcie *pci)
  196. {
  197. struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
  198. u32 reg;
  199. reg = readl_relaxed(pcie_ep->elbi + ELBI_SYS_STTS);
  200. return reg & XMLH_LINK_UP;
  201. }
  202. static int qcom_pcie_dw_start_link(struct dw_pcie *pci)
  203. {
  204. struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
  205. enable_irq(pcie_ep->perst_irq);
  206. return 0;
  207. }
  208. static void qcom_pcie_dw_stop_link(struct dw_pcie *pci)
  209. {
  210. struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
  211. disable_irq(pcie_ep->perst_irq);
  212. }
  213. static void qcom_pcie_dw_write_dbi2(struct dw_pcie *pci, void __iomem *base,
  214. u32 reg, size_t size, u32 val)
  215. {
  216. struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
  217. int ret;
  218. writel(1, pcie_ep->elbi + ELBI_CS2_ENABLE);
  219. ret = dw_pcie_write(pci->dbi_base2 + reg, size, val);
  220. if (ret)
  221. dev_err(pci->dev, "Failed to write DBI2 register (0x%x): %d\n", reg, ret);
  222. writel(0, pcie_ep->elbi + ELBI_CS2_ENABLE);
  223. }
  224. static int qcom_pcie_enable_resources(struct qcom_pcie_ep *pcie_ep)
  225. {
  226. int ret;
  227. ret = clk_bulk_prepare_enable(pcie_ep->num_clks, pcie_ep->clks);
  228. if (ret)
  229. return ret;
  230. ret = qcom_pcie_ep_core_reset(pcie_ep);
  231. if (ret)
  232. goto err_disable_clk;
  233. ret = phy_init(pcie_ep->phy);
  234. if (ret)
  235. goto err_disable_clk;
  236. ret = phy_power_on(pcie_ep->phy);
  237. if (ret)
  238. goto err_phy_exit;
  239. return 0;
  240. err_phy_exit:
  241. phy_exit(pcie_ep->phy);
  242. err_disable_clk:
  243. clk_bulk_disable_unprepare(pcie_ep->num_clks, pcie_ep->clks);
  244. return ret;
  245. }
  246. static void qcom_pcie_disable_resources(struct qcom_pcie_ep *pcie_ep)
  247. {
  248. phy_power_off(pcie_ep->phy);
  249. phy_exit(pcie_ep->phy);
  250. clk_bulk_disable_unprepare(pcie_ep->num_clks, pcie_ep->clks);
  251. }
  252. static int qcom_pcie_perst_deassert(struct dw_pcie *pci)
  253. {
  254. struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
  255. struct device *dev = pci->dev;
  256. u32 val, offset;
  257. int ret;
  258. ret = qcom_pcie_enable_resources(pcie_ep);
  259. if (ret) {
  260. dev_err(dev, "Failed to enable resources: %d\n", ret);
  261. return ret;
  262. }
  263. /* Assert WAKE# to RC to indicate device is ready */
  264. gpiod_set_value_cansleep(pcie_ep->wake, 1);
  265. usleep_range(WAKE_DELAY_US, WAKE_DELAY_US + 500);
  266. gpiod_set_value_cansleep(pcie_ep->wake, 0);
  267. qcom_pcie_ep_configure_tcsr(pcie_ep);
  268. /* Disable BDF to SID mapping */
  269. val = readl_relaxed(pcie_ep->parf + PARF_BDF_TO_SID_CFG);
  270. val |= PARF_BDF_TO_SID_BYPASS;
  271. writel_relaxed(val, pcie_ep->parf + PARF_BDF_TO_SID_CFG);
  272. /* Enable debug IRQ */
  273. val = readl_relaxed(pcie_ep->parf + PARF_DEBUG_INT_EN);
  274. val |= PARF_DEBUG_INT_RADM_PM_TURNOFF |
  275. PARF_DEBUG_INT_CFG_BUS_MASTER_EN |
  276. PARF_DEBUG_INT_PM_DSTATE_CHANGE;
  277. writel_relaxed(val, pcie_ep->parf + PARF_DEBUG_INT_EN);
  278. /* Configure PCIe to endpoint mode */
  279. writel_relaxed(PARF_DEVICE_TYPE_EP, pcie_ep->parf + PARF_DEVICE_TYPE);
  280. /* Allow entering L1 state */
  281. val = readl_relaxed(pcie_ep->parf + PARF_PM_CTRL);
  282. val &= ~PARF_PM_CTRL_REQ_NOT_ENTR_L1;
  283. writel_relaxed(val, pcie_ep->parf + PARF_PM_CTRL);
  284. /* Read halts write */
  285. val = readl_relaxed(pcie_ep->parf + PARF_AXI_MSTR_RD_HALT_NO_WRITES);
  286. val &= ~PARF_AXI_MSTR_RD_HALT_NO_WRITE_EN;
  287. writel_relaxed(val, pcie_ep->parf + PARF_AXI_MSTR_RD_HALT_NO_WRITES);
  288. /* Write after write halt */
  289. val = readl_relaxed(pcie_ep->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
  290. val |= PARF_AXI_MSTR_WR_ADDR_HALT_EN;
  291. writel_relaxed(val, pcie_ep->parf + PARF_AXI_MSTR_WR_ADDR_HALT);
  292. /* Q2A flush disable */
  293. val = readl_relaxed(pcie_ep->parf + PARF_Q2A_FLUSH);
  294. val &= ~PARF_Q2A_FLUSH_EN;
  295. writel_relaxed(val, pcie_ep->parf + PARF_Q2A_FLUSH);
  296. /*
  297. * Disable Master AXI clock during idle. Do not allow DBI access
  298. * to take the core out of L1. Disable core clock gating that
  299. * gates PIPE clock from propagating to core clock. Report to the
  300. * host that Vaux is present.
  301. */
  302. val = readl_relaxed(pcie_ep->parf + PARF_SYS_CTRL);
  303. val &= ~PARF_SYS_CTRL_MSTR_ACLK_CGC_DIS;
  304. val |= PARF_SYS_CTRL_SLV_DBI_WAKE_DISABLE |
  305. PARF_SYS_CTRL_CORE_CLK_CGC_DIS |
  306. PARF_SYS_CTRL_AUX_PWR_DET;
  307. writel_relaxed(val, pcie_ep->parf + PARF_SYS_CTRL);
  308. /* Disable the debouncers */
  309. val = readl_relaxed(pcie_ep->parf + PARF_DB_CTRL);
  310. val |= PARF_DB_CTRL_INSR_DBNCR_BLOCK | PARF_DB_CTRL_RMVL_DBNCR_BLOCK |
  311. PARF_DB_CTRL_DBI_WKP_BLOCK | PARF_DB_CTRL_SLV_WKP_BLOCK |
  312. PARF_DB_CTRL_MST_WKP_BLOCK;
  313. writel_relaxed(val, pcie_ep->parf + PARF_DB_CTRL);
  314. /* Request to exit from L1SS for MSI and LTR MSG */
  315. val = readl_relaxed(pcie_ep->parf + PARF_CFG_BITS);
  316. val |= PARF_CFG_BITS_REQ_EXIT_L1SS_MSI_LTR_EN;
  317. writel_relaxed(val, pcie_ep->parf + PARF_CFG_BITS);
  318. dw_pcie_dbi_ro_wr_en(pci);
  319. /* Set the L0s Exit Latency to 2us-4us = 0x6 */
  320. offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
  321. val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
  322. val &= ~PCI_EXP_LNKCAP_L0SEL;
  323. val |= FIELD_PREP(PCI_EXP_LNKCAP_L0SEL, 0x6);
  324. dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, val);
  325. /* Set the L1 Exit Latency to be 32us-64 us = 0x6 */
  326. offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
  327. val = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
  328. val &= ~PCI_EXP_LNKCAP_L1EL;
  329. val |= FIELD_PREP(PCI_EXP_LNKCAP_L1EL, 0x6);
  330. dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, val);
  331. dw_pcie_dbi_ro_wr_dis(pci);
  332. writel_relaxed(0, pcie_ep->parf + PARF_INT_ALL_MASK);
  333. val = PARF_INT_ALL_LINK_DOWN | PARF_INT_ALL_BME |
  334. PARF_INT_ALL_PM_TURNOFF | PARF_INT_ALL_DSTATE_CHANGE |
  335. PARF_INT_ALL_LINK_UP;
  336. writel_relaxed(val, pcie_ep->parf + PARF_INT_ALL_MASK);
  337. ret = dw_pcie_ep_init_complete(&pcie_ep->pci.ep);
  338. if (ret) {
  339. dev_err(dev, "Failed to complete initialization: %d\n", ret);
  340. goto err_disable_resources;
  341. }
  342. /*
  343. * The physical address of the MMIO region which is exposed as the BAR
  344. * should be written to MHI BASE registers.
  345. */
  346. writel_relaxed(pcie_ep->mmio_res->start,
  347. pcie_ep->parf + PARF_MHI_BASE_ADDR_LOWER);
  348. writel_relaxed(0, pcie_ep->parf + PARF_MHI_BASE_ADDR_UPPER);
  349. /* Gate Master AXI clock to MHI bus during L1SS */
  350. val = readl_relaxed(pcie_ep->parf + PARF_MHI_CLOCK_RESET_CTRL);
  351. val &= ~PARF_MSTR_AXI_CLK_EN;
  352. writel_relaxed(val, pcie_ep->parf + PARF_MHI_CLOCK_RESET_CTRL);
  353. dw_pcie_ep_init_notify(&pcie_ep->pci.ep);
  354. /* Enable LTSSM */
  355. val = readl_relaxed(pcie_ep->parf + PARF_LTSSM);
  356. val |= BIT(8);
  357. writel_relaxed(val, pcie_ep->parf + PARF_LTSSM);
  358. return 0;
  359. err_disable_resources:
  360. qcom_pcie_disable_resources(pcie_ep);
  361. return ret;
  362. }
  363. static void qcom_pcie_perst_assert(struct dw_pcie *pci)
  364. {
  365. struct qcom_pcie_ep *pcie_ep = to_pcie_ep(pci);
  366. struct device *dev = pci->dev;
  367. if (pcie_ep->link_status == QCOM_PCIE_EP_LINK_DISABLED) {
  368. dev_dbg(dev, "Link is already disabled\n");
  369. return;
  370. }
  371. qcom_pcie_disable_resources(pcie_ep);
  372. pcie_ep->link_status = QCOM_PCIE_EP_LINK_DISABLED;
  373. }
  374. /* Common DWC controller ops */
  375. static const struct dw_pcie_ops pci_ops = {
  376. .link_up = qcom_pcie_dw_link_up,
  377. .start_link = qcom_pcie_dw_start_link,
  378. .stop_link = qcom_pcie_dw_stop_link,
  379. .write_dbi2 = qcom_pcie_dw_write_dbi2,
  380. };
  381. static int qcom_pcie_ep_get_io_resources(struct platform_device *pdev,
  382. struct qcom_pcie_ep *pcie_ep)
  383. {
  384. struct device *dev = &pdev->dev;
  385. struct dw_pcie *pci = &pcie_ep->pci;
  386. struct device_node *syscon;
  387. struct resource *res;
  388. int ret;
  389. pcie_ep->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
  390. if (IS_ERR(pcie_ep->parf))
  391. return PTR_ERR(pcie_ep->parf);
  392. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
  393. pci->dbi_base = devm_pci_remap_cfg_resource(dev, res);
  394. if (IS_ERR(pci->dbi_base))
  395. return PTR_ERR(pci->dbi_base);
  396. pci->dbi_base2 = pci->dbi_base;
  397. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "elbi");
  398. pcie_ep->elbi = devm_pci_remap_cfg_resource(dev, res);
  399. if (IS_ERR(pcie_ep->elbi))
  400. return PTR_ERR(pcie_ep->elbi);
  401. pcie_ep->mmio_res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  402. "mmio");
  403. if (!pcie_ep->mmio_res) {
  404. dev_err(dev, "Failed to get mmio resource\n");
  405. return -EINVAL;
  406. }
  407. pcie_ep->mmio = devm_pci_remap_cfg_resource(dev, pcie_ep->mmio_res);
  408. if (IS_ERR(pcie_ep->mmio))
  409. return PTR_ERR(pcie_ep->mmio);
  410. syscon = of_parse_phandle(dev->of_node, "qcom,perst-regs", 0);
  411. if (!syscon) {
  412. dev_dbg(dev, "PERST separation not available\n");
  413. return 0;
  414. }
  415. pcie_ep->perst_map = syscon_node_to_regmap(syscon);
  416. of_node_put(syscon);
  417. if (IS_ERR(pcie_ep->perst_map))
  418. return PTR_ERR(pcie_ep->perst_map);
  419. ret = of_property_read_u32_index(dev->of_node, "qcom,perst-regs",
  420. 1, &pcie_ep->perst_en);
  421. if (ret < 0) {
  422. dev_err(dev, "No Perst Enable offset in syscon\n");
  423. return ret;
  424. }
  425. ret = of_property_read_u32_index(dev->of_node, "qcom,perst-regs",
  426. 2, &pcie_ep->perst_sep_en);
  427. if (ret < 0) {
  428. dev_err(dev, "No Perst Separation Enable offset in syscon\n");
  429. return ret;
  430. }
  431. return 0;
  432. }
  433. static int qcom_pcie_ep_get_resources(struct platform_device *pdev,
  434. struct qcom_pcie_ep *pcie_ep)
  435. {
  436. struct device *dev = &pdev->dev;
  437. int ret;
  438. ret = qcom_pcie_ep_get_io_resources(pdev, pcie_ep);
  439. if (ret) {
  440. dev_err(dev, "Failed to get io resources %d\n", ret);
  441. return ret;
  442. }
  443. pcie_ep->num_clks = devm_clk_bulk_get_all(dev, &pcie_ep->clks);
  444. if (pcie_ep->num_clks < 0) {
  445. dev_err(dev, "Failed to get clocks\n");
  446. return pcie_ep->num_clks;
  447. }
  448. pcie_ep->core_reset = devm_reset_control_get_exclusive(dev, "core");
  449. if (IS_ERR(pcie_ep->core_reset))
  450. return PTR_ERR(pcie_ep->core_reset);
  451. pcie_ep->reset = devm_gpiod_get(dev, "reset", GPIOD_IN);
  452. if (IS_ERR(pcie_ep->reset))
  453. return PTR_ERR(pcie_ep->reset);
  454. pcie_ep->wake = devm_gpiod_get_optional(dev, "wake", GPIOD_OUT_LOW);
  455. if (IS_ERR(pcie_ep->wake))
  456. return PTR_ERR(pcie_ep->wake);
  457. pcie_ep->phy = devm_phy_optional_get(dev, "pciephy");
  458. if (IS_ERR(pcie_ep->phy))
  459. ret = PTR_ERR(pcie_ep->phy);
  460. return ret;
  461. }
  462. /* TODO: Notify clients about PCIe state change */
  463. static irqreturn_t qcom_pcie_ep_global_irq_thread(int irq, void *data)
  464. {
  465. struct qcom_pcie_ep *pcie_ep = data;
  466. struct dw_pcie *pci = &pcie_ep->pci;
  467. struct device *dev = pci->dev;
  468. u32 status = readl_relaxed(pcie_ep->parf + PARF_INT_ALL_STATUS);
  469. u32 mask = readl_relaxed(pcie_ep->parf + PARF_INT_ALL_MASK);
  470. u32 dstate, val;
  471. writel_relaxed(status, pcie_ep->parf + PARF_INT_ALL_CLEAR);
  472. status &= mask;
  473. if (FIELD_GET(PARF_INT_ALL_LINK_DOWN, status)) {
  474. dev_dbg(dev, "Received Linkdown event\n");
  475. pcie_ep->link_status = QCOM_PCIE_EP_LINK_DOWN;
  476. } else if (FIELD_GET(PARF_INT_ALL_BME, status)) {
  477. dev_dbg(dev, "Received BME event. Link is enabled!\n");
  478. pcie_ep->link_status = QCOM_PCIE_EP_LINK_ENABLED;
  479. } else if (FIELD_GET(PARF_INT_ALL_PM_TURNOFF, status)) {
  480. dev_dbg(dev, "Received PM Turn-off event! Entering L23\n");
  481. val = readl_relaxed(pcie_ep->parf + PARF_PM_CTRL);
  482. val |= PARF_PM_CTRL_READY_ENTR_L23;
  483. writel_relaxed(val, pcie_ep->parf + PARF_PM_CTRL);
  484. } else if (FIELD_GET(PARF_INT_ALL_DSTATE_CHANGE, status)) {
  485. dstate = dw_pcie_readl_dbi(pci, DBI_CON_STATUS) &
  486. DBI_CON_STATUS_POWER_STATE_MASK;
  487. dev_dbg(dev, "Received D%d state event\n", dstate);
  488. if (dstate == 3) {
  489. val = readl_relaxed(pcie_ep->parf + PARF_PM_CTRL);
  490. val |= PARF_PM_CTRL_REQ_EXIT_L1;
  491. writel_relaxed(val, pcie_ep->parf + PARF_PM_CTRL);
  492. }
  493. } else if (FIELD_GET(PARF_INT_ALL_LINK_UP, status)) {
  494. dev_dbg(dev, "Received Linkup event. Enumeration complete!\n");
  495. dw_pcie_ep_linkup(&pci->ep);
  496. pcie_ep->link_status = QCOM_PCIE_EP_LINK_UP;
  497. } else {
  498. dev_dbg(dev, "Received unknown event: %d\n", status);
  499. }
  500. return IRQ_HANDLED;
  501. }
  502. static irqreturn_t qcom_pcie_ep_perst_irq_thread(int irq, void *data)
  503. {
  504. struct qcom_pcie_ep *pcie_ep = data;
  505. struct dw_pcie *pci = &pcie_ep->pci;
  506. struct device *dev = pci->dev;
  507. u32 perst;
  508. perst = gpiod_get_value(pcie_ep->reset);
  509. if (perst) {
  510. dev_dbg(dev, "PERST asserted by host. Shutting down the PCIe link!\n");
  511. qcom_pcie_perst_assert(pci);
  512. } else {
  513. dev_dbg(dev, "PERST de-asserted by host. Starting link training!\n");
  514. qcom_pcie_perst_deassert(pci);
  515. }
  516. irq_set_irq_type(gpiod_to_irq(pcie_ep->reset),
  517. (perst ? IRQF_TRIGGER_HIGH : IRQF_TRIGGER_LOW));
  518. return IRQ_HANDLED;
  519. }
  520. static int qcom_pcie_ep_enable_irq_resources(struct platform_device *pdev,
  521. struct qcom_pcie_ep *pcie_ep)
  522. {
  523. int ret;
  524. pcie_ep->global_irq = platform_get_irq_byname(pdev, "global");
  525. if (pcie_ep->global_irq < 0)
  526. return pcie_ep->global_irq;
  527. ret = devm_request_threaded_irq(&pdev->dev, pcie_ep->global_irq, NULL,
  528. qcom_pcie_ep_global_irq_thread,
  529. IRQF_ONESHOT,
  530. "global_irq", pcie_ep);
  531. if (ret) {
  532. dev_err(&pdev->dev, "Failed to request Global IRQ\n");
  533. return ret;
  534. }
  535. pcie_ep->perst_irq = gpiod_to_irq(pcie_ep->reset);
  536. irq_set_status_flags(pcie_ep->perst_irq, IRQ_NOAUTOEN);
  537. ret = devm_request_threaded_irq(&pdev->dev, pcie_ep->perst_irq, NULL,
  538. qcom_pcie_ep_perst_irq_thread,
  539. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  540. "perst_irq", pcie_ep);
  541. if (ret) {
  542. dev_err(&pdev->dev, "Failed to request PERST IRQ\n");
  543. disable_irq(pcie_ep->global_irq);
  544. return ret;
  545. }
  546. return 0;
  547. }
  548. static int qcom_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
  549. enum pci_epc_irq_type type, u16 interrupt_num)
  550. {
  551. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  552. switch (type) {
  553. case PCI_EPC_IRQ_LEGACY:
  554. return dw_pcie_ep_raise_legacy_irq(ep, func_no);
  555. case PCI_EPC_IRQ_MSI:
  556. return dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
  557. default:
  558. dev_err(pci->dev, "Unknown IRQ type\n");
  559. return -EINVAL;
  560. }
  561. }
  562. static int qcom_pcie_ep_link_transition_count(struct seq_file *s, void *data)
  563. {
  564. struct qcom_pcie_ep *pcie_ep = (struct qcom_pcie_ep *)
  565. dev_get_drvdata(s->private);
  566. seq_printf(s, "L0s transition count: %u\n",
  567. readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_PM_LINKST_IN_L0S));
  568. seq_printf(s, "L1 transition count: %u\n",
  569. readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_PM_LINKST_IN_L1));
  570. seq_printf(s, "L1.1 transition count: %u\n",
  571. readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1));
  572. seq_printf(s, "L1.2 transition count: %u\n",
  573. readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2));
  574. seq_printf(s, "L2 transition count: %u\n",
  575. readl_relaxed(pcie_ep->mmio + PARF_DEBUG_CNT_PM_LINKST_IN_L2));
  576. return 0;
  577. }
  578. static void qcom_pcie_ep_init_debugfs(struct qcom_pcie_ep *pcie_ep)
  579. {
  580. struct dw_pcie *pci = &pcie_ep->pci;
  581. debugfs_create_devm_seqfile(pci->dev, "link_transition_count", pcie_ep->debugfs,
  582. qcom_pcie_ep_link_transition_count);
  583. }
  584. static const struct pci_epc_features qcom_pcie_epc_features = {
  585. .linkup_notifier = true,
  586. .core_init_notifier = true,
  587. .msi_capable = true,
  588. .msix_capable = false,
  589. };
  590. static const struct pci_epc_features *
  591. qcom_pcie_epc_get_features(struct dw_pcie_ep *pci_ep)
  592. {
  593. return &qcom_pcie_epc_features;
  594. }
  595. static void qcom_pcie_ep_init(struct dw_pcie_ep *ep)
  596. {
  597. struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
  598. enum pci_barno bar;
  599. for (bar = BAR_0; bar <= BAR_5; bar++)
  600. dw_pcie_ep_reset_bar(pci, bar);
  601. }
  602. static const struct dw_pcie_ep_ops pci_ep_ops = {
  603. .ep_init = qcom_pcie_ep_init,
  604. .raise_irq = qcom_pcie_ep_raise_irq,
  605. .get_features = qcom_pcie_epc_get_features,
  606. };
  607. static int qcom_pcie_ep_probe(struct platform_device *pdev)
  608. {
  609. struct device *dev = &pdev->dev;
  610. struct qcom_pcie_ep *pcie_ep;
  611. char *name;
  612. int ret;
  613. pcie_ep = devm_kzalloc(dev, sizeof(*pcie_ep), GFP_KERNEL);
  614. if (!pcie_ep)
  615. return -ENOMEM;
  616. pcie_ep->pci.dev = dev;
  617. pcie_ep->pci.ops = &pci_ops;
  618. pcie_ep->pci.ep.ops = &pci_ep_ops;
  619. platform_set_drvdata(pdev, pcie_ep);
  620. ret = qcom_pcie_ep_get_resources(pdev, pcie_ep);
  621. if (ret)
  622. return ret;
  623. ret = qcom_pcie_enable_resources(pcie_ep);
  624. if (ret) {
  625. dev_err(dev, "Failed to enable resources: %d\n", ret);
  626. return ret;
  627. }
  628. ret = dw_pcie_ep_init(&pcie_ep->pci.ep);
  629. if (ret) {
  630. dev_err(dev, "Failed to initialize endpoint: %d\n", ret);
  631. goto err_disable_resources;
  632. }
  633. ret = qcom_pcie_ep_enable_irq_resources(pdev, pcie_ep);
  634. if (ret)
  635. goto err_disable_resources;
  636. name = devm_kasprintf(dev, GFP_KERNEL, "%pOFP", dev->of_node);
  637. if (!name) {
  638. ret = -ENOMEM;
  639. goto err_disable_irqs;
  640. }
  641. pcie_ep->debugfs = debugfs_create_dir(name, NULL);
  642. qcom_pcie_ep_init_debugfs(pcie_ep);
  643. return 0;
  644. err_disable_irqs:
  645. disable_irq(pcie_ep->global_irq);
  646. disable_irq(pcie_ep->perst_irq);
  647. err_disable_resources:
  648. qcom_pcie_disable_resources(pcie_ep);
  649. return ret;
  650. }
  651. static int qcom_pcie_ep_remove(struct platform_device *pdev)
  652. {
  653. struct qcom_pcie_ep *pcie_ep = platform_get_drvdata(pdev);
  654. disable_irq(pcie_ep->global_irq);
  655. disable_irq(pcie_ep->perst_irq);
  656. debugfs_remove_recursive(pcie_ep->debugfs);
  657. if (pcie_ep->link_status == QCOM_PCIE_EP_LINK_DISABLED)
  658. return 0;
  659. qcom_pcie_disable_resources(pcie_ep);
  660. return 0;
  661. }
  662. static const struct of_device_id qcom_pcie_ep_match[] = {
  663. { .compatible = "qcom,sdx55-pcie-ep", },
  664. { .compatible = "qcom,sm8450-pcie-ep", },
  665. { }
  666. };
  667. MODULE_DEVICE_TABLE(of, qcom_pcie_ep_match);
  668. static struct platform_driver qcom_pcie_ep_driver = {
  669. .probe = qcom_pcie_ep_probe,
  670. .remove = qcom_pcie_ep_remove,
  671. .driver = {
  672. .name = "qcom-pcie-ep",
  673. .of_match_table = qcom_pcie_ep_match,
  674. },
  675. };
  676. builtin_platform_driver(qcom_pcie_ep_driver);
  677. MODULE_AUTHOR("Siddartha Mohanadoss <[email protected]>");
  678. MODULE_AUTHOR("Manivannan Sadhasivam <[email protected]>");
  679. MODULE_DESCRIPTION("Qualcomm PCIe Endpoint controller driver");
  680. MODULE_LICENSE("GPL v2");