reg.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * This file is part of wlcore
  4. *
  5. * Copyright (C) 2011 Texas Instruments Inc.
  6. */
  7. #ifndef __REG_H__
  8. #define __REG_H__
  9. #define WL18XX_REGISTERS_BASE 0x00800000
  10. #define WL18XX_CODE_BASE 0x00000000
  11. #define WL18XX_DATA_BASE 0x00400000
  12. #define WL18XX_DOUBLE_BUFFER_BASE 0x00600000
  13. #define WL18XX_MCU_KEY_SEARCH_BASE 0x00700000
  14. #define WL18XX_PHY_BASE 0x00900000
  15. #define WL18XX_TOP_OCP_BASE 0x00A00000
  16. #define WL18XX_PACKET_RAM_BASE 0x00B00000
  17. #define WL18XX_HOST_BASE 0x00C00000
  18. #define WL18XX_REGISTERS_DOWN_SIZE 0x0000B000
  19. #define WL18XX_REG_BOOT_PART_START 0x00802000
  20. #define WL18XX_REG_BOOT_PART_SIZE 0x00014578
  21. #define WL18XX_PHY_INIT_MEM_ADDR 0x80926000
  22. #define WL18XX_PHY_END_MEM_ADDR 0x8093CA44
  23. #define WL18XX_PHY_INIT_MEM_SIZE \
  24. (WL18XX_PHY_END_MEM_ADDR - WL18XX_PHY_INIT_MEM_ADDR)
  25. #define WL18XX_SDIO_WSPI_BASE (WL18XX_REGISTERS_BASE)
  26. #define WL18XX_REG_CONFIG_BASE (WL18XX_REGISTERS_BASE + 0x02000)
  27. #define WL18XX_WGCM_REGS_BASE (WL18XX_REGISTERS_BASE + 0x03000)
  28. #define WL18XX_ENC_BASE (WL18XX_REGISTERS_BASE + 0x04000)
  29. #define WL18XX_INTERRUPT_BASE (WL18XX_REGISTERS_BASE + 0x05000)
  30. #define WL18XX_UART_BASE (WL18XX_REGISTERS_BASE + 0x06000)
  31. #define WL18XX_WELP_BASE (WL18XX_REGISTERS_BASE + 0x07000)
  32. #define WL18XX_TCP_CKSM_BASE (WL18XX_REGISTERS_BASE + 0x08000)
  33. #define WL18XX_FIFO_BASE (WL18XX_REGISTERS_BASE + 0x09000)
  34. #define WL18XX_OCP_BRIDGE_BASE (WL18XX_REGISTERS_BASE + 0x0A000)
  35. #define WL18XX_PMAC_RX_BASE (WL18XX_REGISTERS_BASE + 0x14800)
  36. #define WL18XX_PMAC_ACM_BASE (WL18XX_REGISTERS_BASE + 0x14C00)
  37. #define WL18XX_PMAC_TX_BASE (WL18XX_REGISTERS_BASE + 0x15000)
  38. #define WL18XX_PMAC_CSR_BASE (WL18XX_REGISTERS_BASE + 0x15400)
  39. #define WL18XX_REG_ECPU_CONTROL (WL18XX_REGISTERS_BASE + 0x02004)
  40. #define WL18XX_REG_INTERRUPT_NO_CLEAR (WL18XX_REGISTERS_BASE + 0x050E8)
  41. #define WL18XX_REG_INTERRUPT_ACK (WL18XX_REGISTERS_BASE + 0x050F0)
  42. #define WL18XX_REG_INTERRUPT_TRIG (WL18XX_REGISTERS_BASE + 0x5074)
  43. #define WL18XX_REG_INTERRUPT_TRIG_H (WL18XX_REGISTERS_BASE + 0x5078)
  44. #define WL18XX_REG_INTERRUPT_MASK (WL18XX_REGISTERS_BASE + 0x0050DC)
  45. #define WL18XX_REG_CHIP_ID_B (WL18XX_REGISTERS_BASE + 0x01542C)
  46. #define WL18XX_SLV_MEM_DATA (WL18XX_HOST_BASE + 0x0018)
  47. #define WL18XX_SLV_REG_DATA (WL18XX_HOST_BASE + 0x0008)
  48. /* Scratch Pad registers*/
  49. #define WL18XX_SCR_PAD0 (WL18XX_REGISTERS_BASE + 0x0154EC)
  50. #define WL18XX_SCR_PAD1 (WL18XX_REGISTERS_BASE + 0x0154F0)
  51. #define WL18XX_SCR_PAD2 (WL18XX_REGISTERS_BASE + 0x0154F4)
  52. #define WL18XX_SCR_PAD3 (WL18XX_REGISTERS_BASE + 0x0154F8)
  53. #define WL18XX_SCR_PAD4 (WL18XX_REGISTERS_BASE + 0x0154FC)
  54. #define WL18XX_SCR_PAD4_SET (WL18XX_REGISTERS_BASE + 0x015504)
  55. #define WL18XX_SCR_PAD4_CLR (WL18XX_REGISTERS_BASE + 0x015500)
  56. #define WL18XX_SCR_PAD5 (WL18XX_REGISTERS_BASE + 0x015508)
  57. #define WL18XX_SCR_PAD5_SET (WL18XX_REGISTERS_BASE + 0x015510)
  58. #define WL18XX_SCR_PAD5_CLR (WL18XX_REGISTERS_BASE + 0x01550C)
  59. #define WL18XX_SCR_PAD6 (WL18XX_REGISTERS_BASE + 0x015514)
  60. #define WL18XX_SCR_PAD7 (WL18XX_REGISTERS_BASE + 0x015518)
  61. #define WL18XX_SCR_PAD8 (WL18XX_REGISTERS_BASE + 0x01551C)
  62. #define WL18XX_SCR_PAD9 (WL18XX_REGISTERS_BASE + 0x015520)
  63. /* Spare registers*/
  64. #define WL18XX_SPARE_A1 (WL18XX_REGISTERS_BASE + 0x002194)
  65. #define WL18XX_SPARE_A2 (WL18XX_REGISTERS_BASE + 0x002198)
  66. #define WL18XX_SPARE_A3 (WL18XX_REGISTERS_BASE + 0x00219C)
  67. #define WL18XX_SPARE_A4 (WL18XX_REGISTERS_BASE + 0x0021A0)
  68. #define WL18XX_SPARE_A5 (WL18XX_REGISTERS_BASE + 0x0021A4)
  69. #define WL18XX_SPARE_A6 (WL18XX_REGISTERS_BASE + 0x0021A8)
  70. #define WL18XX_SPARE_A7 (WL18XX_REGISTERS_BASE + 0x0021AC)
  71. #define WL18XX_SPARE_A8 (WL18XX_REGISTERS_BASE + 0x0021B0)
  72. #define WL18XX_SPARE_B1 (WL18XX_REGISTERS_BASE + 0x015524)
  73. #define WL18XX_SPARE_B2 (WL18XX_REGISTERS_BASE + 0x015528)
  74. #define WL18XX_SPARE_B3 (WL18XX_REGISTERS_BASE + 0x01552C)
  75. #define WL18XX_SPARE_B4 (WL18XX_REGISTERS_BASE + 0x015530)
  76. #define WL18XX_SPARE_B5 (WL18XX_REGISTERS_BASE + 0x015534)
  77. #define WL18XX_SPARE_B6 (WL18XX_REGISTERS_BASE + 0x015538)
  78. #define WL18XX_SPARE_B7 (WL18XX_REGISTERS_BASE + 0x01553C)
  79. #define WL18XX_SPARE_B8 (WL18XX_REGISTERS_BASE + 0x015540)
  80. #define WL18XX_REG_COMMAND_MAILBOX_PTR (WL18XX_SCR_PAD0)
  81. #define WL18XX_REG_EVENT_MAILBOX_PTR (WL18XX_SCR_PAD1)
  82. #define WL18XX_EEPROMLESS_IND (WL18XX_SCR_PAD4)
  83. #define WL18XX_WELP_ARM_COMMAND (WL18XX_REGISTERS_BASE + 0x7100)
  84. #define WL18XX_ENABLE (WL18XX_REGISTERS_BASE + 0x01543C)
  85. #define TOP_FN0_CCCR_REG_32 (WL18XX_TOP_OCP_BASE + 0x64)
  86. /* PRCM registers */
  87. #define PLATFORM_DETECTION 0xA0E3E0
  88. #define OCS_EN 0xA02080
  89. #define PRIMARY_CLK_DETECT 0xA020A6
  90. #define PLLSH_COEX_PLL_N 0xA02384
  91. #define PLLSH_COEX_PLL_M 0xA02382
  92. #define PLLSH_COEX_PLL_SWALLOW_EN 0xA0238E
  93. #define PLLSH_WL_PLL_SEL 0xA02398
  94. #define PLLSH_WCS_PLL_N 0xA02362
  95. #define PLLSH_WCS_PLL_M 0xA02360
  96. #define PLLSH_WCS_PLL_Q_FACTOR_CFG_1 0xA02364
  97. #define PLLSH_WCS_PLL_Q_FACTOR_CFG_2 0xA02366
  98. #define PLLSH_WCS_PLL_P_FACTOR_CFG_1 0xA02368
  99. #define PLLSH_WCS_PLL_P_FACTOR_CFG_2 0xA0236A
  100. #define PLLSH_WCS_PLL_SWALLOW_EN 0xA0236C
  101. #define PLLSH_WL_PLL_EN 0xA02392
  102. #define PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK 0xFFFF
  103. #define PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK 0x007F
  104. #define PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK 0xFFFF
  105. #define PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK 0x000F
  106. #define PLLSH_WL_PLL_EN_VAL1 0x7
  107. #define PLLSH_WL_PLL_EN_VAL2 0x2
  108. #define PLLSH_COEX_PLL_SWALLOW_EN_VAL1 0x2
  109. #define PLLSH_COEX_PLL_SWALLOW_EN_VAL2 0x11
  110. #define PLLSH_WCS_PLL_SWALLOW_EN_VAL1 0x1
  111. #define PLLSH_WCS_PLL_SWALLOW_EN_VAL2 0x12
  112. #define PLLSH_WL_PLL_SEL_WCS_PLL 0x0
  113. #define PLLSH_WL_PLL_SEL_COEX_PLL 0x1
  114. #define WL18XX_REG_FUSE_DATA_1_3 0xA0260C
  115. #define WL18XX_PG_VER_MASK 0x70
  116. #define WL18XX_PG_VER_OFFSET 4
  117. #define WL18XX_ROM_VER_MASK 0x3e00
  118. #define WL18XX_ROM_VER_OFFSET 9
  119. #define WL18XX_METAL_VER_MASK 0xC
  120. #define WL18XX_METAL_VER_OFFSET 2
  121. #define WL18XX_NEW_METAL_VER_MASK 0x180
  122. #define WL18XX_NEW_METAL_VER_OFFSET 7
  123. #define WL18XX_PACKAGE_TYPE_OFFSET 13
  124. #define WL18XX_PACKAGE_TYPE_WSP 0
  125. #define WL18XX_REG_FUSE_DATA_2_3 0xA02614
  126. #define WL18XX_RDL_VER_MASK 0x1f00
  127. #define WL18XX_RDL_VER_OFFSET 8
  128. #define WL18XX_REG_FUSE_BD_ADDR_1 0xA02602
  129. #define WL18XX_REG_FUSE_BD_ADDR_2 0xA02606
  130. #define WL18XX_CMD_MBOX_ADDRESS 0xB007B4
  131. #define WL18XX_FW_STATUS_ADDR 0x50F8
  132. #define CHIP_ID_185x_PG10 (0x06030101)
  133. #define CHIP_ID_185x_PG20 (0x06030111)
  134. /*
  135. * Host Command Interrupt. Setting this bit masks
  136. * the interrupt that the host issues to inform
  137. * the FW that it has sent a command
  138. * to the Wlan hardware Command Mailbox.
  139. */
  140. #define WL18XX_INTR_TRIG_CMD BIT(28)
  141. /*
  142. * Host Event Acknowlegde Interrupt. The host
  143. * sets this bit to acknowledge that it received
  144. * the unsolicited information from the event
  145. * mailbox.
  146. */
  147. #define WL18XX_INTR_TRIG_EVENT_ACK BIT(29)
  148. /*
  149. * To boot the firmware in PLT mode we need to write this value in
  150. * SCR_PAD8 before starting.
  151. */
  152. #define WL18XX_SCR_PAD8_PLT 0xBABABEBE
  153. enum {
  154. COMPONENT_NO_SWITCH = 0x0,
  155. COMPONENT_2_WAY_SWITCH = 0x1,
  156. COMPONENT_3_WAY_SWITCH = 0x2,
  157. COMPONENT_MATCHING = 0x3,
  158. };
  159. enum {
  160. FEM_NONE = 0x0,
  161. FEM_VENDOR_1 = 0x1,
  162. FEM_VENDOR_2 = 0x2,
  163. FEM_VENDOR_3 = 0x3,
  164. };
  165. enum {
  166. BOARD_TYPE_EVB_18XX = 0,
  167. BOARD_TYPE_DVP_18XX = 1,
  168. BOARD_TYPE_HDK_18XX = 2,
  169. BOARD_TYPE_FPGA_18XX = 3,
  170. BOARD_TYPE_COM8_18XX = 4,
  171. NUM_BOARD_TYPES,
  172. };
  173. enum wl18xx_rdl_num {
  174. RDL_NONE = 0,
  175. RDL_1_HP = 1,
  176. RDL_2_SP = 2,
  177. RDL_3_HP = 3,
  178. RDL_4_SP = 4,
  179. RDL_5_SP = 0x11,
  180. RDL_6_SP = 0x12,
  181. RDL_7_SP = 0x13,
  182. RDL_8_SP = 0x14,
  183. _RDL_LAST,
  184. RDL_MAX = _RDL_LAST - 1,
  185. };
  186. /* FPGA_SPARE_1 register - used to change the PHY ATPG clock at boot time */
  187. #define WL18XX_PHY_FPGA_SPARE_1 0x8093CA40
  188. /* command to disable FDSP clock */
  189. #define MEM_FDSP_CLK_120_DISABLE 0x80000000
  190. /* command to set ATPG clock toward FDSP Code RAM rather than its own clock */
  191. #define MEM_FDSP_CODERAM_FUNC_CLK_SEL 0xC0000000
  192. /* command to re-enable FDSP clock */
  193. #define MEM_FDSP_CLK_120_ENABLE 0x40000000
  194. #endif /* __REG_H__ */