hwio.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Low-level API for mac80211 ST-Ericsson CW1200 drivers
  4. *
  5. * Copyright (c) 2010, ST-Ericsson
  6. * Author: Dmitry Tarnyagin <[email protected]>
  7. *
  8. * Based on:
  9. * ST-Ericsson UMAC CW1200 driver which is
  10. * Copyright (c) 2010, ST-Ericsson
  11. * Author: Ajitpal Singh <[email protected]>
  12. */
  13. #ifndef CW1200_HWIO_H_INCLUDED
  14. #define CW1200_HWIO_H_INCLUDED
  15. /* extern */ struct cw1200_common;
  16. #define CW1200_CUT_11_ID_STR (0x302E3830)
  17. #define CW1200_CUT_22_ID_STR1 (0x302e3132)
  18. #define CW1200_CUT_22_ID_STR2 (0x32302e30)
  19. #define CW1200_CUT_22_ID_STR3 (0x3335)
  20. #define CW1200_CUT_ID_ADDR (0xFFF17F90)
  21. #define CW1200_CUT2_ID_ADDR (0xFFF1FF90)
  22. /* Download control area */
  23. /* boot loader start address in SRAM */
  24. #define DOWNLOAD_BOOT_LOADER_OFFSET (0x00000000)
  25. /* 32K, 0x4000 to 0xDFFF */
  26. #define DOWNLOAD_FIFO_OFFSET (0x00004000)
  27. /* 32K */
  28. #define DOWNLOAD_FIFO_SIZE (0x00008000)
  29. /* 128 bytes, 0xFF80 to 0xFFFF */
  30. #define DOWNLOAD_CTRL_OFFSET (0x0000FF80)
  31. #define DOWNLOAD_CTRL_DATA_DWORDS (32-6)
  32. struct download_cntl_t {
  33. /* size of whole firmware file (including Cheksum), host init */
  34. u32 image_size;
  35. /* downloading flags */
  36. u32 flags;
  37. /* No. of bytes put into the download, init & updated by host */
  38. u32 put;
  39. /* last traced program counter, last ARM reg_pc */
  40. u32 trace_pc;
  41. /* No. of bytes read from the download, host init, device updates */
  42. u32 get;
  43. /* r0, boot losader status, host init to pending, device updates */
  44. u32 status;
  45. /* Extra debug info, r1 to r14 if status=r0=DOWNLOAD_EXCEPTION */
  46. u32 debug_data[DOWNLOAD_CTRL_DATA_DWORDS];
  47. };
  48. #define DOWNLOAD_IMAGE_SIZE_REG \
  49. (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, image_size))
  50. #define DOWNLOAD_FLAGS_REG \
  51. (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, flags))
  52. #define DOWNLOAD_PUT_REG \
  53. (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, put))
  54. #define DOWNLOAD_TRACE_PC_REG \
  55. (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, trace_pc))
  56. #define DOWNLOAD_GET_REG \
  57. (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, get))
  58. #define DOWNLOAD_STATUS_REG \
  59. (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, status))
  60. #define DOWNLOAD_DEBUG_DATA_REG \
  61. (DOWNLOAD_CTRL_OFFSET + offsetof(struct download_cntl_t, debug_data))
  62. #define DOWNLOAD_DEBUG_DATA_LEN (108)
  63. #define DOWNLOAD_BLOCK_SIZE (1024)
  64. /* For boot loader detection */
  65. #define DOWNLOAD_ARE_YOU_HERE (0x87654321)
  66. #define DOWNLOAD_I_AM_HERE (0x12345678)
  67. /* Download error code */
  68. #define DOWNLOAD_PENDING (0xFFFFFFFF)
  69. #define DOWNLOAD_SUCCESS (0)
  70. #define DOWNLOAD_EXCEPTION (1)
  71. #define DOWNLOAD_ERR_MEM_1 (2)
  72. #define DOWNLOAD_ERR_MEM_2 (3)
  73. #define DOWNLOAD_ERR_SOFTWARE (4)
  74. #define DOWNLOAD_ERR_FILE_SIZE (5)
  75. #define DOWNLOAD_ERR_CHECKSUM (6)
  76. #define DOWNLOAD_ERR_OVERFLOW (7)
  77. #define DOWNLOAD_ERR_IMAGE (8)
  78. #define DOWNLOAD_ERR_HOST (9)
  79. #define DOWNLOAD_ERR_ABORT (10)
  80. #define SYS_BASE_ADDR_SILICON (0)
  81. #define PAC_BASE_ADDRESS_SILICON (SYS_BASE_ADDR_SILICON + 0x09000000)
  82. #define PAC_SHARED_MEMORY_SILICON (PAC_BASE_ADDRESS_SILICON)
  83. #define CW1200_APB(addr) (PAC_SHARED_MEMORY_SILICON + (addr))
  84. /* Device register definitions */
  85. /* WBF - SPI Register Addresses */
  86. #define ST90TDS_ADDR_ID_BASE (0x0000)
  87. /* 16/32 bits */
  88. #define ST90TDS_CONFIG_REG_ID (0x0000)
  89. /* 16/32 bits */
  90. #define ST90TDS_CONTROL_REG_ID (0x0001)
  91. /* 16 bits, Q mode W/R */
  92. #define ST90TDS_IN_OUT_QUEUE_REG_ID (0x0002)
  93. /* 32 bits, AHB bus R/W */
  94. #define ST90TDS_AHB_DPORT_REG_ID (0x0003)
  95. /* 16/32 bits */
  96. #define ST90TDS_SRAM_BASE_ADDR_REG_ID (0x0004)
  97. /* 32 bits, APB bus R/W */
  98. #define ST90TDS_SRAM_DPORT_REG_ID (0x0005)
  99. /* 32 bits, t_settle/general */
  100. #define ST90TDS_TSET_GEN_R_W_REG_ID (0x0006)
  101. /* 16 bits, Q mode read, no length */
  102. #define ST90TDS_FRAME_OUT_REG_ID (0x0007)
  103. #define ST90TDS_ADDR_ID_MAX (ST90TDS_FRAME_OUT_REG_ID)
  104. /* WBF - Control register bit set */
  105. /* next o/p length, bit 11 to 0 */
  106. #define ST90TDS_CONT_NEXT_LEN_MASK (0x0FFF)
  107. #define ST90TDS_CONT_WUP_BIT (BIT(12))
  108. #define ST90TDS_CONT_RDY_BIT (BIT(13))
  109. #define ST90TDS_CONT_IRQ_ENABLE (BIT(14))
  110. #define ST90TDS_CONT_RDY_ENABLE (BIT(15))
  111. #define ST90TDS_CONT_IRQ_RDY_ENABLE (BIT(14)|BIT(15))
  112. /* SPI Config register bit set */
  113. #define ST90TDS_CONFIG_FRAME_BIT (BIT(2))
  114. #define ST90TDS_CONFIG_WORD_MODE_BITS (BIT(3)|BIT(4))
  115. #define ST90TDS_CONFIG_WORD_MODE_1 (BIT(3))
  116. #define ST90TDS_CONFIG_WORD_MODE_2 (BIT(4))
  117. #define ST90TDS_CONFIG_ERROR_0_BIT (BIT(5))
  118. #define ST90TDS_CONFIG_ERROR_1_BIT (BIT(6))
  119. #define ST90TDS_CONFIG_ERROR_2_BIT (BIT(7))
  120. /* TBD: Sure??? */
  121. #define ST90TDS_CONFIG_CSN_FRAME_BIT (BIT(7))
  122. #define ST90TDS_CONFIG_ERROR_3_BIT (BIT(8))
  123. #define ST90TDS_CONFIG_ERROR_4_BIT (BIT(9))
  124. /* QueueM */
  125. #define ST90TDS_CONFIG_ACCESS_MODE_BIT (BIT(10))
  126. /* AHB bus */
  127. #define ST90TDS_CONFIG_AHB_PRFETCH_BIT (BIT(11))
  128. #define ST90TDS_CONFIG_CPU_CLK_DIS_BIT (BIT(12))
  129. /* APB bus */
  130. #define ST90TDS_CONFIG_PRFETCH_BIT (BIT(13))
  131. /* cpu reset */
  132. #define ST90TDS_CONFIG_CPU_RESET_BIT (BIT(14))
  133. #define ST90TDS_CONFIG_CLEAR_INT_BIT (BIT(15))
  134. /* For CW1200 the IRQ Enable and Ready Bits are in CONFIG register */
  135. #define ST90TDS_CONF_IRQ_ENABLE (BIT(16))
  136. #define ST90TDS_CONF_RDY_ENABLE (BIT(17))
  137. #define ST90TDS_CONF_IRQ_RDY_ENABLE (BIT(16)|BIT(17))
  138. int cw1200_data_read(struct cw1200_common *priv,
  139. void *buf, size_t buf_len);
  140. int cw1200_data_write(struct cw1200_common *priv,
  141. const void *buf, size_t buf_len);
  142. int cw1200_reg_read(struct cw1200_common *priv, u16 addr,
  143. void *buf, size_t buf_len);
  144. int cw1200_reg_write(struct cw1200_common *priv, u16 addr,
  145. const void *buf, size_t buf_len);
  146. static inline int cw1200_reg_read_16(struct cw1200_common *priv,
  147. u16 addr, u16 *val)
  148. {
  149. __le32 tmp;
  150. int i;
  151. i = cw1200_reg_read(priv, addr, &tmp, sizeof(tmp));
  152. *val = le32_to_cpu(tmp) & 0xfffff;
  153. return i;
  154. }
  155. static inline int cw1200_reg_write_16(struct cw1200_common *priv,
  156. u16 addr, u16 val)
  157. {
  158. __le32 tmp = cpu_to_le32((u32)val);
  159. return cw1200_reg_write(priv, addr, &tmp, sizeof(tmp));
  160. }
  161. static inline int cw1200_reg_read_32(struct cw1200_common *priv,
  162. u16 addr, u32 *val)
  163. {
  164. __le32 tmp;
  165. int i = cw1200_reg_read(priv, addr, &tmp, sizeof(tmp));
  166. *val = le32_to_cpu(tmp);
  167. return i;
  168. }
  169. static inline int cw1200_reg_write_32(struct cw1200_common *priv,
  170. u16 addr, u32 val)
  171. {
  172. __le32 tmp = cpu_to_le32(val);
  173. return cw1200_reg_write(priv, addr, &tmp, sizeof(val));
  174. }
  175. int cw1200_indirect_read(struct cw1200_common *priv, u32 addr, void *buf,
  176. size_t buf_len, u32 prefetch, u16 port_addr);
  177. int cw1200_apb_write(struct cw1200_common *priv, u32 addr, const void *buf,
  178. size_t buf_len);
  179. static inline int cw1200_apb_read(struct cw1200_common *priv, u32 addr,
  180. void *buf, size_t buf_len)
  181. {
  182. return cw1200_indirect_read(priv, addr, buf, buf_len,
  183. ST90TDS_CONFIG_PRFETCH_BIT,
  184. ST90TDS_SRAM_DPORT_REG_ID);
  185. }
  186. static inline int cw1200_ahb_read(struct cw1200_common *priv, u32 addr,
  187. void *buf, size_t buf_len)
  188. {
  189. return cw1200_indirect_read(priv, addr, buf, buf_len,
  190. ST90TDS_CONFIG_AHB_PRFETCH_BIT,
  191. ST90TDS_AHB_DPORT_REG_ID);
  192. }
  193. static inline int cw1200_apb_read_32(struct cw1200_common *priv,
  194. u32 addr, u32 *val)
  195. {
  196. __le32 tmp;
  197. int i = cw1200_apb_read(priv, addr, &tmp, sizeof(tmp));
  198. *val = le32_to_cpu(tmp);
  199. return i;
  200. }
  201. static inline int cw1200_apb_write_32(struct cw1200_common *priv,
  202. u32 addr, u32 val)
  203. {
  204. __le32 tmp = cpu_to_le32(val);
  205. return cw1200_apb_write(priv, addr, &tmp, sizeof(val));
  206. }
  207. static inline int cw1200_ahb_read_32(struct cw1200_common *priv,
  208. u32 addr, u32 *val)
  209. {
  210. __le32 tmp;
  211. int i = cw1200_ahb_read(priv, addr, &tmp, sizeof(tmp));
  212. *val = le32_to_cpu(tmp);
  213. return i;
  214. }
  215. #endif /* CW1200_HWIO_H_INCLUDED */