rtw8852a.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. /* Copyright(c) 2019-2020 Realtek Corporation
  3. */
  4. #include "coex.h"
  5. #include "fw.h"
  6. #include "mac.h"
  7. #include "phy.h"
  8. #include "reg.h"
  9. #include "rtw8852a.h"
  10. #include "rtw8852a_rfk.h"
  11. #include "rtw8852a_table.h"
  12. #include "txrx.h"
  13. static const struct rtw89_hfc_ch_cfg rtw8852a_hfc_chcfg_pcie[] = {
  14. {128, 1896, grp_0}, /* ACH 0 */
  15. {128, 1896, grp_0}, /* ACH 1 */
  16. {128, 1896, grp_0}, /* ACH 2 */
  17. {128, 1896, grp_0}, /* ACH 3 */
  18. {128, 1896, grp_1}, /* ACH 4 */
  19. {128, 1896, grp_1}, /* ACH 5 */
  20. {128, 1896, grp_1}, /* ACH 6 */
  21. {128, 1896, grp_1}, /* ACH 7 */
  22. {32, 1896, grp_0}, /* B0MGQ */
  23. {128, 1896, grp_0}, /* B0HIQ */
  24. {32, 1896, grp_1}, /* B1MGQ */
  25. {128, 1896, grp_1}, /* B1HIQ */
  26. {40, 0, 0} /* FWCMDQ */
  27. };
  28. static const struct rtw89_hfc_pub_cfg rtw8852a_hfc_pubcfg_pcie = {
  29. 1896, /* Group 0 */
  30. 1896, /* Group 1 */
  31. 3792, /* Public Max */
  32. 0 /* WP threshold */
  33. };
  34. static const struct rtw89_hfc_param_ini rtw8852a_hfc_param_ini_pcie[] = {
  35. [RTW89_QTA_SCC] = {rtw8852a_hfc_chcfg_pcie, &rtw8852a_hfc_pubcfg_pcie,
  36. &rtw89_mac_size.hfc_preccfg_pcie, RTW89_HCIFC_POH},
  37. [RTW89_QTA_DLFW] = {NULL, NULL, &rtw89_mac_size.hfc_preccfg_pcie,
  38. RTW89_HCIFC_POH},
  39. [RTW89_QTA_INVALID] = {NULL},
  40. };
  41. static const struct rtw89_dle_mem rtw8852a_dle_mem_pcie[] = {
  42. [RTW89_QTA_SCC] = {RTW89_QTA_SCC, &rtw89_mac_size.wde_size0,
  43. &rtw89_mac_size.ple_size0, &rtw89_mac_size.wde_qt0,
  44. &rtw89_mac_size.wde_qt0, &rtw89_mac_size.ple_qt4,
  45. &rtw89_mac_size.ple_qt5},
  46. [RTW89_QTA_DLFW] = {RTW89_QTA_DLFW, &rtw89_mac_size.wde_size4,
  47. &rtw89_mac_size.ple_size4, &rtw89_mac_size.wde_qt4,
  48. &rtw89_mac_size.wde_qt4, &rtw89_mac_size.ple_qt13,
  49. &rtw89_mac_size.ple_qt13},
  50. [RTW89_QTA_INVALID] = {RTW89_QTA_INVALID, NULL, NULL, NULL, NULL, NULL,
  51. NULL},
  52. };
  53. static const struct rtw89_reg2_def rtw8852a_pmac_ht20_mcs7_tbl[] = {
  54. {0x44AC, 0x00000000},
  55. {0x44B0, 0x00000000},
  56. {0x44B4, 0x00000000},
  57. {0x44B8, 0x00000000},
  58. {0x44BC, 0x00000000},
  59. {0x44C0, 0x00000000},
  60. {0x44C4, 0x00000000},
  61. {0x44C8, 0x00000000},
  62. {0x44CC, 0x00000000},
  63. {0x44D0, 0x00000000},
  64. {0x44D4, 0x00000000},
  65. {0x44D8, 0x00000000},
  66. {0x44DC, 0x00000000},
  67. {0x44E0, 0x00000000},
  68. {0x44E4, 0x00000000},
  69. {0x44E8, 0x00000000},
  70. {0x44EC, 0x00000000},
  71. {0x44F0, 0x00000000},
  72. {0x44F4, 0x00000000},
  73. {0x44F8, 0x00000000},
  74. {0x44FC, 0x00000000},
  75. {0x4500, 0x00000000},
  76. {0x4504, 0x00000000},
  77. {0x4508, 0x00000000},
  78. {0x450C, 0x00000000},
  79. {0x4510, 0x00000000},
  80. {0x4514, 0x00000000},
  81. {0x4518, 0x00000000},
  82. {0x451C, 0x00000000},
  83. {0x4520, 0x00000000},
  84. {0x4524, 0x00000000},
  85. {0x4528, 0x00000000},
  86. {0x452C, 0x00000000},
  87. {0x4530, 0x4E1F3E81},
  88. {0x4534, 0x00000000},
  89. {0x4538, 0x0000005A},
  90. {0x453C, 0x00000000},
  91. {0x4540, 0x00000000},
  92. {0x4544, 0x00000000},
  93. {0x4548, 0x00000000},
  94. {0x454C, 0x00000000},
  95. {0x4550, 0x00000000},
  96. {0x4554, 0x00000000},
  97. {0x4558, 0x00000000},
  98. {0x455C, 0x00000000},
  99. {0x4560, 0x4060001A},
  100. {0x4564, 0x40000000},
  101. {0x4568, 0x00000000},
  102. {0x456C, 0x00000000},
  103. {0x4570, 0x04000007},
  104. {0x4574, 0x0000DC87},
  105. {0x4578, 0x00000BAB},
  106. {0x457C, 0x03E00000},
  107. {0x4580, 0x00000048},
  108. {0x4584, 0x00000000},
  109. {0x4588, 0x000003E8},
  110. {0x458C, 0x30000000},
  111. {0x4590, 0x00000000},
  112. {0x4594, 0x10000000},
  113. {0x4598, 0x00000001},
  114. {0x459C, 0x00030000},
  115. {0x45A0, 0x01000000},
  116. {0x45A4, 0x03000200},
  117. {0x45A8, 0xC00001C0},
  118. {0x45AC, 0x78018000},
  119. {0x45B0, 0x80000000},
  120. {0x45B4, 0x01C80600},
  121. {0x45B8, 0x00000002},
  122. {0x4594, 0x10000000}
  123. };
  124. static const struct rtw89_reg3_def rtw8852a_btc_preagc_en_defs[] = {
  125. {0x4624, GENMASK(20, 14), 0x40},
  126. {0x46f8, GENMASK(20, 14), 0x40},
  127. {0x4674, GENMASK(20, 19), 0x2},
  128. {0x4748, GENMASK(20, 19), 0x2},
  129. {0x4650, GENMASK(14, 10), 0x18},
  130. {0x4724, GENMASK(14, 10), 0x18},
  131. {0x4688, GENMASK(1, 0), 0x3},
  132. {0x475c, GENMASK(1, 0), 0x3},
  133. };
  134. static DECLARE_PHY_REG3_TBL(rtw8852a_btc_preagc_en_defs);
  135. static const struct rtw89_reg3_def rtw8852a_btc_preagc_dis_defs[] = {
  136. {0x4624, GENMASK(20, 14), 0x1a},
  137. {0x46f8, GENMASK(20, 14), 0x1a},
  138. {0x4674, GENMASK(20, 19), 0x1},
  139. {0x4748, GENMASK(20, 19), 0x1},
  140. {0x4650, GENMASK(14, 10), 0x12},
  141. {0x4724, GENMASK(14, 10), 0x12},
  142. {0x4688, GENMASK(1, 0), 0x0},
  143. {0x475c, GENMASK(1, 0), 0x0},
  144. };
  145. static DECLARE_PHY_REG3_TBL(rtw8852a_btc_preagc_dis_defs);
  146. static const struct rtw89_pwr_cfg rtw8852a_pwron[] = {
  147. {0x00C6,
  148. PWR_CV_MSK_B,
  149. PWR_INTF_MSK_PCIE,
  150. PWR_BASE_MAC,
  151. PWR_CMD_WRITE, BIT(6), BIT(6)},
  152. {0x1086,
  153. PWR_CV_MSK_ALL,
  154. PWR_INTF_MSK_SDIO,
  155. PWR_BASE_MAC,
  156. PWR_CMD_WRITE, BIT(0), 0},
  157. {0x1086,
  158. PWR_CV_MSK_ALL,
  159. PWR_INTF_MSK_SDIO,
  160. PWR_BASE_MAC,
  161. PWR_CMD_POLL, BIT(1), BIT(1)},
  162. {0x0005,
  163. PWR_CV_MSK_ALL,
  164. PWR_INTF_MSK_ALL,
  165. PWR_BASE_MAC,
  166. PWR_CMD_WRITE, BIT(4) | BIT(3), 0},
  167. {0x0005,
  168. PWR_CV_MSK_ALL,
  169. PWR_INTF_MSK_ALL,
  170. PWR_BASE_MAC,
  171. PWR_CMD_WRITE, BIT(7), 0},
  172. {0x0005,
  173. PWR_CV_MSK_ALL,
  174. PWR_INTF_MSK_ALL,
  175. PWR_BASE_MAC,
  176. PWR_CMD_WRITE, BIT(2), 0},
  177. {0x0006,
  178. PWR_CV_MSK_ALL,
  179. PWR_INTF_MSK_ALL,
  180. PWR_BASE_MAC,
  181. PWR_CMD_POLL, BIT(1), BIT(1)},
  182. {0x0006,
  183. PWR_CV_MSK_ALL,
  184. PWR_INTF_MSK_ALL,
  185. PWR_BASE_MAC,
  186. PWR_CMD_WRITE, BIT(0), BIT(0)},
  187. {0x0005,
  188. PWR_CV_MSK_ALL,
  189. PWR_INTF_MSK_ALL,
  190. PWR_BASE_MAC,
  191. PWR_CMD_WRITE, BIT(0), BIT(0)},
  192. {0x0005,
  193. PWR_CV_MSK_ALL,
  194. PWR_INTF_MSK_ALL,
  195. PWR_BASE_MAC,
  196. PWR_CMD_POLL, BIT(0), 0},
  197. {0x106D,
  198. PWR_CV_MSK_B | PWR_CV_MSK_C,
  199. PWR_INTF_MSK_USB,
  200. PWR_BASE_MAC,
  201. PWR_CMD_WRITE, BIT(6), 0},
  202. {0x0088,
  203. PWR_CV_MSK_ALL,
  204. PWR_INTF_MSK_ALL,
  205. PWR_BASE_MAC,
  206. PWR_CMD_WRITE, BIT(0), BIT(0)},
  207. {0x0088,
  208. PWR_CV_MSK_ALL,
  209. PWR_INTF_MSK_ALL,
  210. PWR_BASE_MAC,
  211. PWR_CMD_WRITE, BIT(0), 0},
  212. {0x0088,
  213. PWR_CV_MSK_ALL,
  214. PWR_INTF_MSK_ALL,
  215. PWR_BASE_MAC,
  216. PWR_CMD_WRITE, BIT(0), BIT(0)},
  217. {0x0088,
  218. PWR_CV_MSK_ALL,
  219. PWR_INTF_MSK_ALL,
  220. PWR_BASE_MAC,
  221. PWR_CMD_WRITE, BIT(0), 0},
  222. {0x0088,
  223. PWR_CV_MSK_ALL,
  224. PWR_INTF_MSK_ALL,
  225. PWR_BASE_MAC,
  226. PWR_CMD_WRITE, BIT(0), BIT(0)},
  227. {0x0083,
  228. PWR_CV_MSK_ALL,
  229. PWR_INTF_MSK_ALL,
  230. PWR_BASE_MAC,
  231. PWR_CMD_WRITE, BIT(6), 0},
  232. {0x0080,
  233. PWR_CV_MSK_ALL,
  234. PWR_INTF_MSK_ALL,
  235. PWR_BASE_MAC,
  236. PWR_CMD_WRITE, BIT(5), BIT(5)},
  237. {0x0024,
  238. PWR_CV_MSK_ALL,
  239. PWR_INTF_MSK_ALL,
  240. PWR_BASE_MAC,
  241. PWR_CMD_WRITE, BIT(4) | BIT(3) | BIT(2) | BIT(1) | BIT(0), 0},
  242. {0x02A0,
  243. PWR_CV_MSK_ALL,
  244. PWR_INTF_MSK_ALL,
  245. PWR_BASE_MAC,
  246. PWR_CMD_WRITE, BIT(1), BIT(1)},
  247. {0x02A2,
  248. PWR_CV_MSK_ALL,
  249. PWR_INTF_MSK_ALL,
  250. PWR_BASE_MAC,
  251. PWR_CMD_WRITE, BIT(7) | BIT(6) | BIT(5), 0},
  252. {0x0071,
  253. PWR_CV_MSK_ALL,
  254. PWR_INTF_MSK_PCIE,
  255. PWR_BASE_MAC,
  256. PWR_CMD_WRITE, BIT(4), 0},
  257. {0x0010,
  258. PWR_CV_MSK_A,
  259. PWR_INTF_MSK_PCIE,
  260. PWR_BASE_MAC,
  261. PWR_CMD_WRITE, BIT(2), BIT(2)},
  262. {0x02A0,
  263. PWR_CV_MSK_A,
  264. PWR_INTF_MSK_ALL,
  265. PWR_BASE_MAC,
  266. PWR_CMD_WRITE, BIT(7) | BIT(6), 0},
  267. {0xFFFF,
  268. PWR_CV_MSK_ALL,
  269. PWR_INTF_MSK_ALL,
  270. 0,
  271. PWR_CMD_END, 0, 0},
  272. };
  273. static const struct rtw89_pwr_cfg rtw8852a_pwroff[] = {
  274. {0x02F0,
  275. PWR_CV_MSK_ALL,
  276. PWR_INTF_MSK_ALL,
  277. PWR_BASE_MAC,
  278. PWR_CMD_WRITE, 0xFF, 0},
  279. {0x02F1,
  280. PWR_CV_MSK_ALL,
  281. PWR_INTF_MSK_ALL,
  282. PWR_BASE_MAC,
  283. PWR_CMD_WRITE, 0xFF, 0},
  284. {0x0006,
  285. PWR_CV_MSK_ALL,
  286. PWR_INTF_MSK_ALL,
  287. PWR_BASE_MAC,
  288. PWR_CMD_WRITE, BIT(0), BIT(0)},
  289. {0x0002,
  290. PWR_CV_MSK_ALL,
  291. PWR_INTF_MSK_ALL,
  292. PWR_BASE_MAC,
  293. PWR_CMD_WRITE, BIT(1) | BIT(0), 0},
  294. {0x0082,
  295. PWR_CV_MSK_ALL,
  296. PWR_INTF_MSK_ALL,
  297. PWR_BASE_MAC,
  298. PWR_CMD_WRITE, BIT(1) | BIT(0), 0},
  299. {0x106D,
  300. PWR_CV_MSK_B | PWR_CV_MSK_C,
  301. PWR_INTF_MSK_USB,
  302. PWR_BASE_MAC,
  303. PWR_CMD_WRITE, BIT(6), BIT(6)},
  304. {0x0005,
  305. PWR_CV_MSK_ALL,
  306. PWR_INTF_MSK_ALL,
  307. PWR_BASE_MAC,
  308. PWR_CMD_WRITE, BIT(1), BIT(1)},
  309. {0x0005,
  310. PWR_CV_MSK_ALL,
  311. PWR_INTF_MSK_ALL,
  312. PWR_BASE_MAC,
  313. PWR_CMD_POLL, BIT(1), 0},
  314. {0x0091,
  315. PWR_CV_MSK_ALL,
  316. PWR_INTF_MSK_PCIE,
  317. PWR_BASE_MAC,
  318. PWR_CMD_WRITE, BIT(0), 0},
  319. {0x0005,
  320. PWR_CV_MSK_ALL,
  321. PWR_INTF_MSK_PCIE,
  322. PWR_BASE_MAC,
  323. PWR_CMD_WRITE, BIT(2), BIT(2)},
  324. {0x0007,
  325. PWR_CV_MSK_ALL,
  326. PWR_INTF_MSK_USB,
  327. PWR_BASE_MAC,
  328. PWR_CMD_WRITE, BIT(4), 0},
  329. {0x0007,
  330. PWR_CV_MSK_ALL,
  331. PWR_INTF_MSK_SDIO,
  332. PWR_BASE_MAC,
  333. PWR_CMD_WRITE, BIT(6) | BIT(4), 0},
  334. {0x0005,
  335. PWR_CV_MSK_ALL,
  336. PWR_INTF_MSK_SDIO,
  337. PWR_BASE_MAC,
  338. PWR_CMD_WRITE, BIT(4) | BIT(3), BIT(3)},
  339. {0x0005,
  340. PWR_CV_MSK_C | PWR_CV_MSK_D | PWR_CV_MSK_E | PWR_CV_MSK_F |
  341. PWR_CV_MSK_G,
  342. PWR_INTF_MSK_USB,
  343. PWR_BASE_MAC,
  344. PWR_CMD_WRITE, BIT(4) | BIT(3), BIT(3)},
  345. {0x1086,
  346. PWR_CV_MSK_ALL,
  347. PWR_INTF_MSK_SDIO,
  348. PWR_BASE_MAC,
  349. PWR_CMD_WRITE, BIT(0), BIT(0)},
  350. {0x1086,
  351. PWR_CV_MSK_ALL,
  352. PWR_INTF_MSK_SDIO,
  353. PWR_BASE_MAC,
  354. PWR_CMD_POLL, BIT(1), 0},
  355. {0xFFFF,
  356. PWR_CV_MSK_ALL,
  357. PWR_INTF_MSK_ALL,
  358. 0,
  359. PWR_CMD_END, 0, 0},
  360. };
  361. static const struct rtw89_pwr_cfg * const pwr_on_seq_8852a[] = {
  362. rtw8852a_pwron, NULL
  363. };
  364. static const struct rtw89_pwr_cfg * const pwr_off_seq_8852a[] = {
  365. rtw8852a_pwroff, NULL
  366. };
  367. static const u32 rtw8852a_h2c_regs[RTW89_H2CREG_MAX] = {
  368. R_AX_H2CREG_DATA0, R_AX_H2CREG_DATA1, R_AX_H2CREG_DATA2,
  369. R_AX_H2CREG_DATA3
  370. };
  371. static const u32 rtw8852a_c2h_regs[RTW89_C2HREG_MAX] = {
  372. R_AX_C2HREG_DATA0, R_AX_C2HREG_DATA1, R_AX_C2HREG_DATA2,
  373. R_AX_C2HREG_DATA3
  374. };
  375. static const struct rtw89_page_regs rtw8852a_page_regs = {
  376. .hci_fc_ctrl = R_AX_HCI_FC_CTRL,
  377. .ch_page_ctrl = R_AX_CH_PAGE_CTRL,
  378. .ach_page_ctrl = R_AX_ACH0_PAGE_CTRL,
  379. .ach_page_info = R_AX_ACH0_PAGE_INFO,
  380. .pub_page_info3 = R_AX_PUB_PAGE_INFO3,
  381. .pub_page_ctrl1 = R_AX_PUB_PAGE_CTRL1,
  382. .pub_page_ctrl2 = R_AX_PUB_PAGE_CTRL2,
  383. .pub_page_info1 = R_AX_PUB_PAGE_INFO1,
  384. .pub_page_info2 = R_AX_PUB_PAGE_INFO2,
  385. .wp_page_ctrl1 = R_AX_WP_PAGE_CTRL1,
  386. .wp_page_ctrl2 = R_AX_WP_PAGE_CTRL2,
  387. .wp_page_info1 = R_AX_WP_PAGE_INFO1,
  388. };
  389. static const struct rtw89_reg_def rtw8852a_dcfo_comp = {
  390. R_DCFO_COMP_S0, B_DCFO_COMP_S0_MSK
  391. };
  392. static const struct rtw89_imr_info rtw8852a_imr_info = {
  393. .wdrls_imr_set = B_AX_WDRLS_IMR_SET,
  394. .wsec_imr_reg = R_AX_SEC_DEBUG,
  395. .wsec_imr_set = B_AX_IMR_ERROR,
  396. .mpdu_tx_imr_set = 0,
  397. .mpdu_rx_imr_set = 0,
  398. .sta_sch_imr_set = B_AX_STA_SCHEDULER_IMR_SET,
  399. .txpktctl_imr_b0_reg = R_AX_TXPKTCTL_ERR_IMR_ISR,
  400. .txpktctl_imr_b0_clr = B_AX_TXPKTCTL_IMR_B0_CLR,
  401. .txpktctl_imr_b0_set = B_AX_TXPKTCTL_IMR_B0_SET,
  402. .txpktctl_imr_b1_reg = R_AX_TXPKTCTL_ERR_IMR_ISR_B1,
  403. .txpktctl_imr_b1_clr = B_AX_TXPKTCTL_IMR_B1_CLR,
  404. .txpktctl_imr_b1_set = B_AX_TXPKTCTL_IMR_B1_SET,
  405. .wde_imr_clr = B_AX_WDE_IMR_CLR,
  406. .wde_imr_set = B_AX_WDE_IMR_SET,
  407. .ple_imr_clr = B_AX_PLE_IMR_CLR,
  408. .ple_imr_set = B_AX_PLE_IMR_SET,
  409. .host_disp_imr_clr = B_AX_HOST_DISP_IMR_CLR,
  410. .host_disp_imr_set = B_AX_HOST_DISP_IMR_SET,
  411. .cpu_disp_imr_clr = B_AX_CPU_DISP_IMR_CLR,
  412. .cpu_disp_imr_set = B_AX_CPU_DISP_IMR_SET,
  413. .other_disp_imr_clr = B_AX_OTHER_DISP_IMR_CLR,
  414. .other_disp_imr_set = 0,
  415. .bbrpt_com_err_imr_reg = R_AX_BBRPT_COM_ERR_IMR_ISR,
  416. .bbrpt_chinfo_err_imr_reg = R_AX_BBRPT_CHINFO_ERR_IMR_ISR,
  417. .bbrpt_err_imr_set = 0,
  418. .bbrpt_dfs_err_imr_reg = R_AX_BBRPT_DFS_ERR_IMR_ISR,
  419. .ptcl_imr_clr = B_AX_PTCL_IMR_CLR,
  420. .ptcl_imr_set = B_AX_PTCL_IMR_SET,
  421. .cdma_imr_0_reg = R_AX_DLE_CTRL,
  422. .cdma_imr_0_clr = B_AX_DLE_IMR_CLR,
  423. .cdma_imr_0_set = B_AX_DLE_IMR_SET,
  424. .cdma_imr_1_reg = 0,
  425. .cdma_imr_1_clr = 0,
  426. .cdma_imr_1_set = 0,
  427. .phy_intf_imr_reg = R_AX_PHYINFO_ERR_IMR,
  428. .phy_intf_imr_clr = 0,
  429. .phy_intf_imr_set = 0,
  430. .rmac_imr_reg = R_AX_RMAC_ERR_ISR,
  431. .rmac_imr_clr = B_AX_RMAC_IMR_CLR,
  432. .rmac_imr_set = B_AX_RMAC_IMR_SET,
  433. .tmac_imr_reg = R_AX_TMAC_ERR_IMR_ISR,
  434. .tmac_imr_clr = B_AX_TMAC_IMR_CLR,
  435. .tmac_imr_set = B_AX_TMAC_IMR_SET,
  436. };
  437. static const struct rtw89_rrsr_cfgs rtw8852a_rrsr_cfgs = {
  438. .ref_rate = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_REF_RATE_SEL, 0},
  439. .rsc = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_RSC_MASK, 2},
  440. };
  441. static const struct rtw89_dig_regs rtw8852a_dig_regs = {
  442. .seg0_pd_reg = R_SEG0R_PD,
  443. .pd_lower_bound_mask = B_SEG0R_PD_LOWER_BOUND_MSK,
  444. .pd_spatial_reuse_en = B_SEG0R_PD_SPATIAL_REUSE_EN_MSK,
  445. .p0_lna_init = {R_PATH0_LNA_INIT, B_PATH0_LNA_INIT_IDX_MSK},
  446. .p1_lna_init = {R_PATH1_LNA_INIT, B_PATH1_LNA_INIT_IDX_MSK},
  447. .p0_tia_init = {R_PATH0_TIA_INIT, B_PATH0_TIA_INIT_IDX_MSK},
  448. .p1_tia_init = {R_PATH1_TIA_INIT, B_PATH1_TIA_INIT_IDX_MSK},
  449. .p0_rxb_init = {R_PATH0_RXB_INIT, B_PATH0_RXB_INIT_IDX_MSK},
  450. .p1_rxb_init = {R_PATH1_RXB_INIT, B_PATH1_RXB_INIT_IDX_MSK},
  451. .p0_p20_pagcugc_en = {R_PATH0_P20_FOLLOW_BY_PAGCUGC,
  452. B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
  453. .p0_s20_pagcugc_en = {R_PATH0_S20_FOLLOW_BY_PAGCUGC,
  454. B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
  455. .p1_p20_pagcugc_en = {R_PATH1_P20_FOLLOW_BY_PAGCUGC,
  456. B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
  457. .p1_s20_pagcugc_en = {R_PATH1_S20_FOLLOW_BY_PAGCUGC,
  458. B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
  459. };
  460. static void rtw8852ae_efuse_parsing(struct rtw89_efuse *efuse,
  461. struct rtw8852a_efuse *map)
  462. {
  463. ether_addr_copy(efuse->addr, map->e.mac_addr);
  464. efuse->rfe_type = map->rfe_type;
  465. efuse->xtal_cap = map->xtal_k;
  466. }
  467. static void rtw8852a_efuse_parsing_tssi(struct rtw89_dev *rtwdev,
  468. struct rtw8852a_efuse *map)
  469. {
  470. struct rtw89_tssi_info *tssi = &rtwdev->tssi;
  471. struct rtw8852a_tssi_offset *ofst[] = {&map->path_a_tssi, &map->path_b_tssi};
  472. u8 i, j;
  473. tssi->thermal[RF_PATH_A] = map->path_a_therm;
  474. tssi->thermal[RF_PATH_B] = map->path_b_therm;
  475. for (i = 0; i < RF_PATH_NUM_8852A; i++) {
  476. memcpy(tssi->tssi_cck[i], ofst[i]->cck_tssi,
  477. sizeof(ofst[i]->cck_tssi));
  478. for (j = 0; j < TSSI_CCK_CH_GROUP_NUM; j++)
  479. rtw89_debug(rtwdev, RTW89_DBG_TSSI,
  480. "[TSSI][EFUSE] path=%d cck[%d]=0x%x\n",
  481. i, j, tssi->tssi_cck[i][j]);
  482. memcpy(tssi->tssi_mcs[i], ofst[i]->bw40_tssi,
  483. sizeof(ofst[i]->bw40_tssi));
  484. memcpy(tssi->tssi_mcs[i] + TSSI_MCS_2G_CH_GROUP_NUM,
  485. ofst[i]->bw40_1s_tssi_5g, sizeof(ofst[i]->bw40_1s_tssi_5g));
  486. for (j = 0; j < TSSI_MCS_CH_GROUP_NUM; j++)
  487. rtw89_debug(rtwdev, RTW89_DBG_TSSI,
  488. "[TSSI][EFUSE] path=%d mcs[%d]=0x%x\n",
  489. i, j, tssi->tssi_mcs[i][j]);
  490. }
  491. }
  492. static int rtw8852a_read_efuse(struct rtw89_dev *rtwdev, u8 *log_map)
  493. {
  494. struct rtw89_efuse *efuse = &rtwdev->efuse;
  495. struct rtw8852a_efuse *map;
  496. map = (struct rtw8852a_efuse *)log_map;
  497. efuse->country_code[0] = map->country_code[0];
  498. efuse->country_code[1] = map->country_code[1];
  499. rtw8852a_efuse_parsing_tssi(rtwdev, map);
  500. switch (rtwdev->hci.type) {
  501. case RTW89_HCI_TYPE_PCIE:
  502. rtw8852ae_efuse_parsing(efuse, map);
  503. break;
  504. default:
  505. return -ENOTSUPP;
  506. }
  507. rtw89_info(rtwdev, "chip rfe_type is %d\n", efuse->rfe_type);
  508. return 0;
  509. }
  510. static void rtw8852a_phycap_parsing_tssi(struct rtw89_dev *rtwdev, u8 *phycap_map)
  511. {
  512. struct rtw89_tssi_info *tssi = &rtwdev->tssi;
  513. static const u32 tssi_trim_addr[RF_PATH_NUM_8852A] = {0x5D6, 0x5AB};
  514. u32 addr = rtwdev->chip->phycap_addr;
  515. bool pg = false;
  516. u32 ofst;
  517. u8 i, j;
  518. for (i = 0; i < RF_PATH_NUM_8852A; i++) {
  519. for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++) {
  520. /* addrs are in decreasing order */
  521. ofst = tssi_trim_addr[i] - addr - j;
  522. tssi->tssi_trim[i][j] = phycap_map[ofst];
  523. if (phycap_map[ofst] != 0xff)
  524. pg = true;
  525. }
  526. }
  527. if (!pg) {
  528. memset(tssi->tssi_trim, 0, sizeof(tssi->tssi_trim));
  529. rtw89_debug(rtwdev, RTW89_DBG_TSSI,
  530. "[TSSI][TRIM] no PG, set all trim info to 0\n");
  531. }
  532. for (i = 0; i < RF_PATH_NUM_8852A; i++)
  533. for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++)
  534. rtw89_debug(rtwdev, RTW89_DBG_TSSI,
  535. "[TSSI] path=%d idx=%d trim=0x%x addr=0x%x\n",
  536. i, j, tssi->tssi_trim[i][j],
  537. tssi_trim_addr[i] - j);
  538. }
  539. static void rtw8852a_phycap_parsing_thermal_trim(struct rtw89_dev *rtwdev,
  540. u8 *phycap_map)
  541. {
  542. struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
  543. static const u32 thm_trim_addr[RF_PATH_NUM_8852A] = {0x5DF, 0x5DC};
  544. u32 addr = rtwdev->chip->phycap_addr;
  545. u8 i;
  546. for (i = 0; i < RF_PATH_NUM_8852A; i++) {
  547. info->thermal_trim[i] = phycap_map[thm_trim_addr[i] - addr];
  548. rtw89_debug(rtwdev, RTW89_DBG_RFK,
  549. "[THERMAL][TRIM] path=%d thermal_trim=0x%x\n",
  550. i, info->thermal_trim[i]);
  551. if (info->thermal_trim[i] != 0xff)
  552. info->pg_thermal_trim = true;
  553. }
  554. }
  555. static void rtw8852a_thermal_trim(struct rtw89_dev *rtwdev)
  556. {
  557. #define __thm_setting(raw) \
  558. ({ \
  559. u8 __v = (raw); \
  560. ((__v & 0x1) << 3) | ((__v & 0x1f) >> 1); \
  561. })
  562. struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
  563. u8 i, val;
  564. if (!info->pg_thermal_trim) {
  565. rtw89_debug(rtwdev, RTW89_DBG_RFK,
  566. "[THERMAL][TRIM] no PG, do nothing\n");
  567. return;
  568. }
  569. for (i = 0; i < RF_PATH_NUM_8852A; i++) {
  570. val = __thm_setting(info->thermal_trim[i]);
  571. rtw89_write_rf(rtwdev, i, RR_TM2, RR_TM2_OFF, val);
  572. rtw89_debug(rtwdev, RTW89_DBG_RFK,
  573. "[THERMAL][TRIM] path=%d thermal_setting=0x%x\n",
  574. i, val);
  575. }
  576. #undef __thm_setting
  577. }
  578. static void rtw8852a_phycap_parsing_pa_bias_trim(struct rtw89_dev *rtwdev,
  579. u8 *phycap_map)
  580. {
  581. struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
  582. static const u32 pabias_trim_addr[RF_PATH_NUM_8852A] = {0x5DE, 0x5DB};
  583. u32 addr = rtwdev->chip->phycap_addr;
  584. u8 i;
  585. for (i = 0; i < RF_PATH_NUM_8852A; i++) {
  586. info->pa_bias_trim[i] = phycap_map[pabias_trim_addr[i] - addr];
  587. rtw89_debug(rtwdev, RTW89_DBG_RFK,
  588. "[PA_BIAS][TRIM] path=%d pa_bias_trim=0x%x\n",
  589. i, info->pa_bias_trim[i]);
  590. if (info->pa_bias_trim[i] != 0xff)
  591. info->pg_pa_bias_trim = true;
  592. }
  593. }
  594. static void rtw8852a_pa_bias_trim(struct rtw89_dev *rtwdev)
  595. {
  596. struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
  597. u8 pabias_2g, pabias_5g;
  598. u8 i;
  599. if (!info->pg_pa_bias_trim) {
  600. rtw89_debug(rtwdev, RTW89_DBG_RFK,
  601. "[PA_BIAS][TRIM] no PG, do nothing\n");
  602. return;
  603. }
  604. for (i = 0; i < RF_PATH_NUM_8852A; i++) {
  605. pabias_2g = FIELD_GET(GENMASK(3, 0), info->pa_bias_trim[i]);
  606. pabias_5g = FIELD_GET(GENMASK(7, 4), info->pa_bias_trim[i]);
  607. rtw89_debug(rtwdev, RTW89_DBG_RFK,
  608. "[PA_BIAS][TRIM] path=%d 2G=0x%x 5G=0x%x\n",
  609. i, pabias_2g, pabias_5g);
  610. rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXG, pabias_2g);
  611. rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXA, pabias_5g);
  612. }
  613. }
  614. static int rtw8852a_read_phycap(struct rtw89_dev *rtwdev, u8 *phycap_map)
  615. {
  616. rtw8852a_phycap_parsing_tssi(rtwdev, phycap_map);
  617. rtw8852a_phycap_parsing_thermal_trim(rtwdev, phycap_map);
  618. rtw8852a_phycap_parsing_pa_bias_trim(rtwdev, phycap_map);
  619. return 0;
  620. }
  621. static void rtw8852a_power_trim(struct rtw89_dev *rtwdev)
  622. {
  623. rtw8852a_thermal_trim(rtwdev);
  624. rtw8852a_pa_bias_trim(rtwdev);
  625. }
  626. static void rtw8852a_set_channel_mac(struct rtw89_dev *rtwdev,
  627. const struct rtw89_chan *chan,
  628. u8 mac_idx)
  629. {
  630. u32 rf_mod = rtw89_mac_reg_by_idx(R_AX_WMAC_RFMOD, mac_idx);
  631. u32 sub_carr = rtw89_mac_reg_by_idx(R_AX_TX_SUB_CARRIER_VALUE,
  632. mac_idx);
  633. u32 chk_rate = rtw89_mac_reg_by_idx(R_AX_TXRATE_CHK, mac_idx);
  634. u8 txsc20 = 0, txsc40 = 0;
  635. switch (chan->band_width) {
  636. case RTW89_CHANNEL_WIDTH_80:
  637. txsc40 = rtw89_phy_get_txsc(rtwdev, chan,
  638. RTW89_CHANNEL_WIDTH_40);
  639. fallthrough;
  640. case RTW89_CHANNEL_WIDTH_40:
  641. txsc20 = rtw89_phy_get_txsc(rtwdev, chan,
  642. RTW89_CHANNEL_WIDTH_20);
  643. break;
  644. default:
  645. break;
  646. }
  647. switch (chan->band_width) {
  648. case RTW89_CHANNEL_WIDTH_80:
  649. rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(1));
  650. rtw89_write32(rtwdev, sub_carr, txsc20 | (txsc40 << 4));
  651. break;
  652. case RTW89_CHANNEL_WIDTH_40:
  653. rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(0));
  654. rtw89_write32(rtwdev, sub_carr, txsc20);
  655. break;
  656. case RTW89_CHANNEL_WIDTH_20:
  657. rtw89_write8_clr(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK);
  658. rtw89_write32(rtwdev, sub_carr, 0);
  659. break;
  660. default:
  661. break;
  662. }
  663. if (chan->channel > 14)
  664. rtw89_write8_set(rtwdev, chk_rate,
  665. B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
  666. else
  667. rtw89_write8_clr(rtwdev, chk_rate,
  668. B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
  669. }
  670. static const u32 rtw8852a_sco_barker_threshold[14] = {
  671. 0x1cfea, 0x1d0e1, 0x1d1d7, 0x1d2cd, 0x1d3c3, 0x1d4b9, 0x1d5b0, 0x1d6a6,
  672. 0x1d79c, 0x1d892, 0x1d988, 0x1da7f, 0x1db75, 0x1ddc4
  673. };
  674. static const u32 rtw8852a_sco_cck_threshold[14] = {
  675. 0x27de3, 0x27f35, 0x28088, 0x281da, 0x2832d, 0x2847f, 0x285d2, 0x28724,
  676. 0x28877, 0x289c9, 0x28b1c, 0x28c6e, 0x28dc1, 0x290ed
  677. };
  678. static int rtw8852a_ctrl_sco_cck(struct rtw89_dev *rtwdev, u8 central_ch,
  679. u8 primary_ch, enum rtw89_bandwidth bw)
  680. {
  681. u8 ch_element;
  682. if (bw == RTW89_CHANNEL_WIDTH_20) {
  683. ch_element = central_ch - 1;
  684. } else if (bw == RTW89_CHANNEL_WIDTH_40) {
  685. if (primary_ch == 1)
  686. ch_element = central_ch - 1 + 2;
  687. else
  688. ch_element = central_ch - 1 - 2;
  689. } else {
  690. rtw89_warn(rtwdev, "Invalid BW:%d for CCK\n", bw);
  691. return -EINVAL;
  692. }
  693. rtw89_phy_write32_mask(rtwdev, R_RXSCOBC, B_RXSCOBC_TH,
  694. rtw8852a_sco_barker_threshold[ch_element]);
  695. rtw89_phy_write32_mask(rtwdev, R_RXSCOCCK, B_RXSCOCCK_TH,
  696. rtw8852a_sco_cck_threshold[ch_element]);
  697. return 0;
  698. }
  699. static void rtw8852a_ch_setting(struct rtw89_dev *rtwdev, u8 central_ch,
  700. u8 path)
  701. {
  702. u32 val;
  703. val = rtw89_read_rf(rtwdev, path, RR_CFGCH, RFREG_MASK);
  704. if (val == INV_RF_DATA) {
  705. rtw89_warn(rtwdev, "Invalid RF_0x18 for Path-%d\n", path);
  706. return;
  707. }
  708. val &= ~0x303ff;
  709. val |= central_ch;
  710. if (central_ch > 14)
  711. val |= (BIT(16) | BIT(8));
  712. rtw89_write_rf(rtwdev, path, RR_CFGCH, RFREG_MASK, val);
  713. }
  714. static u8 rtw8852a_sco_mapping(u8 central_ch)
  715. {
  716. if (central_ch == 1)
  717. return 109;
  718. else if (central_ch >= 2 && central_ch <= 6)
  719. return 108;
  720. else if (central_ch >= 7 && central_ch <= 10)
  721. return 107;
  722. else if (central_ch >= 11 && central_ch <= 14)
  723. return 106;
  724. else if (central_ch == 36 || central_ch == 38)
  725. return 51;
  726. else if (central_ch >= 40 && central_ch <= 58)
  727. return 50;
  728. else if (central_ch >= 60 && central_ch <= 64)
  729. return 49;
  730. else if (central_ch == 100 || central_ch == 102)
  731. return 48;
  732. else if (central_ch >= 104 && central_ch <= 126)
  733. return 47;
  734. else if (central_ch >= 128 && central_ch <= 151)
  735. return 46;
  736. else if (central_ch >= 153 && central_ch <= 177)
  737. return 45;
  738. else
  739. return 0;
  740. }
  741. static void rtw8852a_ctrl_ch(struct rtw89_dev *rtwdev, u8 central_ch,
  742. enum rtw89_phy_idx phy_idx)
  743. {
  744. u8 sco_comp;
  745. bool is_2g = central_ch <= 14;
  746. if (phy_idx == RTW89_PHY_0) {
  747. /* Path A */
  748. rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_A);
  749. if (is_2g)
  750. rtw89_phy_write32_idx(rtwdev, R_PATH0_TIA_ERR_G1,
  751. B_PATH0_TIA_ERR_G1_SEL, 1,
  752. phy_idx);
  753. else
  754. rtw89_phy_write32_idx(rtwdev, R_PATH0_TIA_ERR_G1,
  755. B_PATH0_TIA_ERR_G1_SEL, 0,
  756. phy_idx);
  757. /* Path B */
  758. if (!rtwdev->dbcc_en) {
  759. rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_B);
  760. if (is_2g)
  761. rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
  762. B_P1_MODE_SEL,
  763. 1, phy_idx);
  764. else
  765. rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
  766. B_P1_MODE_SEL,
  767. 0, phy_idx);
  768. } else {
  769. if (is_2g)
  770. rtw89_phy_write32_clr(rtwdev, R_2P4G_BAND,
  771. B_2P4G_BAND_SEL);
  772. else
  773. rtw89_phy_write32_set(rtwdev, R_2P4G_BAND,
  774. B_2P4G_BAND_SEL);
  775. }
  776. /* SCO compensate FC setting */
  777. sco_comp = rtw8852a_sco_mapping(central_ch);
  778. rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_INV,
  779. sco_comp, phy_idx);
  780. } else {
  781. /* Path B */
  782. rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_B);
  783. if (is_2g)
  784. rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
  785. B_P1_MODE_SEL,
  786. 1, phy_idx);
  787. else
  788. rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
  789. B_P1_MODE_SEL,
  790. 0, phy_idx);
  791. /* SCO compensate FC setting */
  792. sco_comp = rtw8852a_sco_mapping(central_ch);
  793. rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_INV,
  794. sco_comp, phy_idx);
  795. }
  796. /* Band edge */
  797. if (is_2g)
  798. rtw89_phy_write32_idx(rtwdev, R_BANDEDGE, B_BANDEDGE_EN, 1,
  799. phy_idx);
  800. else
  801. rtw89_phy_write32_idx(rtwdev, R_BANDEDGE, B_BANDEDGE_EN, 0,
  802. phy_idx);
  803. /* CCK parameters */
  804. if (central_ch == 14) {
  805. rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01,
  806. 0x3b13ff);
  807. rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23,
  808. 0x1c42de);
  809. rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45,
  810. 0xfdb0ad);
  811. rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67,
  812. 0xf60f6e);
  813. rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89,
  814. 0xfd8f92);
  815. rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0x2d011);
  816. rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0x1c02c);
  817. rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF,
  818. 0xfff00a);
  819. } else {
  820. rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01,
  821. 0x3d23ff);
  822. rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23,
  823. 0x29b354);
  824. rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfc1c8);
  825. rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67,
  826. 0xfdb053);
  827. rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89,
  828. 0xf86f9a);
  829. rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB,
  830. 0xfaef92);
  831. rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD,
  832. 0xfe5fcc);
  833. rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF,
  834. 0xffdff5);
  835. }
  836. }
  837. static void rtw8852a_bw_setting(struct rtw89_dev *rtwdev, u8 bw, u8 path)
  838. {
  839. u32 val = 0;
  840. u32 adc_sel[2] = {0x12d0, 0x32d0};
  841. u32 wbadc_sel[2] = {0x12ec, 0x32ec};
  842. val = rtw89_read_rf(rtwdev, path, RR_CFGCH, RFREG_MASK);
  843. if (val == INV_RF_DATA) {
  844. rtw89_warn(rtwdev, "Invalid RF_0x18 for Path-%d\n", path);
  845. return;
  846. }
  847. val &= ~(BIT(11) | BIT(10));
  848. switch (bw) {
  849. case RTW89_CHANNEL_WIDTH_5:
  850. rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x1);
  851. rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x0);
  852. val |= (BIT(11) | BIT(10));
  853. break;
  854. case RTW89_CHANNEL_WIDTH_10:
  855. rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x2);
  856. rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x1);
  857. val |= (BIT(11) | BIT(10));
  858. break;
  859. case RTW89_CHANNEL_WIDTH_20:
  860. rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
  861. rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
  862. val |= (BIT(11) | BIT(10));
  863. break;
  864. case RTW89_CHANNEL_WIDTH_40:
  865. rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
  866. rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
  867. val |= BIT(11);
  868. break;
  869. case RTW89_CHANNEL_WIDTH_80:
  870. rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
  871. rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
  872. val |= BIT(10);
  873. break;
  874. default:
  875. rtw89_warn(rtwdev, "Fail to set ADC\n");
  876. }
  877. rtw89_write_rf(rtwdev, path, RR_CFGCH, RFREG_MASK, val);
  878. }
  879. static void
  880. rtw8852a_ctrl_bw(struct rtw89_dev *rtwdev, u8 pri_ch, u8 bw,
  881. enum rtw89_phy_idx phy_idx)
  882. {
  883. /* Switch bandwidth */
  884. switch (bw) {
  885. case RTW89_CHANNEL_WIDTH_5:
  886. rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0,
  887. phy_idx);
  888. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x1,
  889. phy_idx);
  890. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
  891. 0x0, phy_idx);
  892. break;
  893. case RTW89_CHANNEL_WIDTH_10:
  894. rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0,
  895. phy_idx);
  896. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x2,
  897. phy_idx);
  898. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
  899. 0x0, phy_idx);
  900. break;
  901. case RTW89_CHANNEL_WIDTH_20:
  902. rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0,
  903. phy_idx);
  904. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0,
  905. phy_idx);
  906. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
  907. 0x0, phy_idx);
  908. break;
  909. case RTW89_CHANNEL_WIDTH_40:
  910. rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x1,
  911. phy_idx);
  912. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0,
  913. phy_idx);
  914. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
  915. pri_ch,
  916. phy_idx);
  917. if (pri_ch == RTW89_SC_20_UPPER)
  918. rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 1);
  919. else
  920. rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 0);
  921. break;
  922. case RTW89_CHANNEL_WIDTH_80:
  923. rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x2,
  924. phy_idx);
  925. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0,
  926. phy_idx);
  927. rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
  928. pri_ch,
  929. phy_idx);
  930. break;
  931. default:
  932. rtw89_warn(rtwdev, "Fail to switch bw (bw:%d, pri ch:%d)\n", bw,
  933. pri_ch);
  934. }
  935. if (phy_idx == RTW89_PHY_0) {
  936. rtw8852a_bw_setting(rtwdev, bw, RF_PATH_A);
  937. if (!rtwdev->dbcc_en)
  938. rtw8852a_bw_setting(rtwdev, bw, RF_PATH_B);
  939. } else {
  940. rtw8852a_bw_setting(rtwdev, bw, RF_PATH_B);
  941. }
  942. }
  943. static void rtw8852a_spur_elimination(struct rtw89_dev *rtwdev, u8 central_ch)
  944. {
  945. if (central_ch == 153) {
  946. rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL,
  947. 0x210);
  948. rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL,
  949. 0x210);
  950. rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, 0xfff, 0x7c0);
  951. rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
  952. B_P0_NBIIDX_NOTCH_EN, 0x1);
  953. rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
  954. B_P1_NBIIDX_NOTCH_EN, 0x1);
  955. rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
  956. 0x1);
  957. } else if (central_ch == 151) {
  958. rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL,
  959. 0x210);
  960. rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL,
  961. 0x210);
  962. rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, 0xfff, 0x40);
  963. rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
  964. B_P0_NBIIDX_NOTCH_EN, 0x1);
  965. rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
  966. B_P1_NBIIDX_NOTCH_EN, 0x1);
  967. rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
  968. 0x1);
  969. } else if (central_ch == 155) {
  970. rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL,
  971. 0x2d0);
  972. rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL,
  973. 0x2d0);
  974. rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, 0xfff, 0x740);
  975. rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
  976. B_P0_NBIIDX_NOTCH_EN, 0x1);
  977. rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
  978. B_P1_NBIIDX_NOTCH_EN, 0x1);
  979. rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
  980. 0x1);
  981. } else {
  982. rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
  983. B_P0_NBIIDX_NOTCH_EN, 0x0);
  984. rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
  985. B_P1_NBIIDX_NOTCH_EN, 0x0);
  986. rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
  987. 0x0);
  988. }
  989. }
  990. static void rtw8852a_bb_reset_all(struct rtw89_dev *rtwdev,
  991. enum rtw89_phy_idx phy_idx)
  992. {
  993. rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1,
  994. phy_idx);
  995. rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0,
  996. phy_idx);
  997. rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1,
  998. phy_idx);
  999. }
  1000. static void rtw8852a_bb_reset_en(struct rtw89_dev *rtwdev,
  1001. enum rtw89_phy_idx phy_idx, bool en)
  1002. {
  1003. if (en)
  1004. rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL,
  1005. 1,
  1006. phy_idx);
  1007. else
  1008. rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL,
  1009. 0,
  1010. phy_idx);
  1011. }
  1012. static void rtw8852a_bb_reset(struct rtw89_dev *rtwdev,
  1013. enum rtw89_phy_idx phy_idx)
  1014. {
  1015. rtw89_phy_write32_set(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
  1016. rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
  1017. rtw89_phy_write32_set(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
  1018. rtw89_phy_write32_set(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
  1019. rtw8852a_bb_reset_all(rtwdev, phy_idx);
  1020. rtw89_phy_write32_clr(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
  1021. rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
  1022. rtw89_phy_write32_clr(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
  1023. rtw89_phy_write32_clr(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
  1024. }
  1025. static void rtw8852a_bb_macid_ctrl_init(struct rtw89_dev *rtwdev,
  1026. enum rtw89_phy_idx phy_idx)
  1027. {
  1028. u32 addr;
  1029. for (addr = R_AX_PWR_MACID_LMT_TABLE0;
  1030. addr <= R_AX_PWR_MACID_LMT_TABLE127; addr += 4)
  1031. rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, 0);
  1032. }
  1033. static void rtw8852a_bb_sethw(struct rtw89_dev *rtwdev)
  1034. {
  1035. rtw89_phy_write32_clr(rtwdev, R_P0_EN_SOUND_WO_NDP, B_P0_EN_SOUND_WO_NDP);
  1036. rtw89_phy_write32_clr(rtwdev, R_P1_EN_SOUND_WO_NDP, B_P1_EN_SOUND_WO_NDP);
  1037. if (rtwdev->hal.cv <= CHIP_CCV) {
  1038. rtw89_phy_write32_set(rtwdev, R_RSTB_WATCH_DOG, B_P0_RSTB_WATCH_DOG);
  1039. rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_1, 0x864FA000);
  1040. rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_2, 0x43F);
  1041. rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_3, 0x7FFF);
  1042. rtw89_phy_write32_set(rtwdev, R_SPOOF_ASYNC_RST, B_SPOOF_ASYNC_RST);
  1043. rtw89_phy_write32_set(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
  1044. rtw89_phy_write32_set(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
  1045. rtw89_phy_write32_set(rtwdev, R_PLCP_HISTOGRAM, B_STS_PARSING_TIME);
  1046. }
  1047. rtw89_phy_write32_mask(rtwdev, R_CFO_TRK0, B_CFO_TRK_MSK, 0x1f);
  1048. rtw89_phy_write32_mask(rtwdev, R_CFO_TRK1, B_CFO_TRK_MSK, 0x0c);
  1049. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_0);
  1050. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_1);
  1051. rtw89_phy_write32_clr(rtwdev, R_NDP_BRK0, B_NDP_RU_BRK);
  1052. rtw89_phy_write32_set(rtwdev, R_NDP_BRK1, B_NDP_RU_BRK);
  1053. rtw8852a_bb_macid_ctrl_init(rtwdev, RTW89_PHY_0);
  1054. }
  1055. static void rtw8852a_bbrst_for_rfk(struct rtw89_dev *rtwdev,
  1056. enum rtw89_phy_idx phy_idx)
  1057. {
  1058. rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
  1059. rtw89_phy_write32_set(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
  1060. rtw8852a_bb_reset_all(rtwdev, phy_idx);
  1061. rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
  1062. rtw89_phy_write32_clr(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
  1063. udelay(1);
  1064. }
  1065. static void rtw8852a_set_channel_bb(struct rtw89_dev *rtwdev,
  1066. const struct rtw89_chan *chan,
  1067. enum rtw89_phy_idx phy_idx)
  1068. {
  1069. bool cck_en = chan->channel <= 14;
  1070. u8 pri_ch_idx = chan->pri_ch_idx;
  1071. if (cck_en)
  1072. rtw8852a_ctrl_sco_cck(rtwdev, chan->channel,
  1073. chan->primary_channel,
  1074. chan->band_width);
  1075. rtw8852a_ctrl_ch(rtwdev, chan->channel, phy_idx);
  1076. rtw8852a_ctrl_bw(rtwdev, pri_ch_idx, chan->band_width, phy_idx);
  1077. if (cck_en) {
  1078. rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0);
  1079. } else {
  1080. rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 1);
  1081. rtw8852a_bbrst_for_rfk(rtwdev, phy_idx);
  1082. }
  1083. rtw8852a_spur_elimination(rtwdev, chan->channel);
  1084. rtw89_phy_write32_mask(rtwdev, R_MAC_PIN_SEL, B_CH_IDX_SEG0,
  1085. chan->primary_channel);
  1086. rtw8852a_bb_reset_all(rtwdev, phy_idx);
  1087. }
  1088. static void rtw8852a_set_channel(struct rtw89_dev *rtwdev,
  1089. const struct rtw89_chan *chan,
  1090. enum rtw89_mac_idx mac_idx,
  1091. enum rtw89_phy_idx phy_idx)
  1092. {
  1093. rtw8852a_set_channel_mac(rtwdev, chan, mac_idx);
  1094. rtw8852a_set_channel_bb(rtwdev, chan, phy_idx);
  1095. }
  1096. static void rtw8852a_dfs_en(struct rtw89_dev *rtwdev, bool en)
  1097. {
  1098. if (en)
  1099. rtw89_phy_write32_mask(rtwdev, R_UPD_P0, B_UPD_P0_EN, 1);
  1100. else
  1101. rtw89_phy_write32_mask(rtwdev, R_UPD_P0, B_UPD_P0_EN, 0);
  1102. }
  1103. static void rtw8852a_tssi_cont_en(struct rtw89_dev *rtwdev, bool en,
  1104. enum rtw89_rf_path path)
  1105. {
  1106. static const u32 tssi_trk[2] = {0x5818, 0x7818};
  1107. static const u32 ctrl_bbrst[2] = {0x58dc, 0x78dc};
  1108. if (en) {
  1109. rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], BIT(30), 0x0);
  1110. rtw89_phy_write32_mask(rtwdev, tssi_trk[path], BIT(30), 0x0);
  1111. } else {
  1112. rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], BIT(30), 0x1);
  1113. rtw89_phy_write32_mask(rtwdev, tssi_trk[path], BIT(30), 0x1);
  1114. }
  1115. }
  1116. static void rtw8852a_tssi_cont_en_phyidx(struct rtw89_dev *rtwdev, bool en,
  1117. u8 phy_idx)
  1118. {
  1119. if (!rtwdev->dbcc_en) {
  1120. rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_A);
  1121. rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_B);
  1122. } else {
  1123. if (phy_idx == RTW89_PHY_0)
  1124. rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_A);
  1125. else
  1126. rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_B);
  1127. }
  1128. }
  1129. static void rtw8852a_adc_en(struct rtw89_dev *rtwdev, bool en)
  1130. {
  1131. if (en)
  1132. rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST,
  1133. 0x0);
  1134. else
  1135. rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST,
  1136. 0xf);
  1137. }
  1138. static void rtw8852a_set_channel_help(struct rtw89_dev *rtwdev, bool enter,
  1139. struct rtw89_channel_help_params *p,
  1140. const struct rtw89_chan *chan,
  1141. enum rtw89_mac_idx mac_idx,
  1142. enum rtw89_phy_idx phy_idx)
  1143. {
  1144. if (enter) {
  1145. rtw89_chip_stop_sch_tx(rtwdev, mac_idx, &p->tx_en,
  1146. RTW89_SCH_TX_SEL_ALL);
  1147. rtw89_mac_cfg_ppdu_status(rtwdev, mac_idx, false);
  1148. rtw8852a_dfs_en(rtwdev, false);
  1149. rtw8852a_tssi_cont_en_phyidx(rtwdev, false, phy_idx);
  1150. rtw8852a_adc_en(rtwdev, false);
  1151. fsleep(40);
  1152. rtw8852a_bb_reset_en(rtwdev, phy_idx, false);
  1153. } else {
  1154. rtw89_mac_cfg_ppdu_status(rtwdev, mac_idx, true);
  1155. rtw8852a_adc_en(rtwdev, true);
  1156. rtw8852a_dfs_en(rtwdev, true);
  1157. rtw8852a_tssi_cont_en_phyidx(rtwdev, true, phy_idx);
  1158. rtw8852a_bb_reset_en(rtwdev, phy_idx, true);
  1159. rtw89_chip_resume_sch_tx(rtwdev, mac_idx, p->tx_en);
  1160. }
  1161. }
  1162. static void rtw8852a_fem_setup(struct rtw89_dev *rtwdev)
  1163. {
  1164. struct rtw89_efuse *efuse = &rtwdev->efuse;
  1165. switch (efuse->rfe_type) {
  1166. case 11:
  1167. case 12:
  1168. case 17:
  1169. case 18:
  1170. case 51:
  1171. case 53:
  1172. rtwdev->fem.epa_2g = true;
  1173. rtwdev->fem.elna_2g = true;
  1174. fallthrough;
  1175. case 9:
  1176. case 10:
  1177. case 15:
  1178. case 16:
  1179. rtwdev->fem.epa_5g = true;
  1180. rtwdev->fem.elna_5g = true;
  1181. break;
  1182. default:
  1183. break;
  1184. }
  1185. }
  1186. static void rtw8852a_rfk_init(struct rtw89_dev *rtwdev)
  1187. {
  1188. rtwdev->is_tssi_mode[RF_PATH_A] = false;
  1189. rtwdev->is_tssi_mode[RF_PATH_B] = false;
  1190. rtw8852a_rck(rtwdev);
  1191. rtw8852a_dack(rtwdev);
  1192. rtw8852a_rx_dck(rtwdev, RTW89_PHY_0, true);
  1193. }
  1194. static void rtw8852a_rfk_channel(struct rtw89_dev *rtwdev)
  1195. {
  1196. enum rtw89_phy_idx phy_idx = RTW89_PHY_0;
  1197. rtw8852a_rx_dck(rtwdev, phy_idx, true);
  1198. rtw8852a_iqk(rtwdev, phy_idx);
  1199. rtw8852a_tssi(rtwdev, phy_idx);
  1200. rtw8852a_dpk(rtwdev, phy_idx);
  1201. }
  1202. static void rtw8852a_rfk_band_changed(struct rtw89_dev *rtwdev,
  1203. enum rtw89_phy_idx phy_idx)
  1204. {
  1205. rtw8852a_tssi_scan(rtwdev, phy_idx);
  1206. }
  1207. static void rtw8852a_rfk_scan(struct rtw89_dev *rtwdev, bool start)
  1208. {
  1209. rtw8852a_wifi_scan_notify(rtwdev, start, RTW89_PHY_0);
  1210. }
  1211. static void rtw8852a_rfk_track(struct rtw89_dev *rtwdev)
  1212. {
  1213. rtw8852a_dpk_track(rtwdev);
  1214. rtw8852a_iqk_track(rtwdev);
  1215. rtw8852a_tssi_track(rtwdev);
  1216. }
  1217. static u32 rtw8852a_bb_cal_txpwr_ref(struct rtw89_dev *rtwdev,
  1218. enum rtw89_phy_idx phy_idx, s16 ref)
  1219. {
  1220. s8 ofst_int = 0;
  1221. u8 base_cw_0db = 0x27;
  1222. u16 tssi_16dbm_cw = 0x12c;
  1223. s16 pwr_s10_3 = 0;
  1224. s16 rf_pwr_cw = 0;
  1225. u16 bb_pwr_cw = 0;
  1226. u32 pwr_cw = 0;
  1227. u32 tssi_ofst_cw = 0;
  1228. pwr_s10_3 = (ref << 1) + (s16)(ofst_int) + (s16)(base_cw_0db << 3);
  1229. bb_pwr_cw = FIELD_GET(GENMASK(2, 0), pwr_s10_3);
  1230. rf_pwr_cw = FIELD_GET(GENMASK(8, 3), pwr_s10_3);
  1231. rf_pwr_cw = clamp_t(s16, rf_pwr_cw, 15, 63);
  1232. pwr_cw = (rf_pwr_cw << 3) | bb_pwr_cw;
  1233. tssi_ofst_cw = (u32)((s16)tssi_16dbm_cw + (ref << 1) - (16 << 3));
  1234. rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
  1235. "[TXPWR] tssi_ofst_cw=%d rf_cw=0x%x bb_cw=0x%x\n",
  1236. tssi_ofst_cw, rf_pwr_cw, bb_pwr_cw);
  1237. return (tssi_ofst_cw << 18) | (pwr_cw << 9) | (ref & GENMASK(8, 0));
  1238. }
  1239. static
  1240. void rtw8852a_set_txpwr_ul_tb_offset(struct rtw89_dev *rtwdev,
  1241. s8 pw_ofst, enum rtw89_mac_idx mac_idx)
  1242. {
  1243. s8 val_1t = 0;
  1244. s8 val_2t = 0;
  1245. u32 reg;
  1246. if (pw_ofst < -16 || pw_ofst > 15) {
  1247. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[ULTB] Err pwr_offset=%d\n",
  1248. pw_ofst);
  1249. return;
  1250. }
  1251. reg = rtw89_mac_reg_by_idx(R_AX_PWR_UL_TB_CTRL, mac_idx);
  1252. rtw89_write32_set(rtwdev, reg, B_AX_PWR_UL_TB_CTRL_EN);
  1253. val_1t = pw_ofst;
  1254. reg = rtw89_mac_reg_by_idx(R_AX_PWR_UL_TB_1T, mac_idx);
  1255. rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_1T_MASK, val_1t);
  1256. val_2t = max(val_1t - 3, -16);
  1257. reg = rtw89_mac_reg_by_idx(R_AX_PWR_UL_TB_2T, mac_idx);
  1258. rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_2T_MASK, val_2t);
  1259. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[ULTB] Set TB pwr_offset=(%d, %d)\n",
  1260. val_1t, val_2t);
  1261. }
  1262. static void rtw8852a_set_txpwr_ref(struct rtw89_dev *rtwdev,
  1263. enum rtw89_phy_idx phy_idx)
  1264. {
  1265. static const u32 addr[RF_PATH_NUM_8852A] = {0x5800, 0x7800};
  1266. const u32 mask = 0x7FFFFFF;
  1267. const u8 ofst_ofdm = 0x4;
  1268. const u8 ofst_cck = 0x8;
  1269. s16 ref_ofdm = 0;
  1270. s16 ref_cck = 0;
  1271. u32 val;
  1272. u8 i;
  1273. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set txpwr reference\n");
  1274. rtw89_mac_txpwr_write32_mask(rtwdev, phy_idx, R_AX_PWR_RATE_CTRL,
  1275. GENMASK(27, 10), 0x0);
  1276. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb ofdm txpwr ref\n");
  1277. val = rtw8852a_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_ofdm);
  1278. for (i = 0; i < RF_PATH_NUM_8852A; i++)
  1279. rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_ofdm, mask, val,
  1280. phy_idx);
  1281. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb cck txpwr ref\n");
  1282. val = rtw8852a_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_cck);
  1283. for (i = 0; i < RF_PATH_NUM_8852A; i++)
  1284. rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_cck, mask, val,
  1285. phy_idx);
  1286. }
  1287. static void rtw8852a_set_txpwr_byrate(struct rtw89_dev *rtwdev,
  1288. const struct rtw89_chan *chan,
  1289. enum rtw89_phy_idx phy_idx)
  1290. {
  1291. u8 band = chan->band_type;
  1292. u8 ch = chan->channel;
  1293. static const u8 rs[] = {
  1294. RTW89_RS_CCK,
  1295. RTW89_RS_OFDM,
  1296. RTW89_RS_MCS,
  1297. RTW89_RS_HEDCM,
  1298. };
  1299. s8 tmp;
  1300. u8 i, j;
  1301. u32 val, shf, addr = R_AX_PWR_BY_RATE;
  1302. struct rtw89_rate_desc cur;
  1303. rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
  1304. "[TXPWR] set txpwr byrate with ch=%d\n", ch);
  1305. for (cur.nss = 0; cur.nss <= RTW89_NSS_2; cur.nss++) {
  1306. for (i = 0; i < ARRAY_SIZE(rs); i++) {
  1307. if (cur.nss >= rtw89_rs_nss_max[rs[i]])
  1308. continue;
  1309. val = 0;
  1310. cur.rs = rs[i];
  1311. for (j = 0; j < rtw89_rs_idx_max[rs[i]]; j++) {
  1312. cur.idx = j;
  1313. shf = (j % 4) * 8;
  1314. tmp = rtw89_phy_read_txpwr_byrate(rtwdev, band,
  1315. &cur);
  1316. val |= (tmp << shf);
  1317. if ((j + 1) % 4)
  1318. continue;
  1319. rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, val);
  1320. val = 0;
  1321. addr += 4;
  1322. }
  1323. }
  1324. }
  1325. }
  1326. static void rtw8852a_set_txpwr_offset(struct rtw89_dev *rtwdev,
  1327. const struct rtw89_chan *chan,
  1328. enum rtw89_phy_idx phy_idx)
  1329. {
  1330. u8 band = chan->band_type;
  1331. struct rtw89_rate_desc desc = {
  1332. .nss = RTW89_NSS_1,
  1333. .rs = RTW89_RS_OFFSET,
  1334. };
  1335. u32 val = 0;
  1336. s8 v;
  1337. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set txpwr offset\n");
  1338. for (desc.idx = 0; desc.idx < RTW89_RATE_OFFSET_MAX; desc.idx++) {
  1339. v = rtw89_phy_read_txpwr_byrate(rtwdev, band, &desc);
  1340. val |= ((v & 0xf) << (4 * desc.idx));
  1341. }
  1342. rtw89_mac_txpwr_write32_mask(rtwdev, phy_idx, R_AX_PWR_RATE_OFST_CTRL,
  1343. GENMASK(19, 0), val);
  1344. }
  1345. static void rtw8852a_set_txpwr_limit(struct rtw89_dev *rtwdev,
  1346. const struct rtw89_chan *chan,
  1347. enum rtw89_phy_idx phy_idx)
  1348. {
  1349. #define __MAC_TXPWR_LMT_PAGE_SIZE 40
  1350. u8 ch = chan->channel;
  1351. u8 bw = chan->band_width;
  1352. struct rtw89_txpwr_limit lmt[NTX_NUM_8852A];
  1353. u32 addr, val;
  1354. const s8 *ptr;
  1355. u8 i, j;
  1356. rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
  1357. "[TXPWR] set txpwr limit with ch=%d bw=%d\n", ch, bw);
  1358. for (i = 0; i < NTX_NUM_8852A; i++) {
  1359. rtw89_phy_fill_txpwr_limit(rtwdev, chan, &lmt[i], i);
  1360. for (j = 0; j < __MAC_TXPWR_LMT_PAGE_SIZE; j += 4) {
  1361. addr = R_AX_PWR_LMT + j + __MAC_TXPWR_LMT_PAGE_SIZE * i;
  1362. ptr = (s8 *)&lmt[i] + j;
  1363. val = FIELD_PREP(GENMASK(7, 0), ptr[0]) |
  1364. FIELD_PREP(GENMASK(15, 8), ptr[1]) |
  1365. FIELD_PREP(GENMASK(23, 16), ptr[2]) |
  1366. FIELD_PREP(GENMASK(31, 24), ptr[3]);
  1367. rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, val);
  1368. }
  1369. }
  1370. #undef __MAC_TXPWR_LMT_PAGE_SIZE
  1371. }
  1372. static void rtw8852a_set_txpwr_limit_ru(struct rtw89_dev *rtwdev,
  1373. const struct rtw89_chan *chan,
  1374. enum rtw89_phy_idx phy_idx)
  1375. {
  1376. #define __MAC_TXPWR_LMT_RU_PAGE_SIZE 24
  1377. u8 ch = chan->channel;
  1378. u8 bw = chan->band_width;
  1379. struct rtw89_txpwr_limit_ru lmt_ru[NTX_NUM_8852A];
  1380. u32 addr, val;
  1381. const s8 *ptr;
  1382. u8 i, j;
  1383. rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
  1384. "[TXPWR] set txpwr limit ru with ch=%d bw=%d\n", ch, bw);
  1385. for (i = 0; i < NTX_NUM_8852A; i++) {
  1386. rtw89_phy_fill_txpwr_limit_ru(rtwdev, chan, &lmt_ru[i], i);
  1387. for (j = 0; j < __MAC_TXPWR_LMT_RU_PAGE_SIZE; j += 4) {
  1388. addr = R_AX_PWR_RU_LMT + j +
  1389. __MAC_TXPWR_LMT_RU_PAGE_SIZE * i;
  1390. ptr = (s8 *)&lmt_ru[i] + j;
  1391. val = FIELD_PREP(GENMASK(7, 0), ptr[0]) |
  1392. FIELD_PREP(GENMASK(15, 8), ptr[1]) |
  1393. FIELD_PREP(GENMASK(23, 16), ptr[2]) |
  1394. FIELD_PREP(GENMASK(31, 24), ptr[3]);
  1395. rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, val);
  1396. }
  1397. }
  1398. #undef __MAC_TXPWR_LMT_RU_PAGE_SIZE
  1399. }
  1400. static void rtw8852a_set_txpwr(struct rtw89_dev *rtwdev,
  1401. const struct rtw89_chan *chan,
  1402. enum rtw89_phy_idx phy_idx)
  1403. {
  1404. rtw8852a_set_txpwr_byrate(rtwdev, chan, phy_idx);
  1405. rtw8852a_set_txpwr_offset(rtwdev, chan, phy_idx);
  1406. rtw8852a_set_txpwr_limit(rtwdev, chan, phy_idx);
  1407. rtw8852a_set_txpwr_limit_ru(rtwdev, chan, phy_idx);
  1408. }
  1409. static void rtw8852a_set_txpwr_ctrl(struct rtw89_dev *rtwdev,
  1410. enum rtw89_phy_idx phy_idx)
  1411. {
  1412. rtw8852a_set_txpwr_ref(rtwdev, phy_idx);
  1413. }
  1414. static int
  1415. rtw8852a_init_txpwr_unit(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
  1416. {
  1417. int ret;
  1418. ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL2, 0x07763333);
  1419. if (ret)
  1420. return ret;
  1421. ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_COEXT_CTRL, 0x01ebf004);
  1422. if (ret)
  1423. return ret;
  1424. ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL0, 0x0002f8ff);
  1425. if (ret)
  1426. return ret;
  1427. return 0;
  1428. }
  1429. void rtw8852a_bb_set_plcp_tx(struct rtw89_dev *rtwdev)
  1430. {
  1431. u8 i = 0;
  1432. u32 addr, val;
  1433. for (i = 0; i < ARRAY_SIZE(rtw8852a_pmac_ht20_mcs7_tbl); i++) {
  1434. addr = rtw8852a_pmac_ht20_mcs7_tbl[i].addr;
  1435. val = rtw8852a_pmac_ht20_mcs7_tbl[i].data;
  1436. rtw89_phy_write32(rtwdev, addr, val);
  1437. }
  1438. }
  1439. static void rtw8852a_stop_pmac_tx(struct rtw89_dev *rtwdev,
  1440. struct rtw8852a_bb_pmac_info *tx_info,
  1441. enum rtw89_phy_idx idx)
  1442. {
  1443. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Stop Tx");
  1444. if (tx_info->mode == CONT_TX)
  1445. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 0,
  1446. idx);
  1447. else if (tx_info->mode == PKTS_TX)
  1448. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 0,
  1449. idx);
  1450. }
  1451. static void rtw8852a_start_pmac_tx(struct rtw89_dev *rtwdev,
  1452. struct rtw8852a_bb_pmac_info *tx_info,
  1453. enum rtw89_phy_idx idx)
  1454. {
  1455. enum rtw8852a_pmac_mode mode = tx_info->mode;
  1456. u32 pkt_cnt = tx_info->tx_cnt;
  1457. u16 period = tx_info->period;
  1458. if (mode == CONT_TX && !tx_info->is_cck) {
  1459. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 1,
  1460. idx);
  1461. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CTx Start");
  1462. } else if (mode == PKTS_TX) {
  1463. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 1,
  1464. idx);
  1465. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD,
  1466. B_PMAC_TX_PRD_MSK, period, idx);
  1467. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CNT, B_PMAC_TX_CNT_MSK,
  1468. pkt_cnt, idx);
  1469. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC PTx Start");
  1470. }
  1471. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 1, idx);
  1472. rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 0, idx);
  1473. }
  1474. void rtw8852a_bb_set_pmac_tx(struct rtw89_dev *rtwdev,
  1475. struct rtw8852a_bb_pmac_info *tx_info,
  1476. enum rtw89_phy_idx idx)
  1477. {
  1478. const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
  1479. if (!tx_info->en_pmac_tx) {
  1480. rtw8852a_stop_pmac_tx(rtwdev, tx_info, idx);
  1481. rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0, idx);
  1482. if (chan->band_type == RTW89_BAND_2G)
  1483. rtw89_phy_write32_clr(rtwdev, R_RXCCA, B_RXCCA_DIS);
  1484. return;
  1485. }
  1486. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Tx Enable");
  1487. rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 1, idx);
  1488. rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 1, idx);
  1489. rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0x3f,
  1490. idx);
  1491. rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, idx);
  1492. rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 1, idx);
  1493. rtw89_phy_write32_set(rtwdev, R_RXCCA, B_RXCCA_DIS);
  1494. rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, idx);
  1495. rtw8852a_start_pmac_tx(rtwdev, tx_info, idx);
  1496. }
  1497. void rtw8852a_bb_set_pmac_pkt_tx(struct rtw89_dev *rtwdev, u8 enable,
  1498. u16 tx_cnt, u16 period, u16 tx_time,
  1499. enum rtw89_phy_idx idx)
  1500. {
  1501. struct rtw8852a_bb_pmac_info tx_info = {0};
  1502. tx_info.en_pmac_tx = enable;
  1503. tx_info.is_cck = 0;
  1504. tx_info.mode = PKTS_TX;
  1505. tx_info.tx_cnt = tx_cnt;
  1506. tx_info.period = period;
  1507. tx_info.tx_time = tx_time;
  1508. rtw8852a_bb_set_pmac_tx(rtwdev, &tx_info, idx);
  1509. }
  1510. void rtw8852a_bb_set_power(struct rtw89_dev *rtwdev, s16 pwr_dbm,
  1511. enum rtw89_phy_idx idx)
  1512. {
  1513. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx PWR = %d", pwr_dbm);
  1514. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 1, idx);
  1515. rtw89_phy_write32_idx(rtwdev, R_TXPWR, B_TXPWR_MSK, pwr_dbm, idx);
  1516. }
  1517. void rtw8852a_bb_cfg_tx_path(struct rtw89_dev *rtwdev, u8 tx_path)
  1518. {
  1519. u32 rst_mask0 = 0;
  1520. u32 rst_mask1 = 0;
  1521. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 7, RTW89_PHY_0);
  1522. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 7, RTW89_PHY_1);
  1523. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx Path = %d", tx_path);
  1524. if (!rtwdev->dbcc_en) {
  1525. if (tx_path == RF_PATH_A) {
  1526. rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL,
  1527. B_TXPATH_SEL_MSK, 1);
  1528. rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP,
  1529. B_TXNSS_MAP_MSK, 0);
  1530. } else if (tx_path == RF_PATH_B) {
  1531. rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL,
  1532. B_TXPATH_SEL_MSK, 2);
  1533. rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP,
  1534. B_TXNSS_MAP_MSK, 0);
  1535. } else if (tx_path == RF_PATH_AB) {
  1536. rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL,
  1537. B_TXPATH_SEL_MSK, 3);
  1538. rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP,
  1539. B_TXNSS_MAP_MSK, 4);
  1540. } else {
  1541. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Error Tx Path");
  1542. }
  1543. } else {
  1544. rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK,
  1545. 1);
  1546. rtw89_phy_write32_idx(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, 2,
  1547. RTW89_PHY_1);
  1548. rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK,
  1549. 0);
  1550. rtw89_phy_write32_idx(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 4,
  1551. RTW89_PHY_1);
  1552. }
  1553. rst_mask0 = B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI;
  1554. rst_mask1 = B_P1_TXPW_RSTB_MANON | B_P1_TXPW_RSTB_TSSI;
  1555. if (tx_path == RF_PATH_A) {
  1556. rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 1);
  1557. rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 3);
  1558. } else {
  1559. rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 1);
  1560. rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 3);
  1561. }
  1562. }
  1563. void rtw8852a_bb_tx_mode_switch(struct rtw89_dev *rtwdev,
  1564. enum rtw89_phy_idx idx, u8 mode)
  1565. {
  1566. if (mode != 0)
  1567. return;
  1568. rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Tx mode switch");
  1569. rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 0, idx);
  1570. rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 0, idx);
  1571. rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0, idx);
  1572. rtw89_phy_write32_idx(rtwdev, R_PMAC_RXMOD, B_PMAC_RXMOD_MSK, 0, idx);
  1573. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_DPD_EN, 0, idx);
  1574. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0, idx);
  1575. rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 0, idx);
  1576. }
  1577. static void rtw8852a_bb_ctrl_btc_preagc(struct rtw89_dev *rtwdev, bool bt_en)
  1578. {
  1579. rtw89_phy_write_reg3_tbl(rtwdev, bt_en ? &rtw8852a_btc_preagc_en_defs_tbl :
  1580. &rtw8852a_btc_preagc_dis_defs_tbl);
  1581. }
  1582. static u8 rtw8852a_get_thermal(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path)
  1583. {
  1584. if (rtwdev->is_tssi_mode[rf_path]) {
  1585. u32 addr = 0x1c10 + (rf_path << 13);
  1586. return (u8)rtw89_phy_read32_mask(rtwdev, addr, 0x3F000000);
  1587. }
  1588. rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
  1589. rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x0);
  1590. rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
  1591. fsleep(200);
  1592. return (u8)rtw89_read_rf(rtwdev, rf_path, RR_TM, RR_TM_VAL);
  1593. }
  1594. static void rtw8852a_btc_set_rfe(struct rtw89_dev *rtwdev)
  1595. {
  1596. struct rtw89_btc *btc = &rtwdev->btc;
  1597. struct rtw89_btc_module *module = &btc->mdinfo;
  1598. module->rfe_type = rtwdev->efuse.rfe_type;
  1599. module->cv = rtwdev->hal.cv;
  1600. module->bt_solo = 0;
  1601. module->switch_type = BTC_SWITCH_INTERNAL;
  1602. if (module->rfe_type > 0)
  1603. module->ant.num = (module->rfe_type % 2 ? 2 : 3);
  1604. else
  1605. module->ant.num = 2;
  1606. module->ant.diversity = 0;
  1607. module->ant.isolation = 10;
  1608. if (module->ant.num == 3) {
  1609. module->ant.type = BTC_ANT_DEDICATED;
  1610. module->bt_pos = BTC_BT_ALONE;
  1611. } else {
  1612. module->ant.type = BTC_ANT_SHARED;
  1613. module->bt_pos = BTC_BT_BTG;
  1614. }
  1615. }
  1616. static
  1617. void rtw8852a_set_trx_mask(struct rtw89_dev *rtwdev, u8 path, u8 group, u32 val)
  1618. {
  1619. rtw89_write_rf(rtwdev, path, RR_LUTWE, 0xfffff, 0x20000);
  1620. rtw89_write_rf(rtwdev, path, RR_LUTWA, 0xfffff, group);
  1621. rtw89_write_rf(rtwdev, path, RR_LUTWD0, 0xfffff, val);
  1622. rtw89_write_rf(rtwdev, path, RR_LUTWE, 0xfffff, 0x0);
  1623. }
  1624. static void rtw8852a_ctrl_btg(struct rtw89_dev *rtwdev, bool btg)
  1625. {
  1626. if (btg) {
  1627. rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG, B_PATH0_BTG_SHEN, 0x1);
  1628. rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG, B_PATH1_BTG_SHEN, 0x3);
  1629. rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0x0);
  1630. } else {
  1631. rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG, B_PATH0_BTG_SHEN, 0x0);
  1632. rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG, B_PATH1_BTG_SHEN, 0x0);
  1633. rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0xf);
  1634. rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P2, 0x4);
  1635. }
  1636. }
  1637. static void rtw8852a_btc_init_cfg(struct rtw89_dev *rtwdev)
  1638. {
  1639. struct rtw89_btc *btc = &rtwdev->btc;
  1640. struct rtw89_btc_module *module = &btc->mdinfo;
  1641. const struct rtw89_chip_info *chip = rtwdev->chip;
  1642. const struct rtw89_mac_ax_coex coex_params = {
  1643. .pta_mode = RTW89_MAC_AX_COEX_RTK_MODE,
  1644. .direction = RTW89_MAC_AX_COEX_INNER,
  1645. };
  1646. /* PTA init */
  1647. rtw89_mac_coex_init(rtwdev, &coex_params);
  1648. /* set WL Tx response = Hi-Pri */
  1649. chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_TX_RESP, true);
  1650. chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_BEACON, true);
  1651. /* set rf gnt debug off */
  1652. rtw89_write_rf(rtwdev, RF_PATH_A, RR_WLSEL, 0xfffff, 0x0);
  1653. rtw89_write_rf(rtwdev, RF_PATH_B, RR_WLSEL, 0xfffff, 0x0);
  1654. /* set WL Tx thru in TRX mask table if GNT_WL = 0 && BT_S1 = ss group */
  1655. if (module->ant.type == BTC_ANT_SHARED) {
  1656. rtw8852a_set_trx_mask(rtwdev,
  1657. RF_PATH_A, BTC_BT_SS_GROUP, 0x5ff);
  1658. rtw8852a_set_trx_mask(rtwdev,
  1659. RF_PATH_B, BTC_BT_SS_GROUP, 0x5ff);
  1660. /* set path-A(S0) Tx/Rx no-mask if GNT_WL=0 && BT_S1=tx group */
  1661. rtw8852a_set_trx_mask(rtwdev,
  1662. RF_PATH_A, BTC_BT_TX_GROUP, 0x5ff);
  1663. } else { /* set WL Tx stb if GNT_WL = 0 && BT_S1 = ss group for 3-ant */
  1664. rtw8852a_set_trx_mask(rtwdev,
  1665. RF_PATH_A, BTC_BT_SS_GROUP, 0x5df);
  1666. rtw8852a_set_trx_mask(rtwdev,
  1667. RF_PATH_B, BTC_BT_SS_GROUP, 0x5df);
  1668. }
  1669. /* set PTA break table */
  1670. rtw89_write32(rtwdev, R_BTC_BREAK_TABLE, BTC_BREAK_PARAM);
  1671. /* enable BT counter 0xda40[16,2] = 2b'11 */
  1672. rtw89_write32_set(rtwdev,
  1673. R_AX_CSR_MODE, B_AX_BT_CNT_RST | B_AX_STATIS_BT_EN);
  1674. btc->cx.wl.status.map.init_ok = true;
  1675. }
  1676. static
  1677. void rtw8852a_btc_set_wl_pri(struct rtw89_dev *rtwdev, u8 map, bool state)
  1678. {
  1679. u32 bitmap = 0;
  1680. u32 reg = 0;
  1681. switch (map) {
  1682. case BTC_PRI_MASK_TX_RESP:
  1683. reg = R_BTC_BT_COEX_MSK_TABLE;
  1684. bitmap = B_BTC_PRI_MASK_TX_RESP_V1;
  1685. break;
  1686. case BTC_PRI_MASK_BEACON:
  1687. reg = R_AX_WL_PRI_MSK;
  1688. bitmap = B_AX_PTA_WL_PRI_MASK_BCNQ;
  1689. break;
  1690. default:
  1691. return;
  1692. }
  1693. if (state)
  1694. rtw89_write32_set(rtwdev, reg, bitmap);
  1695. else
  1696. rtw89_write32_clr(rtwdev, reg, bitmap);
  1697. }
  1698. static inline u32 __btc_ctrl_val_all_time(u32 ctrl)
  1699. {
  1700. return FIELD_GET(GENMASK(15, 0), ctrl);
  1701. }
  1702. static inline u32 __btc_ctrl_rst_all_time(u32 cur)
  1703. {
  1704. return cur & ~B_AX_FORCE_PWR_BY_RATE_EN;
  1705. }
  1706. static inline u32 __btc_ctrl_gen_all_time(u32 cur, u32 val)
  1707. {
  1708. u32 hv = cur & ~B_AX_FORCE_PWR_BY_RATE_VALUE_MASK;
  1709. u32 lv = val & B_AX_FORCE_PWR_BY_RATE_VALUE_MASK;
  1710. return hv | lv | B_AX_FORCE_PWR_BY_RATE_EN;
  1711. }
  1712. static inline u32 __btc_ctrl_val_gnt_bt(u32 ctrl)
  1713. {
  1714. return FIELD_GET(GENMASK(31, 16), ctrl);
  1715. }
  1716. static inline u32 __btc_ctrl_rst_gnt_bt(u32 cur)
  1717. {
  1718. return cur & ~B_AX_TXAGC_BT_EN;
  1719. }
  1720. static inline u32 __btc_ctrl_gen_gnt_bt(u32 cur, u32 val)
  1721. {
  1722. u32 ov = cur & ~B_AX_TXAGC_BT_MASK;
  1723. u32 iv = FIELD_PREP(B_AX_TXAGC_BT_MASK, val);
  1724. return ov | iv | B_AX_TXAGC_BT_EN;
  1725. }
  1726. static void
  1727. rtw8852a_btc_set_wl_txpwr_ctrl(struct rtw89_dev *rtwdev, u32 txpwr_val)
  1728. {
  1729. const u32 __btc_cr_all_time = R_AX_PWR_RATE_CTRL;
  1730. const u32 __btc_cr_gnt_bt = R_AX_PWR_COEXT_CTRL;
  1731. #define __do_clr(_chk) ((_chk) == GENMASK(15, 0))
  1732. #define __handle(_case) \
  1733. do { \
  1734. const u32 _reg = __btc_cr_ ## _case; \
  1735. u32 _val = __btc_ctrl_val_ ## _case(txpwr_val); \
  1736. u32 _cur, _wrt; \
  1737. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, \
  1738. "btc ctrl %s: 0x%x\n", #_case, _val); \
  1739. if (rtw89_mac_txpwr_read32(rtwdev, RTW89_PHY_0, _reg, &_cur))\
  1740. break; \
  1741. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, \
  1742. "btc ctrl ori 0x%x: 0x%x\n", _reg, _cur); \
  1743. _wrt = __do_clr(_val) ? \
  1744. __btc_ctrl_rst_ ## _case(_cur) : \
  1745. __btc_ctrl_gen_ ## _case(_cur, _val); \
  1746. rtw89_mac_txpwr_write32(rtwdev, RTW89_PHY_0, _reg, _wrt);\
  1747. rtw89_debug(rtwdev, RTW89_DBG_TXPWR, \
  1748. "btc ctrl set 0x%x: 0x%x\n", _reg, _wrt); \
  1749. } while (0)
  1750. __handle(all_time);
  1751. __handle(gnt_bt);
  1752. #undef __handle
  1753. #undef __do_clr
  1754. }
  1755. static
  1756. s8 rtw8852a_btc_get_bt_rssi(struct rtw89_dev *rtwdev, s8 val)
  1757. {
  1758. return clamp_t(s8, val, -100, 0) + 100;
  1759. }
  1760. static struct rtw89_btc_rf_trx_para rtw89_btc_8852a_rf_ul[] = {
  1761. {255, 0, 0, 7}, /* 0 -> original */
  1762. {255, 2, 0, 7}, /* 1 -> for BT-connected ACI issue && BTG co-rx */
  1763. {255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
  1764. {255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
  1765. {255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
  1766. {255, 0, 0, 7}, /* the below id is for non-shared-antenna free-run */
  1767. {6, 1, 0, 7},
  1768. {13, 1, 0, 7},
  1769. {13, 1, 0, 7}
  1770. };
  1771. static struct rtw89_btc_rf_trx_para rtw89_btc_8852a_rf_dl[] = {
  1772. {255, 0, 0, 7}, /* 0 -> original */
  1773. {255, 2, 0, 7}, /* 1 -> reserved for shared-antenna */
  1774. {255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
  1775. {255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
  1776. {255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
  1777. {255, 0, 0, 7}, /* the below id is for non-shared-antenna free-run */
  1778. {255, 1, 0, 7},
  1779. {255, 1, 0, 7},
  1780. {255, 1, 0, 7}
  1781. };
  1782. static const
  1783. u8 rtw89_btc_8852a_wl_rssi_thres[BTC_WL_RSSI_THMAX] = {60, 50, 40, 30};
  1784. static const
  1785. u8 rtw89_btc_8852a_bt_rssi_thres[BTC_BT_RSSI_THMAX] = {40, 36, 31, 28};
  1786. static struct rtw89_btc_fbtc_mreg rtw89_btc_8852a_mon_reg[] = {
  1787. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda24),
  1788. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda28),
  1789. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda2c),
  1790. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda30),
  1791. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda4c),
  1792. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda10),
  1793. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda20),
  1794. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda34),
  1795. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xcef4),
  1796. RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0x8424),
  1797. RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x980),
  1798. RTW89_DEF_FBTC_MREG(REG_BT_MODEM, 4, 0x178),
  1799. };
  1800. static
  1801. void rtw8852a_btc_bt_aci_imp(struct rtw89_dev *rtwdev)
  1802. {
  1803. struct rtw89_btc *btc = &rtwdev->btc;
  1804. struct rtw89_btc_dm *dm = &btc->dm;
  1805. struct rtw89_btc_bt_info *bt = &btc->cx.bt;
  1806. struct rtw89_btc_bt_link_info *b = &bt->link_info;
  1807. /* fix LNA2 = level-5 for BT ACI issue at BTG */
  1808. if (btc->dm.wl_btg_rx && b->profile_cnt.now != 0)
  1809. dm->trx_para_level = 1;
  1810. }
  1811. static
  1812. void rtw8852a_btc_update_bt_cnt(struct rtw89_dev *rtwdev)
  1813. {
  1814. struct rtw89_btc *btc = &rtwdev->btc;
  1815. struct rtw89_btc_cx *cx = &btc->cx;
  1816. u32 val;
  1817. val = rtw89_read32(rtwdev, R_AX_BT_STAST_HIGH);
  1818. cx->cnt_bt[BTC_BCNT_HIPRI_TX] = FIELD_GET(B_AX_STATIS_BT_HI_TX_MASK, val);
  1819. cx->cnt_bt[BTC_BCNT_HIPRI_RX] = FIELD_GET(B_AX_STATIS_BT_HI_RX_MASK, val);
  1820. val = rtw89_read32(rtwdev, R_AX_BT_STAST_LOW);
  1821. cx->cnt_bt[BTC_BCNT_LOPRI_TX] = FIELD_GET(B_AX_STATIS_BT_LO_TX_1_MASK, val);
  1822. cx->cnt_bt[BTC_BCNT_LOPRI_RX] = FIELD_GET(B_AX_STATIS_BT_LO_RX_1_MASK, val);
  1823. /* clock-gate off before reset counter*/
  1824. rtw89_write32_set(rtwdev, R_AX_BTC_CFG, B_AX_DIS_BTC_CLK_G);
  1825. rtw89_write32_clr(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST);
  1826. rtw89_write32_set(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST);
  1827. rtw89_write32_clr(rtwdev, R_AX_BTC_CFG, B_AX_DIS_BTC_CLK_G);
  1828. }
  1829. static
  1830. void rtw8852a_btc_wl_s1_standby(struct rtw89_dev *rtwdev, bool state)
  1831. {
  1832. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x80000);
  1833. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x1);
  1834. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD1, RFREG_MASK, 0x1);
  1835. /* set WL standby = Rx for GNT_BT_Tx = 1->0 settle issue */
  1836. if (state)
  1837. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0,
  1838. RFREG_MASK, 0xa2d7c);
  1839. else
  1840. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0,
  1841. RFREG_MASK, 0xa2020);
  1842. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
  1843. }
  1844. static void rtw8852a_set_wl_lna2(struct rtw89_dev *rtwdev, u8 level)
  1845. {
  1846. /* level=0 Default: TIA 1/0= (LNA2,TIAN6) = (7,1)/(5,1) = 21dB/12dB
  1847. * level=1 Fix LNA2=5: TIA 1/0= (LNA2,TIAN6) = (5,0)/(5,1) = 18dB/12dB
  1848. * To improve BT ACI in co-rx
  1849. */
  1850. switch (level) {
  1851. case 0: /* default */
  1852. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000);
  1853. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3);
  1854. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x17);
  1855. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2);
  1856. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
  1857. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
  1858. break;
  1859. case 1: /* Fix LNA2=5 */
  1860. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000);
  1861. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3);
  1862. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x5);
  1863. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2);
  1864. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
  1865. rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
  1866. break;
  1867. }
  1868. }
  1869. static void rtw8852a_btc_set_wl_rx_gain(struct rtw89_dev *rtwdev, u32 level)
  1870. {
  1871. switch (level) {
  1872. case 0: /* original */
  1873. rtw8852a_bb_ctrl_btc_preagc(rtwdev, false);
  1874. rtw8852a_set_wl_lna2(rtwdev, 0);
  1875. break;
  1876. case 1: /* for FDD free-run */
  1877. rtw8852a_bb_ctrl_btc_preagc(rtwdev, true);
  1878. rtw8852a_set_wl_lna2(rtwdev, 0);
  1879. break;
  1880. case 2: /* for BTG Co-Rx*/
  1881. rtw8852a_bb_ctrl_btc_preagc(rtwdev, false);
  1882. rtw8852a_set_wl_lna2(rtwdev, 1);
  1883. break;
  1884. }
  1885. }
  1886. static void rtw8852a_fill_freq_with_ppdu(struct rtw89_dev *rtwdev,
  1887. struct rtw89_rx_phy_ppdu *phy_ppdu,
  1888. struct ieee80211_rx_status *status)
  1889. {
  1890. u16 chan = phy_ppdu->chan_idx;
  1891. u8 band;
  1892. if (chan == 0)
  1893. return;
  1894. band = chan <= 14 ? NL80211_BAND_2GHZ : NL80211_BAND_5GHZ;
  1895. status->freq = ieee80211_channel_to_frequency(chan, band);
  1896. status->band = band;
  1897. }
  1898. static void rtw8852a_query_ppdu(struct rtw89_dev *rtwdev,
  1899. struct rtw89_rx_phy_ppdu *phy_ppdu,
  1900. struct ieee80211_rx_status *status)
  1901. {
  1902. u8 path;
  1903. u8 *rx_power = phy_ppdu->rssi;
  1904. status->signal = RTW89_RSSI_RAW_TO_DBM(max(rx_power[RF_PATH_A], rx_power[RF_PATH_B]));
  1905. for (path = 0; path < rtwdev->chip->rf_path_num; path++) {
  1906. status->chains |= BIT(path);
  1907. status->chain_signal[path] = RTW89_RSSI_RAW_TO_DBM(rx_power[path]);
  1908. }
  1909. if (phy_ppdu->valid)
  1910. rtw8852a_fill_freq_with_ppdu(rtwdev, phy_ppdu, status);
  1911. }
  1912. static const struct rtw89_chip_ops rtw8852a_chip_ops = {
  1913. .enable_bb_rf = rtw89_mac_enable_bb_rf,
  1914. .disable_bb_rf = rtw89_mac_disable_bb_rf,
  1915. .bb_reset = rtw8852a_bb_reset,
  1916. .bb_sethw = rtw8852a_bb_sethw,
  1917. .read_rf = rtw89_phy_read_rf,
  1918. .write_rf = rtw89_phy_write_rf,
  1919. .set_channel = rtw8852a_set_channel,
  1920. .set_channel_help = rtw8852a_set_channel_help,
  1921. .read_efuse = rtw8852a_read_efuse,
  1922. .read_phycap = rtw8852a_read_phycap,
  1923. .fem_setup = rtw8852a_fem_setup,
  1924. .rfk_init = rtw8852a_rfk_init,
  1925. .rfk_channel = rtw8852a_rfk_channel,
  1926. .rfk_band_changed = rtw8852a_rfk_band_changed,
  1927. .rfk_scan = rtw8852a_rfk_scan,
  1928. .rfk_track = rtw8852a_rfk_track,
  1929. .power_trim = rtw8852a_power_trim,
  1930. .set_txpwr = rtw8852a_set_txpwr,
  1931. .set_txpwr_ctrl = rtw8852a_set_txpwr_ctrl,
  1932. .init_txpwr_unit = rtw8852a_init_txpwr_unit,
  1933. .get_thermal = rtw8852a_get_thermal,
  1934. .ctrl_btg = rtw8852a_ctrl_btg,
  1935. .query_ppdu = rtw8852a_query_ppdu,
  1936. .bb_ctrl_btc_preagc = rtw8852a_bb_ctrl_btc_preagc,
  1937. .cfg_txrx_path = NULL,
  1938. .set_txpwr_ul_tb_offset = rtw8852a_set_txpwr_ul_tb_offset,
  1939. .pwr_on_func = NULL,
  1940. .pwr_off_func = NULL,
  1941. .fill_txdesc = rtw89_core_fill_txdesc,
  1942. .fill_txdesc_fwcmd = rtw89_core_fill_txdesc,
  1943. .cfg_ctrl_path = rtw89_mac_cfg_ctrl_path,
  1944. .mac_cfg_gnt = rtw89_mac_cfg_gnt,
  1945. .stop_sch_tx = rtw89_mac_stop_sch_tx,
  1946. .resume_sch_tx = rtw89_mac_resume_sch_tx,
  1947. .h2c_dctl_sec_cam = NULL,
  1948. .btc_set_rfe = rtw8852a_btc_set_rfe,
  1949. .btc_init_cfg = rtw8852a_btc_init_cfg,
  1950. .btc_set_wl_pri = rtw8852a_btc_set_wl_pri,
  1951. .btc_set_wl_txpwr_ctrl = rtw8852a_btc_set_wl_txpwr_ctrl,
  1952. .btc_get_bt_rssi = rtw8852a_btc_get_bt_rssi,
  1953. .btc_bt_aci_imp = rtw8852a_btc_bt_aci_imp,
  1954. .btc_update_bt_cnt = rtw8852a_btc_update_bt_cnt,
  1955. .btc_wl_s1_standby = rtw8852a_btc_wl_s1_standby,
  1956. .btc_set_wl_rx_gain = rtw8852a_btc_set_wl_rx_gain,
  1957. .btc_set_policy = rtw89_btc_set_policy,
  1958. };
  1959. const struct rtw89_chip_info rtw8852a_chip_info = {
  1960. .chip_id = RTL8852A,
  1961. .ops = &rtw8852a_chip_ops,
  1962. .fw_name = "rtw89/rtw8852a_fw.bin",
  1963. .fifo_size = 458752,
  1964. .dle_scc_rsvd_size = 0,
  1965. .max_amsdu_limit = 3500,
  1966. .dis_2g_40m_ul_ofdma = true,
  1967. .rsvd_ple_ofst = 0x6f800,
  1968. .hfc_param_ini = rtw8852a_hfc_param_ini_pcie,
  1969. .dle_mem = rtw8852a_dle_mem_pcie,
  1970. .rf_base_addr = {0xc000, 0xd000},
  1971. .pwr_on_seq = pwr_on_seq_8852a,
  1972. .pwr_off_seq = pwr_off_seq_8852a,
  1973. .bb_table = &rtw89_8852a_phy_bb_table,
  1974. .bb_gain_table = NULL,
  1975. .rf_table = {&rtw89_8852a_phy_radioa_table,
  1976. &rtw89_8852a_phy_radiob_table,},
  1977. .nctl_table = &rtw89_8852a_phy_nctl_table,
  1978. .byr_table = &rtw89_8852a_byr_table,
  1979. .txpwr_lmt_2g = &rtw89_8852a_txpwr_lmt_2g,
  1980. .txpwr_lmt_5g = &rtw89_8852a_txpwr_lmt_5g,
  1981. .txpwr_lmt_ru_2g = &rtw89_8852a_txpwr_lmt_ru_2g,
  1982. .txpwr_lmt_ru_5g = &rtw89_8852a_txpwr_lmt_ru_5g,
  1983. .txpwr_factor_rf = 2,
  1984. .txpwr_factor_mac = 1,
  1985. .dig_table = &rtw89_8852a_phy_dig_table,
  1986. .dig_regs = &rtw8852a_dig_regs,
  1987. .tssi_dbw_table = NULL,
  1988. .support_chanctx_num = 1,
  1989. .support_bands = BIT(NL80211_BAND_2GHZ) |
  1990. BIT(NL80211_BAND_5GHZ),
  1991. .support_bw160 = false,
  1992. .hw_sec_hdr = false,
  1993. .rf_path_num = 2,
  1994. .tx_nss = 2,
  1995. .rx_nss = 2,
  1996. .acam_num = 128,
  1997. .bcam_num = 10,
  1998. .scam_num = 128,
  1999. .bacam_num = 2,
  2000. .bacam_dynamic_num = 4,
  2001. .bacam_v1 = false,
  2002. .sec_ctrl_efuse_size = 4,
  2003. .physical_efuse_size = 1216,
  2004. .logical_efuse_size = 1536,
  2005. .limit_efuse_size = 1152,
  2006. .dav_phy_efuse_size = 0,
  2007. .dav_log_efuse_size = 0,
  2008. .phycap_addr = 0x580,
  2009. .phycap_size = 128,
  2010. .para_ver = 0x0,
  2011. .wlcx_desired = 0x06000000,
  2012. .btcx_desired = 0x7,
  2013. .scbd = 0x1,
  2014. .mailbox = 0x1,
  2015. .btc_fwinfo_buf = 1024,
  2016. .fcxbtcrpt_ver = 1,
  2017. .fcxtdma_ver = 1,
  2018. .fcxslots_ver = 1,
  2019. .fcxcysta_ver = 2,
  2020. .fcxstep_ver = 2,
  2021. .fcxnullsta_ver = 1,
  2022. .fcxmreg_ver = 1,
  2023. .fcxgpiodbg_ver = 1,
  2024. .fcxbtver_ver = 1,
  2025. .fcxbtscan_ver = 1,
  2026. .fcxbtafh_ver = 1,
  2027. .fcxbtdevinfo_ver = 1,
  2028. .afh_guard_ch = 6,
  2029. .wl_rssi_thres = rtw89_btc_8852a_wl_rssi_thres,
  2030. .bt_rssi_thres = rtw89_btc_8852a_bt_rssi_thres,
  2031. .rssi_tol = 2,
  2032. .mon_reg_num = ARRAY_SIZE(rtw89_btc_8852a_mon_reg),
  2033. .mon_reg = rtw89_btc_8852a_mon_reg,
  2034. .rf_para_ulink_num = ARRAY_SIZE(rtw89_btc_8852a_rf_ul),
  2035. .rf_para_ulink = rtw89_btc_8852a_rf_ul,
  2036. .rf_para_dlink_num = ARRAY_SIZE(rtw89_btc_8852a_rf_dl),
  2037. .rf_para_dlink = rtw89_btc_8852a_rf_dl,
  2038. .ps_mode_supported = BIT(RTW89_PS_MODE_RFOFF) |
  2039. BIT(RTW89_PS_MODE_CLK_GATED) |
  2040. BIT(RTW89_PS_MODE_PWR_GATED),
  2041. .low_power_hci_modes = 0,
  2042. .h2c_cctl_func_id = H2C_FUNC_MAC_CCTLINFO_UD,
  2043. .hci_func_en_addr = R_AX_HCI_FUNC_EN,
  2044. .h2c_desc_size = sizeof(struct rtw89_txwd_body),
  2045. .txwd_body_size = sizeof(struct rtw89_txwd_body),
  2046. .h2c_ctrl_reg = R_AX_H2CREG_CTRL,
  2047. .h2c_regs = rtw8852a_h2c_regs,
  2048. .c2h_ctrl_reg = R_AX_C2HREG_CTRL,
  2049. .c2h_regs = rtw8852a_c2h_regs,
  2050. .page_regs = &rtw8852a_page_regs,
  2051. .dcfo_comp = &rtw8852a_dcfo_comp,
  2052. .dcfo_comp_sft = 3,
  2053. .imr_info = &rtw8852a_imr_info,
  2054. .rrsr_cfgs = &rtw8852a_rrsr_cfgs,
  2055. .dma_ch_mask = 0,
  2056. };
  2057. EXPORT_SYMBOL(rtw8852a_chip_info);
  2058. MODULE_FIRMWARE("rtw89/rtw8852a_fw.bin");
  2059. MODULE_AUTHOR("Realtek Corporation");
  2060. MODULE_DESCRIPTION("Realtek 802.11ax wireless 8852A driver");
  2061. MODULE_LICENSE("Dual BSD/GPL");