phy.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2019-2020 Realtek Corporation
  3. */
  4. #ifndef __RTW89_PHY_H__
  5. #define __RTW89_PHY_H__
  6. #include "core.h"
  7. #define RTW89_PHY_ADDR_OFFSET 0x10000
  8. #define RTW89_RF_ADDR_ADSEL_MASK BIT(16)
  9. #define get_phy_headline(addr) FIELD_GET(GENMASK(31, 28), addr)
  10. #define PHY_HEADLINE_VALID 0xf
  11. #define get_phy_target(addr) FIELD_GET(GENMASK(27, 0), addr)
  12. #define get_phy_compare(rfe, cv) (FIELD_PREP(GENMASK(23, 16), rfe) | \
  13. FIELD_PREP(GENMASK(7, 0), cv))
  14. #define get_phy_cond(addr) FIELD_GET(GENMASK(31, 28), addr)
  15. #define get_phy_cond_rfe(addr) FIELD_GET(GENMASK(23, 16), addr)
  16. #define get_phy_cond_pkg(addr) FIELD_GET(GENMASK(15, 8), addr)
  17. #define get_phy_cond_cv(addr) FIELD_GET(GENMASK(7, 0), addr)
  18. #define phy_div(a, b) ({typeof(b) _b = (b); (_b) ? ((a) / (_b)) : 0; })
  19. #define PHY_COND_BRANCH_IF 0x8
  20. #define PHY_COND_BRANCH_ELIF 0x9
  21. #define PHY_COND_BRANCH_ELSE 0xa
  22. #define PHY_COND_BRANCH_END 0xb
  23. #define PHY_COND_CHECK 0x4
  24. #define PHY_COND_DONT_CARE 0xff
  25. #define RA_MASK_CCK_RATES GENMASK_ULL(3, 0)
  26. #define RA_MASK_OFDM_RATES GENMASK_ULL(11, 4)
  27. #define RA_MASK_SUBCCK_RATES 0x5ULL
  28. #define RA_MASK_SUBOFDM_RATES 0x10ULL
  29. #define RA_MASK_HT_1SS_RATES GENMASK_ULL(19, 12)
  30. #define RA_MASK_HT_2SS_RATES GENMASK_ULL(31, 24)
  31. #define RA_MASK_HT_3SS_RATES GENMASK_ULL(43, 36)
  32. #define RA_MASK_HT_4SS_RATES GENMASK_ULL(55, 48)
  33. #define RA_MASK_HT_RATES GENMASK_ULL(55, 12)
  34. #define RA_MASK_VHT_1SS_RATES GENMASK_ULL(21, 12)
  35. #define RA_MASK_VHT_2SS_RATES GENMASK_ULL(33, 24)
  36. #define RA_MASK_VHT_3SS_RATES GENMASK_ULL(45, 36)
  37. #define RA_MASK_VHT_4SS_RATES GENMASK_ULL(57, 48)
  38. #define RA_MASK_VHT_RATES GENMASK_ULL(57, 12)
  39. #define RA_MASK_HE_1SS_RATES GENMASK_ULL(23, 12)
  40. #define RA_MASK_HE_2SS_RATES GENMASK_ULL(35, 24)
  41. #define RA_MASK_HE_3SS_RATES GENMASK_ULL(47, 36)
  42. #define RA_MASK_HE_4SS_RATES GENMASK_ULL(59, 48)
  43. #define RA_MASK_HE_RATES GENMASK_ULL(59, 12)
  44. #define CFO_TRK_ENABLE_TH (2 << 2)
  45. #define CFO_TRK_STOP_TH_4 (30 << 2)
  46. #define CFO_TRK_STOP_TH_3 (20 << 2)
  47. #define CFO_TRK_STOP_TH_2 (10 << 2)
  48. #define CFO_TRK_STOP_TH_1 (00 << 2)
  49. #define CFO_TRK_STOP_TH (2 << 2)
  50. #define CFO_SW_COMP_FINE_TUNE (2 << 2)
  51. #define CFO_PERIOD_CNT 15
  52. #define CFO_BOUND 64
  53. #define CFO_TP_UPPER 100
  54. #define CFO_TP_LOWER 50
  55. #define CFO_COMP_PERIOD 250
  56. #define CFO_COMP_WEIGHT 8
  57. #define MAX_CFO_TOLERANCE 30
  58. #define CFO_TF_CNT_TH 300
  59. #define CCX_MAX_PERIOD 2097
  60. #define CCX_MAX_PERIOD_UNIT 32
  61. #define MS_TO_4US_RATIO 250
  62. #define ENV_MNTR_FAIL_DWORD 0xffffffff
  63. #define ENV_MNTR_IFSCLM_HIS_MAX 127
  64. #define PERMIL 1000
  65. #define PERCENT 100
  66. #define IFS_CLM_TH0_UPPER 64
  67. #define IFS_CLM_TH_MUL 4
  68. #define IFS_CLM_TH_START_IDX 0
  69. #define TIA0_GAIN_A 12
  70. #define TIA0_GAIN_G 16
  71. #define LNA0_GAIN (-24)
  72. #define U4_MAX_BIT 3
  73. #define U8_MAX_BIT 7
  74. #define DIG_GAIN_SHIFT 2
  75. #define DIG_GAIN 8
  76. #define LNA_IDX_MAX 6
  77. #define LNA_IDX_MIN 0
  78. #define TIA_IDX_MAX 1
  79. #define TIA_IDX_MIN 0
  80. #define RXB_IDX_MAX 31
  81. #define RXB_IDX_MIN 0
  82. #define IGI_RSSI_MAX 110
  83. #define PD_TH_MAX_RSSI 70
  84. #define PD_TH_MIN_RSSI 8
  85. #define CCKPD_TH_MIN_RSSI (-18)
  86. #define PD_TH_BW160_CMP_VAL 9
  87. #define PD_TH_BW80_CMP_VAL 6
  88. #define PD_TH_BW40_CMP_VAL 3
  89. #define PD_TH_BW20_CMP_VAL 0
  90. #define PD_TH_CMP_VAL 3
  91. #define PD_TH_SB_FLTR_CMP_VAL 7
  92. #define PHYSTS_MGNT BIT(RTW89_RX_TYPE_MGNT)
  93. #define PHYSTS_CTRL BIT(RTW89_RX_TYPE_CTRL)
  94. #define PHYSTS_DATA BIT(RTW89_RX_TYPE_DATA)
  95. #define PHYSTS_RSVD BIT(RTW89_RX_TYPE_RSVD)
  96. #define PPDU_FILTER_BITMAP (PHYSTS_MGNT | PHYSTS_DATA)
  97. enum rtw89_phy_c2h_ra_func {
  98. RTW89_PHY_C2H_FUNC_STS_RPT,
  99. RTW89_PHY_C2H_FUNC_MU_GPTBL_RPT,
  100. RTW89_PHY_C2H_FUNC_TXSTS,
  101. RTW89_PHY_C2H_FUNC_RA_MAX,
  102. };
  103. enum rtw89_phy_c2h_class {
  104. RTW89_PHY_C2H_CLASS_RUA,
  105. RTW89_PHY_C2H_CLASS_RA,
  106. RTW89_PHY_C2H_CLASS_DM,
  107. RTW89_PHY_C2H_CLASS_BTC_MIN = 0x10,
  108. RTW89_PHY_C2H_CLASS_BTC_MAX = 0x17,
  109. RTW89_PHY_C2H_CLASS_MAX,
  110. };
  111. enum rtw89_env_monitor_result_level {
  112. RTW89_PHY_ENV_MON_CCX_FAIL = 0,
  113. RTW89_PHY_ENV_MON_NHM = BIT(0),
  114. RTW89_PHY_ENV_MON_CLM = BIT(1),
  115. RTW89_PHY_ENV_MON_FAHM = BIT(2),
  116. RTW89_PHY_ENV_MON_IFS_CLM = BIT(3),
  117. RTW89_PHY_ENV_MON_EDCCA_CLM = BIT(4),
  118. };
  119. #define CCX_US_BASE_RATIO 4
  120. enum rtw89_ccx_unit {
  121. RTW89_CCX_4_US = 0,
  122. RTW89_CCX_8_US = 1,
  123. RTW89_CCX_16_US = 2,
  124. RTW89_CCX_32_US = 3
  125. };
  126. enum rtw89_phy_status_ie_type {
  127. RTW89_PHYSTS_IE00_CMN_CCK = 0,
  128. RTW89_PHYSTS_IE01_CMN_OFDM = 1,
  129. RTW89_PHYSTS_IE02_CMN_EXT_AX = 2,
  130. RTW89_PHYSTS_IE03_CMN_EXT_SEG_1 = 3,
  131. RTW89_PHYSTS_IE04_CMN_EXT_PATH_A = 4,
  132. RTW89_PHYSTS_IE05_CMN_EXT_PATH_B = 5,
  133. RTW89_PHYSTS_IE06_CMN_EXT_PATH_C = 6,
  134. RTW89_PHYSTS_IE07_CMN_EXT_PATH_D = 7,
  135. RTW89_PHYSTS_IE08_FTR_CH = 8,
  136. RTW89_PHYSTS_IE09_FTR_0 = 9,
  137. RTW89_PHYSTS_IE10_FTR_PLCP_EXT = 10,
  138. RTW89_PHYSTS_IE11_FTR_PLCP_HISTOGRAM = 11,
  139. RTW89_PHYSTS_IE12_MU_EIGEN_INFO = 12,
  140. RTW89_PHYSTS_IE13_DL_MU_DEF = 13,
  141. RTW89_PHYSTS_IE14_TB_UL_CQI = 14,
  142. RTW89_PHYSTS_IE15_TB_UL_DEF = 15,
  143. RTW89_PHYSTS_IE16_RSVD16 = 16,
  144. RTW89_PHYSTS_IE17_TB_UL_CTRL = 17,
  145. RTW89_PHYSTS_IE18_DBG_OFDM_FD_CMN = 18,
  146. RTW89_PHYSTS_IE19_DBG_OFDM_TD_CMN = 19,
  147. RTW89_PHYSTS_IE20_DBG_OFDM_FD_USER_SEG_0 = 20,
  148. RTW89_PHYSTS_IE21_DBG_OFDM_FD_USER_SEG_1 = 21,
  149. RTW89_PHYSTS_IE22_DBG_OFDM_FD_USER_AGC = 22,
  150. RTW89_PHYSTS_IE23_RSVD23 = 23,
  151. RTW89_PHYSTS_IE24_OFDM_TD_PATH_A = 24,
  152. RTW89_PHYSTS_IE25_OFDM_TD_PATH_B = 25,
  153. RTW89_PHYSTS_IE26_OFDM_TD_PATH_C = 26,
  154. RTW89_PHYSTS_IE27_OFDM_TD_PATH_D = 27,
  155. RTW89_PHYSTS_IE28_DBG_CCK_PATH_A = 28,
  156. RTW89_PHYSTS_IE29_DBG_CCK_PATH_B = 29,
  157. RTW89_PHYSTS_IE30_DBG_CCK_PATH_C = 30,
  158. RTW89_PHYSTS_IE31_DBG_CCK_PATH_D = 31,
  159. /* keep last */
  160. RTW89_PHYSTS_IE_NUM,
  161. RTW89_PHYSTS_IE_MAX = RTW89_PHYSTS_IE_NUM - 1
  162. };
  163. enum rtw89_phy_status_bitmap {
  164. RTW89_TD_SEARCH_FAIL = 0,
  165. RTW89_BRK_BY_TX_PKT = 1,
  166. RTW89_CCA_SPOOF = 2,
  167. RTW89_OFDM_BRK = 3,
  168. RTW89_CCK_BRK = 4,
  169. RTW89_DL_MU_SPOOFING = 5,
  170. RTW89_HE_MU = 6,
  171. RTW89_VHT_MU = 7,
  172. RTW89_UL_TB_SPOOFING = 8,
  173. RTW89_RSVD_9 = 9,
  174. RTW89_TRIG_BASE_PPDU = 10,
  175. RTW89_CCK_PKT = 11,
  176. RTW89_LEGACY_OFDM_PKT = 12,
  177. RTW89_HT_PKT = 13,
  178. RTW89_VHT_PKT = 14,
  179. RTW89_HE_PKT = 15,
  180. RTW89_PHYSTS_BITMAP_NUM
  181. };
  182. enum rtw89_dig_gain_type {
  183. RTW89_DIG_GAIN_LNA_G = 0,
  184. RTW89_DIG_GAIN_TIA_G = 1,
  185. RTW89_DIG_GAIN_LNA_A = 2,
  186. RTW89_DIG_GAIN_TIA_A = 3,
  187. RTW89_DIG_GAIN_MAX = 4
  188. };
  189. enum rtw89_dig_gain_lna_idx {
  190. RTW89_DIG_GAIN_LNA_IDX1 = 1,
  191. RTW89_DIG_GAIN_LNA_IDX2 = 2,
  192. RTW89_DIG_GAIN_LNA_IDX3 = 3,
  193. RTW89_DIG_GAIN_LNA_IDX4 = 4,
  194. RTW89_DIG_GAIN_LNA_IDX5 = 5,
  195. RTW89_DIG_GAIN_LNA_IDX6 = 6
  196. };
  197. enum rtw89_dig_gain_tia_idx {
  198. RTW89_DIG_GAIN_TIA_IDX0 = 0,
  199. RTW89_DIG_GAIN_TIA_IDX1 = 1
  200. };
  201. enum rtw89_tssi_bandedge_cfg {
  202. RTW89_TSSI_BANDEDGE_FLAT,
  203. RTW89_TSSI_BANDEDGE_LOW,
  204. RTW89_TSSI_BANDEDGE_MID,
  205. RTW89_TSSI_BANDEDGE_HIGH,
  206. RTW89_TSSI_CFG_NUM,
  207. };
  208. enum rtw89_tssi_sbw_idx {
  209. RTW89_TSSI_SBW20,
  210. RTW89_TSSI_SBW40_0,
  211. RTW89_TSSI_SBW40_1,
  212. RTW89_TSSI_SBW80_0,
  213. RTW89_TSSI_SBW80_1,
  214. RTW89_TSSI_SBW80_2,
  215. RTW89_TSSI_SBW80_3,
  216. RTW89_TSSI_SBW160_0,
  217. RTW89_TSSI_SBW160_1,
  218. RTW89_TSSI_SBW160_2,
  219. RTW89_TSSI_SBW160_3,
  220. RTW89_TSSI_SBW160_4,
  221. RTW89_TSSI_SBW160_5,
  222. RTW89_TSSI_SBW160_6,
  223. RTW89_TSSI_SBW160_7,
  224. RTW89_TSSI_SBW_NUM,
  225. };
  226. struct rtw89_txpwr_byrate_cfg {
  227. enum rtw89_band band;
  228. enum rtw89_nss nss;
  229. enum rtw89_rate_section rs;
  230. u8 shf;
  231. u8 len;
  232. u32 data;
  233. };
  234. #define DELTA_SWINGIDX_SIZE 30
  235. struct rtw89_txpwr_track_cfg {
  236. const s8 (*delta_swingidx_6gb_n)[DELTA_SWINGIDX_SIZE];
  237. const s8 (*delta_swingidx_6gb_p)[DELTA_SWINGIDX_SIZE];
  238. const s8 (*delta_swingidx_6ga_n)[DELTA_SWINGIDX_SIZE];
  239. const s8 (*delta_swingidx_6ga_p)[DELTA_SWINGIDX_SIZE];
  240. const s8 (*delta_swingidx_5gb_n)[DELTA_SWINGIDX_SIZE];
  241. const s8 (*delta_swingidx_5gb_p)[DELTA_SWINGIDX_SIZE];
  242. const s8 (*delta_swingidx_5ga_n)[DELTA_SWINGIDX_SIZE];
  243. const s8 (*delta_swingidx_5ga_p)[DELTA_SWINGIDX_SIZE];
  244. const s8 *delta_swingidx_2gb_n;
  245. const s8 *delta_swingidx_2gb_p;
  246. const s8 *delta_swingidx_2ga_n;
  247. const s8 *delta_swingidx_2ga_p;
  248. const s8 *delta_swingidx_2g_cck_b_n;
  249. const s8 *delta_swingidx_2g_cck_b_p;
  250. const s8 *delta_swingidx_2g_cck_a_n;
  251. const s8 *delta_swingidx_2g_cck_a_p;
  252. };
  253. struct rtw89_phy_dig_gain_cfg {
  254. const struct rtw89_reg_def *table;
  255. u8 size;
  256. };
  257. struct rtw89_phy_dig_gain_table {
  258. const struct rtw89_phy_dig_gain_cfg *cfg_lna_g;
  259. const struct rtw89_phy_dig_gain_cfg *cfg_tia_g;
  260. const struct rtw89_phy_dig_gain_cfg *cfg_lna_a;
  261. const struct rtw89_phy_dig_gain_cfg *cfg_tia_a;
  262. };
  263. struct rtw89_phy_tssi_dbw_table {
  264. u32 data[RTW89_TSSI_CFG_NUM][RTW89_TSSI_SBW_NUM];
  265. };
  266. struct rtw89_phy_reg3_tbl {
  267. const struct rtw89_reg3_def *reg3;
  268. int size;
  269. };
  270. #define DECLARE_PHY_REG3_TBL(_name) \
  271. const struct rtw89_phy_reg3_tbl _name ## _tbl = { \
  272. .reg3 = _name, \
  273. .size = ARRAY_SIZE(_name), \
  274. }
  275. struct rtw89_nbi_reg_def {
  276. struct rtw89_reg_def notch1_idx;
  277. struct rtw89_reg_def notch1_frac_idx;
  278. struct rtw89_reg_def notch1_en;
  279. struct rtw89_reg_def notch2_idx;
  280. struct rtw89_reg_def notch2_frac_idx;
  281. struct rtw89_reg_def notch2_en;
  282. };
  283. extern const u8 rtw89_rs_idx_max[RTW89_RS_MAX];
  284. extern const u8 rtw89_rs_nss_max[RTW89_RS_MAX];
  285. static inline void rtw89_phy_write8(struct rtw89_dev *rtwdev,
  286. u32 addr, u8 data)
  287. {
  288. rtw89_write8(rtwdev, addr | RTW89_PHY_ADDR_OFFSET, data);
  289. }
  290. static inline void rtw89_phy_write16(struct rtw89_dev *rtwdev,
  291. u32 addr, u16 data)
  292. {
  293. rtw89_write16(rtwdev, addr | RTW89_PHY_ADDR_OFFSET, data);
  294. }
  295. static inline void rtw89_phy_write32(struct rtw89_dev *rtwdev,
  296. u32 addr, u32 data)
  297. {
  298. rtw89_write32(rtwdev, addr | RTW89_PHY_ADDR_OFFSET, data);
  299. }
  300. static inline void rtw89_phy_write32_set(struct rtw89_dev *rtwdev,
  301. u32 addr, u32 bits)
  302. {
  303. rtw89_write32_set(rtwdev, addr | RTW89_PHY_ADDR_OFFSET, bits);
  304. }
  305. static inline void rtw89_phy_write32_clr(struct rtw89_dev *rtwdev,
  306. u32 addr, u32 bits)
  307. {
  308. rtw89_write32_clr(rtwdev, addr | RTW89_PHY_ADDR_OFFSET, bits);
  309. }
  310. static inline void rtw89_phy_write32_mask(struct rtw89_dev *rtwdev,
  311. u32 addr, u32 mask, u32 data)
  312. {
  313. rtw89_write32_mask(rtwdev, addr | RTW89_PHY_ADDR_OFFSET, mask, data);
  314. }
  315. static inline u8 rtw89_phy_read8(struct rtw89_dev *rtwdev, u32 addr)
  316. {
  317. return rtw89_read8(rtwdev, addr | RTW89_PHY_ADDR_OFFSET);
  318. }
  319. static inline u16 rtw89_phy_read16(struct rtw89_dev *rtwdev, u32 addr)
  320. {
  321. return rtw89_read16(rtwdev, addr | RTW89_PHY_ADDR_OFFSET);
  322. }
  323. static inline u32 rtw89_phy_read32(struct rtw89_dev *rtwdev, u32 addr)
  324. {
  325. return rtw89_read32(rtwdev, addr | RTW89_PHY_ADDR_OFFSET);
  326. }
  327. static inline u32 rtw89_phy_read32_mask(struct rtw89_dev *rtwdev,
  328. u32 addr, u32 mask)
  329. {
  330. return rtw89_read32_mask(rtwdev, addr | RTW89_PHY_ADDR_OFFSET, mask);
  331. }
  332. enum rtw89_rfk_flag {
  333. RTW89_RFK_F_WRF = 0,
  334. RTW89_RFK_F_WM = 1,
  335. RTW89_RFK_F_WS = 2,
  336. RTW89_RFK_F_WC = 3,
  337. RTW89_RFK_F_DELAY = 4,
  338. RTW89_RFK_F_NUM,
  339. };
  340. struct rtw89_rfk_tbl {
  341. const struct rtw89_reg5_def *defs;
  342. u32 size;
  343. };
  344. #define RTW89_DECLARE_RFK_TBL(_name) \
  345. const struct rtw89_rfk_tbl _name ## _tbl = { \
  346. .defs = _name, \
  347. .size = ARRAY_SIZE(_name), \
  348. }
  349. #define RTW89_DECL_RFK_WRF(_path, _addr, _mask, _data) \
  350. {.flag = RTW89_RFK_F_WRF, \
  351. .path = _path, \
  352. .addr = _addr, \
  353. .mask = _mask, \
  354. .data = _data,}
  355. #define RTW89_DECL_RFK_WM(_addr, _mask, _data) \
  356. {.flag = RTW89_RFK_F_WM, \
  357. .addr = _addr, \
  358. .mask = _mask, \
  359. .data = _data,}
  360. #define RTW89_DECL_RFK_WS(_addr, _mask) \
  361. {.flag = RTW89_RFK_F_WS, \
  362. .addr = _addr, \
  363. .mask = _mask,}
  364. #define RTW89_DECL_RFK_WC(_addr, _mask) \
  365. {.flag = RTW89_RFK_F_WC, \
  366. .addr = _addr, \
  367. .mask = _mask,}
  368. #define RTW89_DECL_RFK_DELAY(_data) \
  369. {.flag = RTW89_RFK_F_DELAY, \
  370. .data = _data,}
  371. void
  372. rtw89_rfk_parser(struct rtw89_dev *rtwdev, const struct rtw89_rfk_tbl *tbl);
  373. #define rtw89_rfk_parser_by_cond(dev, cond, tbl_t, tbl_f) \
  374. do { \
  375. typeof(dev) __dev = (dev); \
  376. if (cond) \
  377. rtw89_rfk_parser(__dev, (tbl_t)); \
  378. else \
  379. rtw89_rfk_parser(__dev, (tbl_f)); \
  380. } while (0)
  381. void rtw89_phy_write_reg3_tbl(struct rtw89_dev *rtwdev,
  382. const struct rtw89_phy_reg3_tbl *tbl);
  383. u8 rtw89_phy_get_txsc(struct rtw89_dev *rtwdev,
  384. const struct rtw89_chan *chan,
  385. enum rtw89_bandwidth dbw);
  386. u32 rtw89_phy_read_rf(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
  387. u32 addr, u32 mask);
  388. u32 rtw89_phy_read_rf_v1(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
  389. u32 addr, u32 mask);
  390. bool rtw89_phy_write_rf(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
  391. u32 addr, u32 mask, u32 data);
  392. bool rtw89_phy_write_rf_v1(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path,
  393. u32 addr, u32 mask, u32 data);
  394. void rtw89_phy_init_bb_reg(struct rtw89_dev *rtwdev);
  395. void rtw89_phy_init_rf_reg(struct rtw89_dev *rtwdev);
  396. void rtw89_phy_config_rf_reg_v1(struct rtw89_dev *rtwdev,
  397. const struct rtw89_reg2_def *reg,
  398. enum rtw89_rf_path rf_path,
  399. void *extra_data);
  400. void rtw89_phy_dm_init(struct rtw89_dev *rtwdev);
  401. void rtw89_phy_write32_idx(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
  402. u32 data, enum rtw89_phy_idx phy_idx);
  403. void rtw89_phy_load_txpwr_byrate(struct rtw89_dev *rtwdev,
  404. const struct rtw89_txpwr_table *tbl);
  405. s8 rtw89_phy_read_txpwr_byrate(struct rtw89_dev *rtwdev, u8 band,
  406. const struct rtw89_rate_desc *rate_desc);
  407. void rtw89_phy_fill_txpwr_limit(struct rtw89_dev *rtwdev,
  408. const struct rtw89_chan *chan,
  409. struct rtw89_txpwr_limit *lmt,
  410. u8 ntx);
  411. void rtw89_phy_fill_txpwr_limit_ru(struct rtw89_dev *rtwdev,
  412. const struct rtw89_chan *chan,
  413. struct rtw89_txpwr_limit_ru *lmt_ru,
  414. u8 ntx);
  415. s8 rtw89_phy_read_txpwr_limit(struct rtw89_dev *rtwdev, u8 band,
  416. u8 bw, u8 ntx, u8 rs, u8 bf, u8 ch);
  417. void rtw89_phy_ra_assoc(struct rtw89_dev *rtwdev, struct ieee80211_sta *sta);
  418. void rtw89_phy_ra_update(struct rtw89_dev *rtwdev);
  419. void rtw89_phy_ra_updata_sta(struct rtw89_dev *rtwdev, struct ieee80211_sta *sta,
  420. u32 changed);
  421. void rtw89_phy_rate_pattern_vif(struct rtw89_dev *rtwdev,
  422. struct ieee80211_vif *vif,
  423. const struct cfg80211_bitrate_mask *mask);
  424. void rtw89_phy_c2h_handle(struct rtw89_dev *rtwdev, struct sk_buff *skb,
  425. u32 len, u8 class, u8 func);
  426. void rtw89_phy_cfo_track(struct rtw89_dev *rtwdev);
  427. void rtw89_phy_cfo_track_work(struct work_struct *work);
  428. void rtw89_phy_cfo_parse(struct rtw89_dev *rtwdev, s16 cfo_val,
  429. struct rtw89_rx_phy_ppdu *phy_ppdu);
  430. void rtw89_phy_stat_track(struct rtw89_dev *rtwdev);
  431. void rtw89_phy_env_monitor_track(struct rtw89_dev *rtwdev);
  432. void rtw89_phy_set_phy_regs(struct rtw89_dev *rtwdev, u32 addr, u32 mask,
  433. u32 val);
  434. void rtw89_phy_dig_reset(struct rtw89_dev *rtwdev);
  435. void rtw89_phy_dig(struct rtw89_dev *rtwdev);
  436. void rtw89_phy_tx_path_div_track(struct rtw89_dev *rtwdev);
  437. void rtw89_phy_set_bss_color(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif);
  438. void rtw89_phy_tssi_ctrl_set_bandedge_cfg(struct rtw89_dev *rtwdev,
  439. enum rtw89_mac_idx mac_idx,
  440. enum rtw89_tssi_bandedge_cfg bandedge_cfg);
  441. #endif