rtw8822b.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. /* Copyright(c) 2018-2019 Realtek Corporation
  3. */
  4. #include <linux/module.h>
  5. #include "main.h"
  6. #include "coex.h"
  7. #include "fw.h"
  8. #include "tx.h"
  9. #include "rx.h"
  10. #include "phy.h"
  11. #include "rtw8822b.h"
  12. #include "rtw8822b_table.h"
  13. #include "mac.h"
  14. #include "reg.h"
  15. #include "debug.h"
  16. #include "bf.h"
  17. #include "regd.h"
  18. static void rtw8822b_config_trx_mode(struct rtw_dev *rtwdev, u8 tx_path,
  19. u8 rx_path, bool is_tx2_path);
  20. static void rtw8822be_efuse_parsing(struct rtw_efuse *efuse,
  21. struct rtw8822b_efuse *map)
  22. {
  23. ether_addr_copy(efuse->addr, map->e.mac_addr);
  24. }
  25. static int rtw8822b_read_efuse(struct rtw_dev *rtwdev, u8 *log_map)
  26. {
  27. struct rtw_efuse *efuse = &rtwdev->efuse;
  28. struct rtw8822b_efuse *map;
  29. int i;
  30. map = (struct rtw8822b_efuse *)log_map;
  31. efuse->rfe_option = map->rfe_option;
  32. efuse->rf_board_option = map->rf_board_option;
  33. efuse->crystal_cap = map->xtal_k;
  34. efuse->pa_type_2g = map->pa_type;
  35. efuse->pa_type_5g = map->pa_type;
  36. efuse->lna_type_2g = map->lna_type_2g[0];
  37. efuse->lna_type_5g = map->lna_type_5g[0];
  38. efuse->channel_plan = map->channel_plan;
  39. efuse->country_code[0] = map->country_code[0];
  40. efuse->country_code[1] = map->country_code[1];
  41. efuse->bt_setting = map->rf_bt_setting;
  42. efuse->regd = map->rf_board_option & 0x7;
  43. efuse->thermal_meter[RF_PATH_A] = map->thermal_meter;
  44. efuse->thermal_meter_k = map->thermal_meter;
  45. for (i = 0; i < 4; i++)
  46. efuse->txpwr_idx_table[i] = map->txpwr_idx_table[i];
  47. switch (rtw_hci_type(rtwdev)) {
  48. case RTW_HCI_TYPE_PCIE:
  49. rtw8822be_efuse_parsing(efuse, map);
  50. break;
  51. default:
  52. /* unsupported now */
  53. return -ENOTSUPP;
  54. }
  55. return 0;
  56. }
  57. static void rtw8822b_phy_rfe_init(struct rtw_dev *rtwdev)
  58. {
  59. /* chip top mux */
  60. rtw_write32_mask(rtwdev, 0x64, BIT(29) | BIT(28), 0x3);
  61. rtw_write32_mask(rtwdev, 0x4c, BIT(26) | BIT(25), 0x0);
  62. rtw_write32_mask(rtwdev, 0x40, BIT(2), 0x1);
  63. /* from s0 or s1 */
  64. rtw_write32_mask(rtwdev, 0x1990, 0x3f, 0x30);
  65. rtw_write32_mask(rtwdev, 0x1990, (BIT(11) | BIT(10)), 0x3);
  66. /* input or output */
  67. rtw_write32_mask(rtwdev, 0x974, 0x3f, 0x3f);
  68. rtw_write32_mask(rtwdev, 0x974, (BIT(11) | BIT(10)), 0x3);
  69. }
  70. #define RTW_TXSCALE_SIZE 37
  71. static const u32 rtw8822b_txscale_tbl[RTW_TXSCALE_SIZE] = {
  72. 0x081, 0x088, 0x090, 0x099, 0x0a2, 0x0ac, 0x0b6, 0x0c0, 0x0cc, 0x0d8,
  73. 0x0e5, 0x0f2, 0x101, 0x110, 0x120, 0x131, 0x143, 0x156, 0x16a, 0x180,
  74. 0x197, 0x1af, 0x1c8, 0x1e3, 0x200, 0x21e, 0x23e, 0x261, 0x285, 0x2ab,
  75. 0x2d3, 0x2fe, 0x32b, 0x35c, 0x38e, 0x3c4, 0x3fe
  76. };
  77. static u8 rtw8822b_get_swing_index(struct rtw_dev *rtwdev)
  78. {
  79. u8 i = 0;
  80. u32 swing, table_value;
  81. swing = rtw_read32_mask(rtwdev, 0xc1c, 0xffe00000);
  82. for (i = 0; i < RTW_TXSCALE_SIZE; i++) {
  83. table_value = rtw8822b_txscale_tbl[i];
  84. if (swing == table_value)
  85. break;
  86. }
  87. return i;
  88. }
  89. static void rtw8822b_pwrtrack_init(struct rtw_dev *rtwdev)
  90. {
  91. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  92. u8 swing_idx = rtw8822b_get_swing_index(rtwdev);
  93. u8 path;
  94. if (swing_idx >= RTW_TXSCALE_SIZE)
  95. dm_info->default_ofdm_index = 24;
  96. else
  97. dm_info->default_ofdm_index = swing_idx;
  98. for (path = RF_PATH_A; path < rtwdev->hal.rf_path_num; path++) {
  99. ewma_thermal_init(&dm_info->avg_thermal[path]);
  100. dm_info->delta_power_index[path] = 0;
  101. }
  102. dm_info->pwr_trk_triggered = false;
  103. dm_info->pwr_trk_init_trigger = true;
  104. dm_info->thermal_meter_k = rtwdev->efuse.thermal_meter_k;
  105. }
  106. static void rtw8822b_phy_bf_init(struct rtw_dev *rtwdev)
  107. {
  108. rtw_bf_phy_init(rtwdev);
  109. /* Grouping bitmap parameters */
  110. rtw_write32(rtwdev, 0x1C94, 0xAFFFAFFF);
  111. }
  112. static void rtw8822b_phy_set_param(struct rtw_dev *rtwdev)
  113. {
  114. struct rtw_hal *hal = &rtwdev->hal;
  115. u8 crystal_cap;
  116. bool is_tx2_path;
  117. /* power on BB/RF domain */
  118. rtw_write8_set(rtwdev, REG_SYS_FUNC_EN,
  119. BIT_FEN_BB_RSTB | BIT_FEN_BB_GLB_RST);
  120. rtw_write8_set(rtwdev, REG_RF_CTRL,
  121. BIT_RF_EN | BIT_RF_RSTB | BIT_RF_SDM_RSTB);
  122. rtw_write32_set(rtwdev, REG_WLRF1, BIT_WLRF1_BBRF_EN);
  123. /* pre init before header files config */
  124. rtw_write32_clr(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
  125. rtw_phy_load_tables(rtwdev);
  126. crystal_cap = rtwdev->efuse.crystal_cap & 0x3F;
  127. rtw_write32_mask(rtwdev, 0x24, 0x7e000000, crystal_cap);
  128. rtw_write32_mask(rtwdev, 0x28, 0x7e, crystal_cap);
  129. /* post init after header files config */
  130. rtw_write32_set(rtwdev, REG_RXPSEL, BIT_RX_PSEL_RST);
  131. is_tx2_path = false;
  132. rtw8822b_config_trx_mode(rtwdev, hal->antenna_tx, hal->antenna_rx,
  133. is_tx2_path);
  134. rtw_phy_init(rtwdev);
  135. rtw8822b_phy_rfe_init(rtwdev);
  136. rtw8822b_pwrtrack_init(rtwdev);
  137. rtw8822b_phy_bf_init(rtwdev);
  138. }
  139. #define WLAN_SLOT_TIME 0x09
  140. #define WLAN_PIFS_TIME 0x19
  141. #define WLAN_SIFS_CCK_CONT_TX 0xA
  142. #define WLAN_SIFS_OFDM_CONT_TX 0xE
  143. #define WLAN_SIFS_CCK_TRX 0x10
  144. #define WLAN_SIFS_OFDM_TRX 0x10
  145. #define WLAN_VO_TXOP_LIMIT 0x186 /* unit : 32us */
  146. #define WLAN_VI_TXOP_LIMIT 0x3BC /* unit : 32us */
  147. #define WLAN_RDG_NAV 0x05
  148. #define WLAN_TXOP_NAV 0x1B
  149. #define WLAN_CCK_RX_TSF 0x30
  150. #define WLAN_OFDM_RX_TSF 0x30
  151. #define WLAN_TBTT_PROHIBIT 0x04 /* unit : 32us */
  152. #define WLAN_TBTT_HOLD_TIME 0x064 /* unit : 32us */
  153. #define WLAN_DRV_EARLY_INT 0x04
  154. #define WLAN_BCN_DMA_TIME 0x02
  155. #define WLAN_RX_FILTER0 0x0FFFFFFF
  156. #define WLAN_RX_FILTER2 0xFFFF
  157. #define WLAN_RCR_CFG 0xE400220E
  158. #define WLAN_RXPKT_MAX_SZ 12288
  159. #define WLAN_RXPKT_MAX_SZ_512 (WLAN_RXPKT_MAX_SZ >> 9)
  160. #define WLAN_AMPDU_MAX_TIME 0x70
  161. #define WLAN_RTS_LEN_TH 0xFF
  162. #define WLAN_RTS_TX_TIME_TH 0x08
  163. #define WLAN_MAX_AGG_PKT_LIMIT 0x20
  164. #define WLAN_RTS_MAX_AGG_PKT_LIMIT 0x20
  165. #define FAST_EDCA_VO_TH 0x06
  166. #define FAST_EDCA_VI_TH 0x06
  167. #define FAST_EDCA_BE_TH 0x06
  168. #define FAST_EDCA_BK_TH 0x06
  169. #define WLAN_BAR_RETRY_LIMIT 0x01
  170. #define WLAN_RA_TRY_RATE_AGG_LIMIT 0x08
  171. #define WLAN_TX_FUNC_CFG1 0x30
  172. #define WLAN_TX_FUNC_CFG2 0x30
  173. #define WLAN_MAC_OPT_NORM_FUNC1 0x98
  174. #define WLAN_MAC_OPT_LB_FUNC1 0x80
  175. #define WLAN_MAC_OPT_FUNC2 0xb0810041
  176. #define WLAN_SIFS_CFG (WLAN_SIFS_CCK_CONT_TX | \
  177. (WLAN_SIFS_OFDM_CONT_TX << BIT_SHIFT_SIFS_OFDM_CTX) | \
  178. (WLAN_SIFS_CCK_TRX << BIT_SHIFT_SIFS_CCK_TRX) | \
  179. (WLAN_SIFS_OFDM_TRX << BIT_SHIFT_SIFS_OFDM_TRX))
  180. #define WLAN_TBTT_TIME (WLAN_TBTT_PROHIBIT |\
  181. (WLAN_TBTT_HOLD_TIME << BIT_SHIFT_TBTT_HOLD_TIME_AP))
  182. #define WLAN_NAV_CFG (WLAN_RDG_NAV | (WLAN_TXOP_NAV << 16))
  183. #define WLAN_RX_TSF_CFG (WLAN_CCK_RX_TSF | (WLAN_OFDM_RX_TSF) << 8)
  184. static int rtw8822b_mac_init(struct rtw_dev *rtwdev)
  185. {
  186. u32 value32;
  187. /* protocol configuration */
  188. rtw_write8_clr(rtwdev, REG_SW_AMPDU_BURST_MODE_CTRL, BIT_PRE_TX_CMD);
  189. rtw_write8(rtwdev, REG_AMPDU_MAX_TIME_V1, WLAN_AMPDU_MAX_TIME);
  190. rtw_write8_set(rtwdev, REG_TX_HANG_CTRL, BIT_EN_EOF_V1);
  191. value32 = WLAN_RTS_LEN_TH | (WLAN_RTS_TX_TIME_TH << 8) |
  192. (WLAN_MAX_AGG_PKT_LIMIT << 16) |
  193. (WLAN_RTS_MAX_AGG_PKT_LIMIT << 24);
  194. rtw_write32(rtwdev, REG_PROT_MODE_CTRL, value32);
  195. rtw_write16(rtwdev, REG_BAR_MODE_CTRL + 2,
  196. WLAN_BAR_RETRY_LIMIT | WLAN_RA_TRY_RATE_AGG_LIMIT << 8);
  197. rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING, FAST_EDCA_VO_TH);
  198. rtw_write8(rtwdev, REG_FAST_EDCA_VOVI_SETTING + 2, FAST_EDCA_VI_TH);
  199. rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING, FAST_EDCA_BE_TH);
  200. rtw_write8(rtwdev, REG_FAST_EDCA_BEBK_SETTING + 2, FAST_EDCA_BK_TH);
  201. /* EDCA configuration */
  202. rtw_write8_clr(rtwdev, REG_TIMER0_SRC_SEL, BIT_TSFT_SEL_TIMER0);
  203. rtw_write16(rtwdev, REG_TXPAUSE, 0x0000);
  204. rtw_write8(rtwdev, REG_SLOT, WLAN_SLOT_TIME);
  205. rtw_write8(rtwdev, REG_PIFS, WLAN_PIFS_TIME);
  206. rtw_write32(rtwdev, REG_SIFS, WLAN_SIFS_CFG);
  207. rtw_write16(rtwdev, REG_EDCA_VO_PARAM + 2, WLAN_VO_TXOP_LIMIT);
  208. rtw_write16(rtwdev, REG_EDCA_VI_PARAM + 2, WLAN_VI_TXOP_LIMIT);
  209. rtw_write32(rtwdev, REG_RD_NAV_NXT, WLAN_NAV_CFG);
  210. rtw_write16(rtwdev, REG_RXTSF_OFFSET_CCK, WLAN_RX_TSF_CFG);
  211. /* Set beacon cotnrol - enable TSF and other related functions */
  212. rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
  213. /* Set send beacon related registers */
  214. rtw_write32(rtwdev, REG_TBTT_PROHIBIT, WLAN_TBTT_TIME);
  215. rtw_write8(rtwdev, REG_DRVERLYINT, WLAN_DRV_EARLY_INT);
  216. rtw_write8(rtwdev, REG_BCNDMATIM, WLAN_BCN_DMA_TIME);
  217. rtw_write8_clr(rtwdev, REG_TX_PTCL_CTRL + 1, BIT_SIFS_BK_EN >> 8);
  218. /* WMAC configuration */
  219. rtw_write32(rtwdev, REG_RXFLTMAP0, WLAN_RX_FILTER0);
  220. rtw_write16(rtwdev, REG_RXFLTMAP2, WLAN_RX_FILTER2);
  221. rtw_write32(rtwdev, REG_RCR, WLAN_RCR_CFG);
  222. rtw_write8(rtwdev, REG_RX_PKT_LIMIT, WLAN_RXPKT_MAX_SZ_512);
  223. rtw_write8(rtwdev, REG_TCR + 2, WLAN_TX_FUNC_CFG2);
  224. rtw_write8(rtwdev, REG_TCR + 1, WLAN_TX_FUNC_CFG1);
  225. rtw_write32(rtwdev, REG_WMAC_OPTION_FUNCTION + 8, WLAN_MAC_OPT_FUNC2);
  226. rtw_write8(rtwdev, REG_WMAC_OPTION_FUNCTION + 4, WLAN_MAC_OPT_NORM_FUNC1);
  227. rtw_write8_set(rtwdev, REG_SND_PTCL_CTRL,
  228. BIT_DIS_CHK_VHTSIGB_CRC);
  229. return 0;
  230. }
  231. static void rtw8822b_set_channel_rfe_efem(struct rtw_dev *rtwdev, u8 channel)
  232. {
  233. struct rtw_hal *hal = &rtwdev->hal;
  234. if (IS_CH_2G_BAND(channel)) {
  235. rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x705770);
  236. rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x57);
  237. rtw_write32s_mask(rtwdev, REG_RFECTL, BIT(4), 0);
  238. } else {
  239. rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x177517);
  240. rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x75);
  241. rtw_write32s_mask(rtwdev, REG_RFECTL, BIT(5), 0);
  242. }
  243. rtw_write32s_mask(rtwdev, REG_RFEINV, BIT(11) | BIT(10) | 0x3f, 0x0);
  244. if (hal->antenna_rx == BB_PATH_AB ||
  245. hal->antenna_tx == BB_PATH_AB) {
  246. /* 2TX or 2RX */
  247. rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa501);
  248. } else if (hal->antenna_rx == hal->antenna_tx) {
  249. /* TXA+RXA or TXB+RXB */
  250. rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa500);
  251. } else {
  252. /* TXB+RXA or TXA+RXB */
  253. rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa005);
  254. }
  255. }
  256. static void rtw8822b_set_channel_rfe_ifem(struct rtw_dev *rtwdev, u8 channel)
  257. {
  258. struct rtw_hal *hal = &rtwdev->hal;
  259. if (IS_CH_2G_BAND(channel)) {
  260. /* signal source */
  261. rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x745774);
  262. rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x57);
  263. } else {
  264. /* signal source */
  265. rtw_write32s_mask(rtwdev, REG_RFESEL0, 0xffffff, 0x477547);
  266. rtw_write32s_mask(rtwdev, REG_RFESEL8, MASKBYTE1, 0x75);
  267. }
  268. rtw_write32s_mask(rtwdev, REG_RFEINV, BIT(11) | BIT(10) | 0x3f, 0x0);
  269. if (IS_CH_2G_BAND(channel)) {
  270. if (hal->antenna_rx == BB_PATH_AB ||
  271. hal->antenna_tx == BB_PATH_AB) {
  272. /* 2TX or 2RX */
  273. rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa501);
  274. } else if (hal->antenna_rx == hal->antenna_tx) {
  275. /* TXA+RXA or TXB+RXB */
  276. rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa500);
  277. } else {
  278. /* TXB+RXA or TXA+RXB */
  279. rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa005);
  280. }
  281. } else {
  282. rtw_write32s_mask(rtwdev, REG_TRSW, MASKLWORD, 0xa5a5);
  283. }
  284. }
  285. enum {
  286. CCUT_IDX_1R_2G,
  287. CCUT_IDX_2R_2G,
  288. CCUT_IDX_1R_5G,
  289. CCUT_IDX_2R_5G,
  290. CCUT_IDX_NR,
  291. };
  292. struct cca_ccut {
  293. u32 reg82c[CCUT_IDX_NR];
  294. u32 reg830[CCUT_IDX_NR];
  295. u32 reg838[CCUT_IDX_NR];
  296. };
  297. static const struct cca_ccut cca_ifem_ccut = {
  298. {0x75C97010, 0x75C97010, 0x75C97010, 0x75C97010}, /*Reg82C*/
  299. {0x79a0eaaa, 0x79A0EAAC, 0x79a0eaaa, 0x79a0eaaa}, /*Reg830*/
  300. {0x87765541, 0x87746341, 0x87765541, 0x87746341}, /*Reg838*/
  301. };
  302. static const struct cca_ccut cca_efem_ccut = {
  303. {0x75B86010, 0x75B76010, 0x75B86010, 0x75B76010}, /*Reg82C*/
  304. {0x79A0EAA8, 0x79A0EAAC, 0x79A0EAA8, 0x79a0eaaa}, /*Reg830*/
  305. {0x87766451, 0x87766431, 0x87766451, 0x87766431}, /*Reg838*/
  306. };
  307. static const struct cca_ccut cca_ifem_ccut_ext = {
  308. {0x75da8010, 0x75da8010, 0x75da8010, 0x75da8010}, /*Reg82C*/
  309. {0x79a0eaaa, 0x97A0EAAC, 0x79a0eaaa, 0x79a0eaaa}, /*Reg830*/
  310. {0x87765541, 0x86666341, 0x87765561, 0x86666361}, /*Reg838*/
  311. };
  312. static void rtw8822b_get_cca_val(const struct cca_ccut *cca_ccut, u8 col,
  313. u32 *reg82c, u32 *reg830, u32 *reg838)
  314. {
  315. *reg82c = cca_ccut->reg82c[col];
  316. *reg830 = cca_ccut->reg830[col];
  317. *reg838 = cca_ccut->reg838[col];
  318. }
  319. struct rtw8822b_rfe_info {
  320. const struct cca_ccut *cca_ccut_2g;
  321. const struct cca_ccut *cca_ccut_5g;
  322. enum rtw_rfe_fem fem;
  323. bool ifem_ext;
  324. void (*rtw_set_channel_rfe)(struct rtw_dev *rtwdev, u8 channel);
  325. };
  326. #define I2GE5G_CCUT(set_ch) { \
  327. .cca_ccut_2g = &cca_ifem_ccut, \
  328. .cca_ccut_5g = &cca_efem_ccut, \
  329. .fem = RTW_RFE_IFEM2G_EFEM5G, \
  330. .ifem_ext = false, \
  331. .rtw_set_channel_rfe = &rtw8822b_set_channel_rfe_ ## set_ch, \
  332. }
  333. #define IFEM_EXT_CCUT(set_ch) { \
  334. .cca_ccut_2g = &cca_ifem_ccut_ext, \
  335. .cca_ccut_5g = &cca_ifem_ccut_ext, \
  336. .fem = RTW_RFE_IFEM, \
  337. .ifem_ext = true, \
  338. .rtw_set_channel_rfe = &rtw8822b_set_channel_rfe_ ## set_ch, \
  339. }
  340. static const struct rtw8822b_rfe_info rtw8822b_rfe_info[] = {
  341. [2] = I2GE5G_CCUT(efem),
  342. [3] = IFEM_EXT_CCUT(ifem),
  343. [5] = IFEM_EXT_CCUT(ifem),
  344. };
  345. static void rtw8822b_set_channel_cca(struct rtw_dev *rtwdev, u8 channel, u8 bw,
  346. const struct rtw8822b_rfe_info *rfe_info)
  347. {
  348. struct rtw_hal *hal = &rtwdev->hal;
  349. struct rtw_efuse *efuse = &rtwdev->efuse;
  350. const struct cca_ccut *cca_ccut;
  351. u8 col;
  352. u32 reg82c, reg830, reg838;
  353. bool is_efem_cca = false, is_ifem_cca = false, is_rfe_type = false;
  354. if (IS_CH_2G_BAND(channel)) {
  355. cca_ccut = rfe_info->cca_ccut_2g;
  356. if (hal->antenna_rx == BB_PATH_A ||
  357. hal->antenna_rx == BB_PATH_B)
  358. col = CCUT_IDX_1R_2G;
  359. else
  360. col = CCUT_IDX_2R_2G;
  361. } else {
  362. cca_ccut = rfe_info->cca_ccut_5g;
  363. if (hal->antenna_rx == BB_PATH_A ||
  364. hal->antenna_rx == BB_PATH_B)
  365. col = CCUT_IDX_1R_5G;
  366. else
  367. col = CCUT_IDX_2R_5G;
  368. }
  369. rtw8822b_get_cca_val(cca_ccut, col, &reg82c, &reg830, &reg838);
  370. switch (rfe_info->fem) {
  371. case RTW_RFE_IFEM:
  372. default:
  373. is_ifem_cca = true;
  374. if (rfe_info->ifem_ext)
  375. is_rfe_type = true;
  376. break;
  377. case RTW_RFE_EFEM:
  378. is_efem_cca = true;
  379. break;
  380. case RTW_RFE_IFEM2G_EFEM5G:
  381. if (IS_CH_2G_BAND(channel))
  382. is_ifem_cca = true;
  383. else
  384. is_efem_cca = true;
  385. break;
  386. }
  387. if (is_ifem_cca) {
  388. if ((hal->cut_version == RTW_CHIP_VER_CUT_B &&
  389. (col == CCUT_IDX_2R_2G || col == CCUT_IDX_2R_5G) &&
  390. bw == RTW_CHANNEL_WIDTH_40) ||
  391. (!is_rfe_type && col == CCUT_IDX_2R_5G &&
  392. bw == RTW_CHANNEL_WIDTH_40) ||
  393. (efuse->rfe_option == 5 && col == CCUT_IDX_2R_5G))
  394. reg830 = 0x79a0ea28;
  395. }
  396. rtw_write32_mask(rtwdev, REG_CCASEL, MASKDWORD, reg82c);
  397. rtw_write32_mask(rtwdev, REG_PDMFTH, MASKDWORD, reg830);
  398. rtw_write32_mask(rtwdev, REG_CCA2ND, MASKDWORD, reg838);
  399. if (is_efem_cca && !(hal->cut_version == RTW_CHIP_VER_CUT_B))
  400. rtw_write32_mask(rtwdev, REG_L1WT, MASKDWORD, 0x9194b2b9);
  401. if (bw == RTW_CHANNEL_WIDTH_20 && IS_CH_5G_BAND_MID(channel))
  402. rtw_write32_mask(rtwdev, REG_CCA2ND, 0xf0, 0x4);
  403. }
  404. static const u8 low_band[15] = {0x7, 0x6, 0x6, 0x5, 0x0, 0x0, 0x7, 0xff, 0x6,
  405. 0x5, 0x0, 0x0, 0x7, 0x6, 0x6};
  406. static const u8 middle_band[23] = {0x6, 0x5, 0x0, 0x0, 0x7, 0x6, 0x6, 0xff, 0x0,
  407. 0x0, 0x7, 0x6, 0x6, 0x5, 0x0, 0xff, 0x7, 0x6,
  408. 0x6, 0x5, 0x0, 0x0, 0x7};
  409. static const u8 high_band[15] = {0x5, 0x5, 0x0, 0x7, 0x7, 0x6, 0x5, 0xff, 0x0,
  410. 0x7, 0x7, 0x6, 0x5, 0x5, 0x0};
  411. static void rtw8822b_set_channel_rf(struct rtw_dev *rtwdev, u8 channel, u8 bw)
  412. {
  413. #define RF18_BAND_MASK (BIT(16) | BIT(9) | BIT(8))
  414. #define RF18_BAND_2G (0)
  415. #define RF18_BAND_5G (BIT(16) | BIT(8))
  416. #define RF18_CHANNEL_MASK (MASKBYTE0)
  417. #define RF18_RFSI_MASK (BIT(18) | BIT(17))
  418. #define RF18_RFSI_GE_CH80 (BIT(17))
  419. #define RF18_RFSI_GT_CH144 (BIT(18))
  420. #define RF18_BW_MASK (BIT(11) | BIT(10))
  421. #define RF18_BW_20M (BIT(11) | BIT(10))
  422. #define RF18_BW_40M (BIT(11))
  423. #define RF18_BW_80M (BIT(10))
  424. #define RFBE_MASK (BIT(17) | BIT(16) | BIT(15))
  425. struct rtw_hal *hal = &rtwdev->hal;
  426. u32 rf_reg18, rf_reg_be;
  427. rf_reg18 = rtw_read_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK);
  428. rf_reg18 &= ~(RF18_BAND_MASK | RF18_CHANNEL_MASK | RF18_RFSI_MASK |
  429. RF18_BW_MASK);
  430. rf_reg18 |= (IS_CH_2G_BAND(channel) ? RF18_BAND_2G : RF18_BAND_5G);
  431. rf_reg18 |= (channel & RF18_CHANNEL_MASK);
  432. if (channel > 144)
  433. rf_reg18 |= RF18_RFSI_GT_CH144;
  434. else if (channel >= 80)
  435. rf_reg18 |= RF18_RFSI_GE_CH80;
  436. switch (bw) {
  437. case RTW_CHANNEL_WIDTH_5:
  438. case RTW_CHANNEL_WIDTH_10:
  439. case RTW_CHANNEL_WIDTH_20:
  440. default:
  441. rf_reg18 |= RF18_BW_20M;
  442. break;
  443. case RTW_CHANNEL_WIDTH_40:
  444. rf_reg18 |= RF18_BW_40M;
  445. break;
  446. case RTW_CHANNEL_WIDTH_80:
  447. rf_reg18 |= RF18_BW_80M;
  448. break;
  449. }
  450. if (IS_CH_2G_BAND(channel))
  451. rf_reg_be = 0x0;
  452. else if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel))
  453. rf_reg_be = low_band[(channel - 36) >> 1];
  454. else if (IS_CH_5G_BAND_3(channel))
  455. rf_reg_be = middle_band[(channel - 100) >> 1];
  456. else if (IS_CH_5G_BAND_4(channel))
  457. rf_reg_be = high_band[(channel - 149) >> 1];
  458. else
  459. goto err;
  460. rtw_write_rf(rtwdev, RF_PATH_A, RF_MALSEL, RFBE_MASK, rf_reg_be);
  461. /* need to set 0xdf[18]=1 before writing RF18 when channel 144 */
  462. if (channel == 144)
  463. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(18), 0x1);
  464. else
  465. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTDBG, BIT(18), 0x0);
  466. rtw_write_rf(rtwdev, RF_PATH_A, 0x18, RFREG_MASK, rf_reg18);
  467. if (hal->rf_type > RF_1T1R)
  468. rtw_write_rf(rtwdev, RF_PATH_B, 0x18, RFREG_MASK, rf_reg18);
  469. rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 0);
  470. rtw_write_rf(rtwdev, RF_PATH_A, RF_XTALX2, BIT(19), 1);
  471. return;
  472. err:
  473. WARN_ON(1);
  474. }
  475. static void rtw8822b_toggle_igi(struct rtw_dev *rtwdev)
  476. {
  477. struct rtw_hal *hal = &rtwdev->hal;
  478. u32 igi;
  479. igi = rtw_read32_mask(rtwdev, REG_RXIGI_A, 0x7f);
  480. rtw_write32_mask(rtwdev, REG_RXIGI_A, 0x7f, igi - 2);
  481. rtw_write32_mask(rtwdev, REG_RXIGI_A, 0x7f, igi);
  482. rtw_write32_mask(rtwdev, REG_RXIGI_B, 0x7f, igi - 2);
  483. rtw_write32_mask(rtwdev, REG_RXIGI_B, 0x7f, igi);
  484. rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0, 0x0);
  485. rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0,
  486. hal->antenna_rx | (hal->antenna_rx << 4));
  487. }
  488. static void rtw8822b_set_channel_rxdfir(struct rtw_dev *rtwdev, u8 bw)
  489. {
  490. if (bw == RTW_CHANNEL_WIDTH_40) {
  491. /* RX DFIR for BW40 */
  492. rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x1);
  493. rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x0);
  494. rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
  495. } else if (bw == RTW_CHANNEL_WIDTH_80) {
  496. /* RX DFIR for BW80 */
  497. rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
  498. rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x1);
  499. rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x0);
  500. } else {
  501. /* RX DFIR for BW20, BW10 and BW5*/
  502. rtw_write32_mask(rtwdev, REG_ACBB0, BIT(29) | BIT(28), 0x2);
  503. rtw_write32_mask(rtwdev, REG_ACBBRXFIR, BIT(29) | BIT(28), 0x2);
  504. rtw_write32s_mask(rtwdev, REG_TXDFIR, BIT(31), 0x1);
  505. }
  506. }
  507. static void rtw8822b_set_channel_bb(struct rtw_dev *rtwdev, u8 channel, u8 bw,
  508. u8 primary_ch_idx)
  509. {
  510. struct rtw_efuse *efuse = &rtwdev->efuse;
  511. u8 rfe_option = efuse->rfe_option;
  512. u32 val32;
  513. if (IS_CH_2G_BAND(channel)) {
  514. rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x1);
  515. rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x0);
  516. rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x0);
  517. rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 15);
  518. rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x0);
  519. rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x96a);
  520. if (channel == 14) {
  521. rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x00006577);
  522. rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x0000);
  523. } else {
  524. rtw_write32_mask(rtwdev, REG_TXSF2, MASKDWORD, 0x384f6577);
  525. rtw_write32_mask(rtwdev, REG_TXSF6, MASKLWORD, 0x1525);
  526. }
  527. rtw_write32_mask(rtwdev, REG_RFEINV, 0x300, 0x2);
  528. } else if (IS_CH_5G_BAND(channel)) {
  529. rtw_write32_mask(rtwdev, REG_ENTXCCK, BIT(18), 0x1);
  530. rtw_write32_mask(rtwdev, REG_CCK_CHECK, BIT(7), 0x1);
  531. rtw_write32_mask(rtwdev, REG_RXPSEL, BIT(28), 0x0);
  532. rtw_write32_mask(rtwdev, REG_RXCCAMSK, 0x0000FC00, 34);
  533. if (IS_CH_5G_BAND_1(channel) || IS_CH_5G_BAND_2(channel))
  534. rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x1);
  535. else if (IS_CH_5G_BAND_3(channel))
  536. rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x2);
  537. else if (IS_CH_5G_BAND_4(channel))
  538. rtw_write32_mask(rtwdev, REG_ACGG2TBL, 0x1f, 0x3);
  539. if (IS_CH_5G_BAND_1(channel))
  540. rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x494);
  541. else if (IS_CH_5G_BAND_2(channel))
  542. rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x453);
  543. else if (channel >= 100 && channel <= 116)
  544. rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x452);
  545. else if (channel >= 118 && channel <= 177)
  546. rtw_write32_mask(rtwdev, REG_CLKTRK, 0x1ffe0000, 0x412);
  547. rtw_write32_mask(rtwdev, 0xcbc, 0x300, 0x1);
  548. }
  549. switch (bw) {
  550. case RTW_CHANNEL_WIDTH_20:
  551. default:
  552. val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
  553. val32 &= 0xFFCFFC00;
  554. val32 |= (RTW_CHANNEL_WIDTH_20);
  555. rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
  556. rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
  557. break;
  558. case RTW_CHANNEL_WIDTH_40:
  559. if (primary_ch_idx == RTW_SC_20_UPPER)
  560. rtw_write32_set(rtwdev, REG_RXSB, BIT(4));
  561. else
  562. rtw_write32_clr(rtwdev, REG_RXSB, BIT(4));
  563. val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
  564. val32 &= 0xFF3FF300;
  565. val32 |= (((primary_ch_idx & 0xf) << 2) | RTW_CHANNEL_WIDTH_40);
  566. rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
  567. rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
  568. break;
  569. case RTW_CHANNEL_WIDTH_80:
  570. val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
  571. val32 &= 0xFCEFCF00;
  572. val32 |= (((primary_ch_idx & 0xf) << 2) | RTW_CHANNEL_WIDTH_80);
  573. rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
  574. rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x1);
  575. if (rfe_option == 2 || rfe_option == 3) {
  576. rtw_write32_mask(rtwdev, REG_L1PKWT, 0x0000f000, 0x6);
  577. rtw_write32_mask(rtwdev, REG_ADC40, BIT(10), 0x1);
  578. }
  579. break;
  580. case RTW_CHANNEL_WIDTH_5:
  581. val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
  582. val32 &= 0xEFEEFE00;
  583. val32 |= ((BIT(6) | RTW_CHANNEL_WIDTH_20));
  584. rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
  585. rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
  586. rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
  587. break;
  588. case RTW_CHANNEL_WIDTH_10:
  589. val32 = rtw_read32_mask(rtwdev, REG_ADCCLK, MASKDWORD);
  590. val32 &= 0xEFFEFF00;
  591. val32 |= ((BIT(7) | RTW_CHANNEL_WIDTH_20));
  592. rtw_write32_mask(rtwdev, REG_ADCCLK, MASKDWORD, val32);
  593. rtw_write32_mask(rtwdev, REG_ADC160, BIT(30), 0x0);
  594. rtw_write32_mask(rtwdev, REG_ADC40, BIT(31), 0x1);
  595. break;
  596. }
  597. }
  598. static void rtw8822b_set_channel(struct rtw_dev *rtwdev, u8 channel, u8 bw,
  599. u8 primary_chan_idx)
  600. {
  601. struct rtw_efuse *efuse = &rtwdev->efuse;
  602. const struct rtw8822b_rfe_info *rfe_info;
  603. if (WARN(efuse->rfe_option >= ARRAY_SIZE(rtw8822b_rfe_info),
  604. "rfe_option %d is out of boundary\n", efuse->rfe_option))
  605. return;
  606. rfe_info = &rtw8822b_rfe_info[efuse->rfe_option];
  607. rtw8822b_set_channel_bb(rtwdev, channel, bw, primary_chan_idx);
  608. rtw_set_channel_mac(rtwdev, channel, bw, primary_chan_idx);
  609. rtw8822b_set_channel_rf(rtwdev, channel, bw);
  610. rtw8822b_set_channel_rxdfir(rtwdev, bw);
  611. rtw8822b_toggle_igi(rtwdev);
  612. rtw8822b_set_channel_cca(rtwdev, channel, bw, rfe_info);
  613. (*rfe_info->rtw_set_channel_rfe)(rtwdev, channel);
  614. }
  615. static void rtw8822b_config_trx_mode(struct rtw_dev *rtwdev, u8 tx_path,
  616. u8 rx_path, bool is_tx2_path)
  617. {
  618. struct rtw_efuse *efuse = &rtwdev->efuse;
  619. const struct rtw8822b_rfe_info *rfe_info;
  620. u8 ch = rtwdev->hal.current_channel;
  621. u8 tx_path_sel, rx_path_sel;
  622. int counter;
  623. if (WARN(efuse->rfe_option >= ARRAY_SIZE(rtw8822b_rfe_info),
  624. "rfe_option %d is out of boundary\n", efuse->rfe_option))
  625. return;
  626. rfe_info = &rtw8822b_rfe_info[efuse->rfe_option];
  627. if ((tx_path | rx_path) & BB_PATH_A)
  628. rtw_write32_mask(rtwdev, REG_AGCTR_A, MASKLWORD, 0x3231);
  629. else
  630. rtw_write32_mask(rtwdev, REG_AGCTR_A, MASKLWORD, 0x1111);
  631. if ((tx_path | rx_path) & BB_PATH_B)
  632. rtw_write32_mask(rtwdev, REG_AGCTR_B, MASKLWORD, 0x3231);
  633. else
  634. rtw_write32_mask(rtwdev, REG_AGCTR_B, MASKLWORD, 0x1111);
  635. rtw_write32_mask(rtwdev, REG_CDDTXP, (BIT(19) | BIT(18)), 0x3);
  636. rtw_write32_mask(rtwdev, REG_TXPSEL, (BIT(29) | BIT(28)), 0x1);
  637. rtw_write32_mask(rtwdev, REG_TXPSEL, BIT(30), 0x1);
  638. if (tx_path & BB_PATH_A) {
  639. rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x001);
  640. rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0x8);
  641. } else if (tx_path & BB_PATH_B) {
  642. rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x002);
  643. rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0x4);
  644. }
  645. if (tx_path == BB_PATH_A || tx_path == BB_PATH_B)
  646. rtw_write32_mask(rtwdev, REG_TXPSEL1, 0xfff0, 0x01);
  647. else
  648. rtw_write32_mask(rtwdev, REG_TXPSEL1, 0xfff0, 0x43);
  649. tx_path_sel = (tx_path << 4) | tx_path;
  650. rtw_write32_mask(rtwdev, REG_TXPSEL, MASKBYTE0, tx_path_sel);
  651. if (tx_path != BB_PATH_A && tx_path != BB_PATH_B) {
  652. if (is_tx2_path || rtwdev->mp_mode) {
  653. rtw_write32_mask(rtwdev, REG_CDDTXP, 0xfff00000, 0x043);
  654. rtw_write32_mask(rtwdev, REG_ADCINI, 0xf0000000, 0xc);
  655. }
  656. }
  657. rtw_write32_mask(rtwdev, REG_RXDESC, BIT(22), 0x0);
  658. rtw_write32_mask(rtwdev, REG_RXDESC, BIT(18), 0x0);
  659. if (rx_path & BB_PATH_A)
  660. rtw_write32_mask(rtwdev, REG_ADCINI, 0x0f000000, 0x0);
  661. else if (rx_path & BB_PATH_B)
  662. rtw_write32_mask(rtwdev, REG_ADCINI, 0x0f000000, 0x5);
  663. rx_path_sel = (rx_path << 4) | rx_path;
  664. rtw_write32_mask(rtwdev, REG_RXPSEL, MASKBYTE0, rx_path_sel);
  665. if (rx_path == BB_PATH_A || rx_path == BB_PATH_B) {
  666. rtw_write32_mask(rtwdev, REG_ANTWT, BIT(16), 0x0);
  667. rtw_write32_mask(rtwdev, REG_HTSTFWT, BIT(28), 0x0);
  668. rtw_write32_mask(rtwdev, REG_MRC, BIT(23), 0x0);
  669. } else {
  670. rtw_write32_mask(rtwdev, REG_ANTWT, BIT(16), 0x1);
  671. rtw_write32_mask(rtwdev, REG_HTSTFWT, BIT(28), 0x1);
  672. rtw_write32_mask(rtwdev, REG_MRC, BIT(23), 0x1);
  673. }
  674. for (counter = 100; counter > 0; counter--) {
  675. u32 rf_reg33;
  676. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x80000);
  677. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00001);
  678. udelay(2);
  679. rf_reg33 = rtw_read_rf(rtwdev, RF_PATH_A, 0x33, RFREG_MASK);
  680. if (rf_reg33 == 0x00001)
  681. break;
  682. }
  683. if (WARN(counter <= 0, "write RF mode table fail\n"))
  684. return;
  685. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x80000);
  686. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWA, RFREG_MASK, 0x00001);
  687. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD1, RFREG_MASK, 0x00034);
  688. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWD0, RFREG_MASK, 0x4080c);
  689. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x00000);
  690. rtw_write_rf(rtwdev, RF_PATH_A, RF_LUTWE, RFREG_MASK, 0x00000);
  691. rtw8822b_toggle_igi(rtwdev);
  692. rtw8822b_set_channel_cca(rtwdev, 1, RTW_CHANNEL_WIDTH_20, rfe_info);
  693. (*rfe_info->rtw_set_channel_rfe)(rtwdev, ch);
  694. }
  695. static void query_phy_status_page0(struct rtw_dev *rtwdev, u8 *phy_status,
  696. struct rtw_rx_pkt_stat *pkt_stat)
  697. {
  698. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  699. s8 min_rx_power = -120;
  700. u8 pwdb = GET_PHY_STAT_P0_PWDB(phy_status);
  701. /* 8822B uses only 1 antenna to RX CCK rates */
  702. pkt_stat->rx_power[RF_PATH_A] = pwdb - 110;
  703. pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 1);
  704. pkt_stat->bw = RTW_CHANNEL_WIDTH_20;
  705. pkt_stat->signal_power = max(pkt_stat->rx_power[RF_PATH_A],
  706. min_rx_power);
  707. dm_info->rssi[RF_PATH_A] = pkt_stat->rssi;
  708. }
  709. static void query_phy_status_page1(struct rtw_dev *rtwdev, u8 *phy_status,
  710. struct rtw_rx_pkt_stat *pkt_stat)
  711. {
  712. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  713. u8 rxsc, bw;
  714. s8 min_rx_power = -120;
  715. s8 rx_evm;
  716. u8 evm_dbm = 0;
  717. u8 rssi;
  718. int path;
  719. if (pkt_stat->rate > DESC_RATE11M && pkt_stat->rate < DESC_RATEMCS0)
  720. rxsc = GET_PHY_STAT_P1_L_RXSC(phy_status);
  721. else
  722. rxsc = GET_PHY_STAT_P1_HT_RXSC(phy_status);
  723. if (rxsc >= 1 && rxsc <= 8)
  724. bw = RTW_CHANNEL_WIDTH_20;
  725. else if (rxsc >= 9 && rxsc <= 12)
  726. bw = RTW_CHANNEL_WIDTH_40;
  727. else if (rxsc >= 13)
  728. bw = RTW_CHANNEL_WIDTH_80;
  729. else
  730. bw = GET_PHY_STAT_P1_RF_MODE(phy_status);
  731. pkt_stat->rx_power[RF_PATH_A] = GET_PHY_STAT_P1_PWDB_A(phy_status) - 110;
  732. pkt_stat->rx_power[RF_PATH_B] = GET_PHY_STAT_P1_PWDB_B(phy_status) - 110;
  733. pkt_stat->rssi = rtw_phy_rf_power_2_rssi(pkt_stat->rx_power, 2);
  734. pkt_stat->bw = bw;
  735. pkt_stat->signal_power = max3(pkt_stat->rx_power[RF_PATH_A],
  736. pkt_stat->rx_power[RF_PATH_B],
  737. min_rx_power);
  738. dm_info->curr_rx_rate = pkt_stat->rate;
  739. pkt_stat->rx_evm[RF_PATH_A] = GET_PHY_STAT_P1_RXEVM_A(phy_status);
  740. pkt_stat->rx_evm[RF_PATH_B] = GET_PHY_STAT_P1_RXEVM_B(phy_status);
  741. pkt_stat->rx_snr[RF_PATH_A] = GET_PHY_STAT_P1_RXSNR_A(phy_status);
  742. pkt_stat->rx_snr[RF_PATH_B] = GET_PHY_STAT_P1_RXSNR_B(phy_status);
  743. pkt_stat->cfo_tail[RF_PATH_A] = GET_PHY_STAT_P1_CFO_TAIL_A(phy_status);
  744. pkt_stat->cfo_tail[RF_PATH_B] = GET_PHY_STAT_P1_CFO_TAIL_B(phy_status);
  745. for (path = 0; path <= rtwdev->hal.rf_path_num; path++) {
  746. rssi = rtw_phy_rf_power_2_rssi(&pkt_stat->rx_power[path], 1);
  747. dm_info->rssi[path] = rssi;
  748. dm_info->rx_snr[path] = pkt_stat->rx_snr[path] >> 1;
  749. dm_info->cfo_tail[path] = (pkt_stat->cfo_tail[path] * 5) >> 1;
  750. rx_evm = pkt_stat->rx_evm[path];
  751. if (rx_evm < 0) {
  752. if (rx_evm == S8_MIN)
  753. evm_dbm = 0;
  754. else
  755. evm_dbm = ((u8)-rx_evm >> 1);
  756. }
  757. dm_info->rx_evm_dbm[path] = evm_dbm;
  758. }
  759. }
  760. static void query_phy_status(struct rtw_dev *rtwdev, u8 *phy_status,
  761. struct rtw_rx_pkt_stat *pkt_stat)
  762. {
  763. u8 page;
  764. page = *phy_status & 0xf;
  765. switch (page) {
  766. case 0:
  767. query_phy_status_page0(rtwdev, phy_status, pkt_stat);
  768. break;
  769. case 1:
  770. query_phy_status_page1(rtwdev, phy_status, pkt_stat);
  771. break;
  772. default:
  773. rtw_warn(rtwdev, "unused phy status page (%d)\n", page);
  774. return;
  775. }
  776. }
  777. static void rtw8822b_query_rx_desc(struct rtw_dev *rtwdev, u8 *rx_desc,
  778. struct rtw_rx_pkt_stat *pkt_stat,
  779. struct ieee80211_rx_status *rx_status)
  780. {
  781. struct ieee80211_hdr *hdr;
  782. u32 desc_sz = rtwdev->chip->rx_pkt_desc_sz;
  783. u8 *phy_status = NULL;
  784. memset(pkt_stat, 0, sizeof(*pkt_stat));
  785. pkt_stat->phy_status = GET_RX_DESC_PHYST(rx_desc);
  786. pkt_stat->icv_err = GET_RX_DESC_ICV_ERR(rx_desc);
  787. pkt_stat->crc_err = GET_RX_DESC_CRC32(rx_desc);
  788. pkt_stat->decrypted = !GET_RX_DESC_SWDEC(rx_desc) &&
  789. GET_RX_DESC_ENC_TYPE(rx_desc) != RX_DESC_ENC_NONE;
  790. pkt_stat->is_c2h = GET_RX_DESC_C2H(rx_desc);
  791. pkt_stat->pkt_len = GET_RX_DESC_PKT_LEN(rx_desc);
  792. pkt_stat->drv_info_sz = GET_RX_DESC_DRV_INFO_SIZE(rx_desc);
  793. pkt_stat->shift = GET_RX_DESC_SHIFT(rx_desc);
  794. pkt_stat->rate = GET_RX_DESC_RX_RATE(rx_desc);
  795. pkt_stat->cam_id = GET_RX_DESC_MACID(rx_desc);
  796. pkt_stat->ppdu_cnt = GET_RX_DESC_PPDU_CNT(rx_desc);
  797. pkt_stat->tsf_low = GET_RX_DESC_TSFL(rx_desc);
  798. /* drv_info_sz is in unit of 8-bytes */
  799. pkt_stat->drv_info_sz *= 8;
  800. /* c2h cmd pkt's rx/phy status is not interested */
  801. if (pkt_stat->is_c2h)
  802. return;
  803. hdr = (struct ieee80211_hdr *)(rx_desc + desc_sz + pkt_stat->shift +
  804. pkt_stat->drv_info_sz);
  805. if (pkt_stat->phy_status) {
  806. phy_status = rx_desc + desc_sz + pkt_stat->shift;
  807. query_phy_status(rtwdev, phy_status, pkt_stat);
  808. }
  809. rtw_rx_fill_rx_status(rtwdev, pkt_stat, hdr, rx_status, phy_status);
  810. }
  811. static void
  812. rtw8822b_set_tx_power_index_by_rate(struct rtw_dev *rtwdev, u8 path, u8 rs)
  813. {
  814. struct rtw_hal *hal = &rtwdev->hal;
  815. static const u32 offset_txagc[2] = {0x1d00, 0x1d80};
  816. static u32 phy_pwr_idx;
  817. u8 rate, rate_idx, pwr_index, shift;
  818. int j;
  819. for (j = 0; j < rtw_rate_size[rs]; j++) {
  820. rate = rtw_rate_section[rs][j];
  821. pwr_index = hal->tx_pwr_tbl[path][rate];
  822. shift = rate & 0x3;
  823. phy_pwr_idx |= ((u32)pwr_index << (shift * 8));
  824. if (shift == 0x3) {
  825. rate_idx = rate & 0xfc;
  826. rtw_write32(rtwdev, offset_txagc[path] + rate_idx,
  827. phy_pwr_idx);
  828. phy_pwr_idx = 0;
  829. }
  830. }
  831. }
  832. static void rtw8822b_set_tx_power_index(struct rtw_dev *rtwdev)
  833. {
  834. struct rtw_hal *hal = &rtwdev->hal;
  835. int rs, path;
  836. for (path = 0; path < hal->rf_path_num; path++) {
  837. for (rs = 0; rs < RTW_RATE_SECTION_MAX; rs++)
  838. rtw8822b_set_tx_power_index_by_rate(rtwdev, path, rs);
  839. }
  840. }
  841. static bool rtw8822b_check_rf_path(u8 antenna)
  842. {
  843. switch (antenna) {
  844. case BB_PATH_A:
  845. case BB_PATH_B:
  846. case BB_PATH_AB:
  847. return true;
  848. default:
  849. return false;
  850. }
  851. }
  852. static int rtw8822b_set_antenna(struct rtw_dev *rtwdev,
  853. u32 antenna_tx,
  854. u32 antenna_rx)
  855. {
  856. struct rtw_hal *hal = &rtwdev->hal;
  857. rtw_dbg(rtwdev, RTW_DBG_PHY, "config RF path, tx=0x%x rx=0x%x\n",
  858. antenna_tx, antenna_rx);
  859. if (!rtw8822b_check_rf_path(antenna_tx)) {
  860. rtw_warn(rtwdev, "unsupported tx path 0x%x\n", antenna_tx);
  861. return -EINVAL;
  862. }
  863. if (!rtw8822b_check_rf_path(antenna_rx)) {
  864. rtw_warn(rtwdev, "unsupported rx path 0x%x\n", antenna_rx);
  865. return -EINVAL;
  866. }
  867. hal->antenna_tx = antenna_tx;
  868. hal->antenna_rx = antenna_rx;
  869. rtw8822b_config_trx_mode(rtwdev, antenna_tx, antenna_rx, false);
  870. return 0;
  871. }
  872. static void rtw8822b_cfg_ldo25(struct rtw_dev *rtwdev, bool enable)
  873. {
  874. u8 ldo_pwr;
  875. ldo_pwr = rtw_read8(rtwdev, REG_LDO_EFUSE_CTRL + 3);
  876. ldo_pwr = enable ? ldo_pwr | BIT_LDO25_EN : ldo_pwr & ~BIT_LDO25_EN;
  877. rtw_write8(rtwdev, REG_LDO_EFUSE_CTRL + 3, ldo_pwr);
  878. }
  879. static void rtw8822b_false_alarm_statistics(struct rtw_dev *rtwdev)
  880. {
  881. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  882. u32 cck_enable;
  883. u32 cck_fa_cnt;
  884. u32 ofdm_fa_cnt;
  885. u32 crc32_cnt;
  886. u32 cca32_cnt;
  887. cck_enable = rtw_read32(rtwdev, 0x808) & BIT(28);
  888. cck_fa_cnt = rtw_read16(rtwdev, 0xa5c);
  889. ofdm_fa_cnt = rtw_read16(rtwdev, 0xf48);
  890. dm_info->cck_fa_cnt = cck_fa_cnt;
  891. dm_info->ofdm_fa_cnt = ofdm_fa_cnt;
  892. dm_info->total_fa_cnt = ofdm_fa_cnt;
  893. dm_info->total_fa_cnt += cck_enable ? cck_fa_cnt : 0;
  894. crc32_cnt = rtw_read32(rtwdev, 0xf04);
  895. dm_info->cck_ok_cnt = crc32_cnt & 0xffff;
  896. dm_info->cck_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
  897. crc32_cnt = rtw_read32(rtwdev, 0xf14);
  898. dm_info->ofdm_ok_cnt = crc32_cnt & 0xffff;
  899. dm_info->ofdm_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
  900. crc32_cnt = rtw_read32(rtwdev, 0xf10);
  901. dm_info->ht_ok_cnt = crc32_cnt & 0xffff;
  902. dm_info->ht_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
  903. crc32_cnt = rtw_read32(rtwdev, 0xf0c);
  904. dm_info->vht_ok_cnt = crc32_cnt & 0xffff;
  905. dm_info->vht_err_cnt = (crc32_cnt & 0xffff0000) >> 16;
  906. cca32_cnt = rtw_read32(rtwdev, 0xf08);
  907. dm_info->ofdm_cca_cnt = ((cca32_cnt & 0xffff0000) >> 16);
  908. dm_info->total_cca_cnt = dm_info->ofdm_cca_cnt;
  909. if (cck_enable) {
  910. cca32_cnt = rtw_read32(rtwdev, 0xfcc);
  911. dm_info->cck_cca_cnt = cca32_cnt & 0xffff;
  912. dm_info->total_cca_cnt += dm_info->cck_cca_cnt;
  913. }
  914. rtw_write32_set(rtwdev, 0x9a4, BIT(17));
  915. rtw_write32_clr(rtwdev, 0x9a4, BIT(17));
  916. rtw_write32_clr(rtwdev, 0xa2c, BIT(15));
  917. rtw_write32_set(rtwdev, 0xa2c, BIT(15));
  918. rtw_write32_set(rtwdev, 0xb58, BIT(0));
  919. rtw_write32_clr(rtwdev, 0xb58, BIT(0));
  920. }
  921. static void rtw8822b_do_iqk(struct rtw_dev *rtwdev)
  922. {
  923. static int do_iqk_cnt;
  924. struct rtw_iqk_para para = {.clear = 0, .segment_iqk = 0};
  925. u32 rf_reg, iqk_fail_mask;
  926. int counter;
  927. bool reload;
  928. rtw_fw_do_iqk(rtwdev, &para);
  929. for (counter = 0; counter < 300; counter++) {
  930. rf_reg = rtw_read_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK);
  931. if (rf_reg == 0xabcde)
  932. break;
  933. msleep(20);
  934. }
  935. rtw_write_rf(rtwdev, RF_PATH_A, RF_DTXLOK, RFREG_MASK, 0x0);
  936. reload = !!rtw_read32_mask(rtwdev, REG_IQKFAILMSK, BIT(16));
  937. iqk_fail_mask = rtw_read32_mask(rtwdev, REG_IQKFAILMSK, GENMASK(7, 0));
  938. rtw_dbg(rtwdev, RTW_DBG_PHY,
  939. "iqk counter=%d reload=%d do_iqk_cnt=%d n_iqk_fail(mask)=0x%02x\n",
  940. counter, reload, ++do_iqk_cnt, iqk_fail_mask);
  941. }
  942. static void rtw8822b_phy_calibration(struct rtw_dev *rtwdev)
  943. {
  944. rtw8822b_do_iqk(rtwdev);
  945. }
  946. static void rtw8822b_coex_cfg_init(struct rtw_dev *rtwdev)
  947. {
  948. /* enable TBTT nterrupt */
  949. rtw_write8_set(rtwdev, REG_BCN_CTRL, BIT_EN_BCN_FUNCTION);
  950. /* BT report packet sample rate */
  951. /* 0x790[5:0]=0x5 */
  952. rtw_write8_mask(rtwdev, REG_BT_TDMA_TIME, BIT_MASK_SAMPLE_RATE, 0x5);
  953. /* enable BT counter statistics */
  954. rtw_write8(rtwdev, REG_BT_STAT_CTRL, 0x1);
  955. /* enable PTA (3-wire function form BT side) */
  956. rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_BT_PTA_EN);
  957. rtw_write32_set(rtwdev, REG_GPIO_MUXCFG, BIT_PO_BT_PTA_PINS);
  958. /* enable PTA (tx/rx signal form WiFi side) */
  959. rtw_write8_set(rtwdev, REG_QUEUE_CTRL, BIT_PTA_WL_TX_EN);
  960. /* wl tx signal to PTA not case EDCCA */
  961. rtw_write8_clr(rtwdev, REG_QUEUE_CTRL, BIT_PTA_EDCCA_EN);
  962. /* GNT_BT=1 while select both */
  963. rtw_write16_set(rtwdev, REG_BT_COEX_V2, BIT_GNT_BT_POLARITY);
  964. }
  965. static void rtw8822b_coex_cfg_ant_switch(struct rtw_dev *rtwdev,
  966. u8 ctrl_type, u8 pos_type)
  967. {
  968. struct rtw_coex *coex = &rtwdev->coex;
  969. struct rtw_coex_dm *coex_dm = &coex->dm;
  970. struct rtw_coex_rfe *coex_rfe = &coex->rfe;
  971. bool polarity_inverse;
  972. u8 regval = 0;
  973. if (((ctrl_type << 8) + pos_type) == coex_dm->cur_switch_status)
  974. return;
  975. coex_dm->cur_switch_status = (ctrl_type << 8) + pos_type;
  976. if (coex_rfe->ant_switch_diversity &&
  977. ctrl_type == COEX_SWITCH_CTRL_BY_BBSW)
  978. ctrl_type = COEX_SWITCH_CTRL_BY_ANTDIV;
  979. polarity_inverse = (coex_rfe->ant_switch_polarity == 1);
  980. switch (ctrl_type) {
  981. default:
  982. case COEX_SWITCH_CTRL_BY_BBSW:
  983. /* 0x4c[23] = 0 */
  984. rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
  985. /* 0x4c[24] = 1 */
  986. rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
  987. /* BB SW, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
  988. rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x77);
  989. if (pos_type == COEX_SWITCH_TO_WLG_BT) {
  990. if (coex_rfe->rfe_module_type != 0x4 &&
  991. coex_rfe->rfe_module_type != 0x2)
  992. regval = 0x3;
  993. else
  994. regval = (!polarity_inverse ? 0x2 : 0x1);
  995. } else if (pos_type == COEX_SWITCH_TO_WLG) {
  996. regval = (!polarity_inverse ? 0x2 : 0x1);
  997. } else {
  998. regval = (!polarity_inverse ? 0x1 : 0x2);
  999. }
  1000. rtw_write8_mask(rtwdev, REG_RFE_INV8, BIT_MASK_RFE_INV89, regval);
  1001. break;
  1002. case COEX_SWITCH_CTRL_BY_PTA:
  1003. /* 0x4c[23] = 0 */
  1004. rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
  1005. /* 0x4c[24] = 1 */
  1006. rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
  1007. /* PTA, DPDT use RFE_ctrl8 and RFE_ctrl9 as ctrl pin */
  1008. rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x66);
  1009. regval = (!polarity_inverse ? 0x2 : 0x1);
  1010. rtw_write8_mask(rtwdev, REG_RFE_INV8, BIT_MASK_RFE_INV89, regval);
  1011. break;
  1012. case COEX_SWITCH_CTRL_BY_ANTDIV:
  1013. /* 0x4c[23] = 0 */
  1014. rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
  1015. /* 0x4c[24] = 1 */
  1016. rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
  1017. rtw_write8_mask(rtwdev, REG_RFE_CTRL8, BIT_MASK_RFE_SEL89, 0x88);
  1018. break;
  1019. case COEX_SWITCH_CTRL_BY_MAC:
  1020. /* 0x4c[23] = 1 */
  1021. rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x1);
  1022. regval = (!polarity_inverse ? 0x0 : 0x1);
  1023. rtw_write8_mask(rtwdev, REG_PAD_CTRL1, BIT_SW_DPDT_SEL_DATA, regval);
  1024. break;
  1025. case COEX_SWITCH_CTRL_BY_FW:
  1026. /* 0x4c[23] = 0 */
  1027. rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
  1028. /* 0x4c[24] = 1 */
  1029. rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x1);
  1030. break;
  1031. case COEX_SWITCH_CTRL_BY_BT:
  1032. /* 0x4c[23] = 0 */
  1033. rtw_write8_mask(rtwdev, REG_LED_CFG + 2, BIT_DPDT_SEL_EN >> 16, 0x0);
  1034. /* 0x4c[24] = 0 */
  1035. rtw_write8_mask(rtwdev, REG_LED_CFG + 3, BIT_DPDT_WL_SEL >> 24, 0x0);
  1036. break;
  1037. }
  1038. }
  1039. static void rtw8822b_coex_cfg_gnt_fix(struct rtw_dev *rtwdev)
  1040. {
  1041. }
  1042. static void rtw8822b_coex_cfg_gnt_debug(struct rtw_dev *rtwdev)
  1043. {
  1044. rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 2, BIT_BTGP_SPI_EN >> 16, 0);
  1045. rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 3, BIT_BTGP_JTAG_EN >> 24, 0);
  1046. rtw_write8_mask(rtwdev, REG_GPIO_MUXCFG + 2, BIT_FSPI_EN >> 16, 0);
  1047. rtw_write8_mask(rtwdev, REG_PAD_CTRL1 + 1, BIT_LED1DIS >> 8, 0);
  1048. rtw_write8_mask(rtwdev, REG_SYS_SDIO_CTRL + 3, BIT_DBG_GNT_WL_BT >> 24, 0);
  1049. }
  1050. static void rtw8822b_coex_cfg_rfe_type(struct rtw_dev *rtwdev)
  1051. {
  1052. struct rtw_coex *coex = &rtwdev->coex;
  1053. struct rtw_coex_rfe *coex_rfe = &coex->rfe;
  1054. struct rtw_efuse *efuse = &rtwdev->efuse;
  1055. bool is_ext_fem = false;
  1056. coex_rfe->rfe_module_type = rtwdev->efuse.rfe_option;
  1057. coex_rfe->ant_switch_polarity = 0;
  1058. coex_rfe->ant_switch_diversity = false;
  1059. if (coex_rfe->rfe_module_type == 0x12 ||
  1060. coex_rfe->rfe_module_type == 0x15 ||
  1061. coex_rfe->rfe_module_type == 0x16)
  1062. coex_rfe->ant_switch_exist = false;
  1063. else
  1064. coex_rfe->ant_switch_exist = true;
  1065. if (coex_rfe->rfe_module_type == 2 ||
  1066. coex_rfe->rfe_module_type == 4) {
  1067. rtw_coex_write_scbd(rtwdev, COEX_SCBD_EXTFEM, true);
  1068. is_ext_fem = true;
  1069. } else {
  1070. rtw_coex_write_scbd(rtwdev, COEX_SCBD_EXTFEM, false);
  1071. }
  1072. coex_rfe->wlg_at_btg = false;
  1073. if (efuse->share_ant &&
  1074. coex_rfe->ant_switch_exist && !is_ext_fem)
  1075. coex_rfe->ant_switch_with_bt = true;
  1076. else
  1077. coex_rfe->ant_switch_with_bt = false;
  1078. /* Ext switch buffer mux */
  1079. rtw_write8(rtwdev, REG_RFE_CTRL_E, 0xff);
  1080. rtw_write8_mask(rtwdev, REG_RFESEL_CTRL + 1, 0x3, 0x0);
  1081. rtw_write8_mask(rtwdev, REG_RFE_INV16, BIT_RFE_BUF_EN, 0x0);
  1082. /* Disable LTE Coex Function in WiFi side */
  1083. rtw_coex_write_indirect_reg(rtwdev, LTE_COEX_CTRL, BIT_LTE_COEX_EN, 0);
  1084. /* BTC_CTT_WL_VS_LTE */
  1085. rtw_coex_write_indirect_reg(rtwdev, LTE_WL_TRX_CTRL, MASKLWORD, 0xffff);
  1086. /* BTC_CTT_BT_VS_LTE */
  1087. rtw_coex_write_indirect_reg(rtwdev, LTE_BT_TRX_CTRL, MASKLWORD, 0xffff);
  1088. }
  1089. static void rtw8822b_coex_cfg_wl_tx_power(struct rtw_dev *rtwdev, u8 wl_pwr)
  1090. {
  1091. struct rtw_coex *coex = &rtwdev->coex;
  1092. struct rtw_coex_dm *coex_dm = &coex->dm;
  1093. static const u16 reg_addr[] = {0xc58, 0xe58};
  1094. static const u8 wl_tx_power[] = {0xd8, 0xd4, 0xd0, 0xcc, 0xc8};
  1095. u8 i, pwr;
  1096. if (wl_pwr == coex_dm->cur_wl_pwr_lvl)
  1097. return;
  1098. coex_dm->cur_wl_pwr_lvl = wl_pwr;
  1099. if (coex_dm->cur_wl_pwr_lvl >= ARRAY_SIZE(wl_tx_power))
  1100. coex_dm->cur_wl_pwr_lvl = ARRAY_SIZE(wl_tx_power) - 1;
  1101. pwr = wl_tx_power[coex_dm->cur_wl_pwr_lvl];
  1102. for (i = 0; i < ARRAY_SIZE(reg_addr); i++)
  1103. rtw_write8_mask(rtwdev, reg_addr[i], 0xff, pwr);
  1104. }
  1105. static void rtw8822b_coex_cfg_wl_rx_gain(struct rtw_dev *rtwdev, bool low_gain)
  1106. {
  1107. struct rtw_coex *coex = &rtwdev->coex;
  1108. struct rtw_coex_dm *coex_dm = &coex->dm;
  1109. /* WL Rx Low gain on */
  1110. static const u32 wl_rx_low_gain_on[] = {
  1111. 0xff000003, 0xbd120003, 0xbe100003, 0xbf080003, 0xbf060003,
  1112. 0xbf050003, 0xbc140003, 0xbb160003, 0xba180003, 0xb91a0003,
  1113. 0xb81c0003, 0xb71e0003, 0xb4200003, 0xb5220003, 0xb4240003,
  1114. 0xb3260003, 0xb2280003, 0xb12a0003, 0xb02c0003, 0xaf2e0003,
  1115. 0xae300003, 0xad320003, 0xac340003, 0xab360003, 0x8d380003,
  1116. 0x8c3a0003, 0x8b3c0003, 0x8a3e0003, 0x6e400003, 0x6d420003,
  1117. 0x6c440003, 0x6b460003, 0x6a480003, 0x694a0003, 0x684c0003,
  1118. 0x674e0003, 0x66500003, 0x65520003, 0x64540003, 0x64560003,
  1119. 0x007e0403
  1120. };
  1121. /* WL Rx Low gain off */
  1122. static const u32 wl_rx_low_gain_off[] = {
  1123. 0xff000003, 0xf4120003, 0xf5100003, 0xf60e0003, 0xf70c0003,
  1124. 0xf80a0003, 0xf3140003, 0xf2160003, 0xf1180003, 0xf01a0003,
  1125. 0xef1c0003, 0xee1e0003, 0xed200003, 0xec220003, 0xeb240003,
  1126. 0xea260003, 0xe9280003, 0xe82a0003, 0xe72c0003, 0xe62e0003,
  1127. 0xe5300003, 0xc8320003, 0xc7340003, 0xc6360003, 0xc5380003,
  1128. 0xc43a0003, 0xc33c0003, 0xc23e0003, 0xc1400003, 0xc0420003,
  1129. 0xa5440003, 0xa4460003, 0xa3480003, 0xa24a0003, 0xa14c0003,
  1130. 0x834e0003, 0x82500003, 0x81520003, 0x80540003, 0x65560003,
  1131. 0x007e0403
  1132. };
  1133. u8 i;
  1134. if (low_gain == coex_dm->cur_wl_rx_low_gain_en)
  1135. return;
  1136. coex_dm->cur_wl_rx_low_gain_en = low_gain;
  1137. if (coex_dm->cur_wl_rx_low_gain_en) {
  1138. rtw_dbg(rtwdev, RTW_DBG_COEX, "[BTCoex], Hi-Li Table On!\n");
  1139. for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_on); i++)
  1140. rtw_write32(rtwdev, REG_RX_GAIN_EN, wl_rx_low_gain_on[i]);
  1141. /* set Rx filter corner RCK offset */
  1142. rtw_write_rf(rtwdev, RF_PATH_A, RF_RCKD, 0x2, 0x1);
  1143. rtw_write_rf(rtwdev, RF_PATH_A, RF_RCK, 0x3f, 0x3f);
  1144. rtw_write_rf(rtwdev, RF_PATH_B, RF_RCKD, 0x2, 0x1);
  1145. rtw_write_rf(rtwdev, RF_PATH_B, RF_RCK, 0x3f, 0x3f);
  1146. } else {
  1147. rtw_dbg(rtwdev, RTW_DBG_COEX, "[BTCoex], Hi-Li Table Off!\n");
  1148. for (i = 0; i < ARRAY_SIZE(wl_rx_low_gain_off); i++)
  1149. rtw_write32(rtwdev, 0x81c, wl_rx_low_gain_off[i]);
  1150. /* set Rx filter corner RCK offset */
  1151. rtw_write_rf(rtwdev, RF_PATH_A, RF_RCK, 0x3f, 0x4);
  1152. rtw_write_rf(rtwdev, RF_PATH_A, RF_RCKD, 0x2, 0x0);
  1153. rtw_write_rf(rtwdev, RF_PATH_B, RF_RCK, 0x3f, 0x4);
  1154. rtw_write_rf(rtwdev, RF_PATH_B, RF_RCKD, 0x2, 0x0);
  1155. }
  1156. }
  1157. static void rtw8822b_txagc_swing_offset(struct rtw_dev *rtwdev, u8 path,
  1158. u8 tx_pwr_idx_offset,
  1159. s8 *txagc_idx, u8 *swing_idx)
  1160. {
  1161. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  1162. s8 delta_pwr_idx = dm_info->delta_power_index[path];
  1163. u8 swing_upper_bound = dm_info->default_ofdm_index + 10;
  1164. u8 swing_lower_bound = 0;
  1165. u8 max_tx_pwr_idx_offset = 0xf;
  1166. s8 agc_index = 0;
  1167. u8 swing_index = dm_info->default_ofdm_index;
  1168. tx_pwr_idx_offset = min_t(u8, tx_pwr_idx_offset, max_tx_pwr_idx_offset);
  1169. if (delta_pwr_idx >= 0) {
  1170. if (delta_pwr_idx <= tx_pwr_idx_offset) {
  1171. agc_index = delta_pwr_idx;
  1172. swing_index = dm_info->default_ofdm_index;
  1173. } else if (delta_pwr_idx > tx_pwr_idx_offset) {
  1174. agc_index = tx_pwr_idx_offset;
  1175. swing_index = dm_info->default_ofdm_index +
  1176. delta_pwr_idx - tx_pwr_idx_offset;
  1177. swing_index = min_t(u8, swing_index, swing_upper_bound);
  1178. }
  1179. } else {
  1180. if (dm_info->default_ofdm_index > abs(delta_pwr_idx))
  1181. swing_index =
  1182. dm_info->default_ofdm_index + delta_pwr_idx;
  1183. else
  1184. swing_index = swing_lower_bound;
  1185. swing_index = max_t(u8, swing_index, swing_lower_bound);
  1186. agc_index = 0;
  1187. }
  1188. if (swing_index >= RTW_TXSCALE_SIZE) {
  1189. rtw_warn(rtwdev, "swing index overflow\n");
  1190. swing_index = RTW_TXSCALE_SIZE - 1;
  1191. }
  1192. *txagc_idx = agc_index;
  1193. *swing_idx = swing_index;
  1194. }
  1195. static void rtw8822b_pwrtrack_set_pwr(struct rtw_dev *rtwdev, u8 path,
  1196. u8 pwr_idx_offset)
  1197. {
  1198. s8 txagc_idx;
  1199. u8 swing_idx;
  1200. u32 reg1, reg2;
  1201. if (path == RF_PATH_A) {
  1202. reg1 = 0xc94;
  1203. reg2 = 0xc1c;
  1204. } else if (path == RF_PATH_B) {
  1205. reg1 = 0xe94;
  1206. reg2 = 0xe1c;
  1207. } else {
  1208. return;
  1209. }
  1210. rtw8822b_txagc_swing_offset(rtwdev, path, pwr_idx_offset,
  1211. &txagc_idx, &swing_idx);
  1212. rtw_write32_mask(rtwdev, reg1, GENMASK(29, 25), txagc_idx);
  1213. rtw_write32_mask(rtwdev, reg2, GENMASK(31, 21),
  1214. rtw8822b_txscale_tbl[swing_idx]);
  1215. }
  1216. static void rtw8822b_pwrtrack_set(struct rtw_dev *rtwdev, u8 path)
  1217. {
  1218. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  1219. u8 pwr_idx_offset, tx_pwr_idx;
  1220. u8 channel = rtwdev->hal.current_channel;
  1221. u8 band_width = rtwdev->hal.current_band_width;
  1222. u8 regd = rtw_regd_get(rtwdev);
  1223. u8 tx_rate = dm_info->tx_rate;
  1224. u8 max_pwr_idx = rtwdev->chip->max_power_index;
  1225. tx_pwr_idx = rtw_phy_get_tx_power_index(rtwdev, path, tx_rate,
  1226. band_width, channel, regd);
  1227. tx_pwr_idx = min_t(u8, tx_pwr_idx, max_pwr_idx);
  1228. pwr_idx_offset = max_pwr_idx - tx_pwr_idx;
  1229. rtw8822b_pwrtrack_set_pwr(rtwdev, path, pwr_idx_offset);
  1230. }
  1231. static void rtw8822b_phy_pwrtrack_path(struct rtw_dev *rtwdev,
  1232. struct rtw_swing_table *swing_table,
  1233. u8 path)
  1234. {
  1235. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  1236. u8 power_idx_cur, power_idx_last;
  1237. u8 delta;
  1238. /* 8822B only has one thermal meter at PATH A */
  1239. delta = rtw_phy_pwrtrack_get_delta(rtwdev, RF_PATH_A);
  1240. power_idx_last = dm_info->delta_power_index[path];
  1241. power_idx_cur = rtw_phy_pwrtrack_get_pwridx(rtwdev, swing_table,
  1242. path, RF_PATH_A, delta);
  1243. /* if delta of power indexes are the same, just skip */
  1244. if (power_idx_cur == power_idx_last)
  1245. return;
  1246. dm_info->delta_power_index[path] = power_idx_cur;
  1247. rtw8822b_pwrtrack_set(rtwdev, path);
  1248. }
  1249. static void rtw8822b_phy_pwrtrack(struct rtw_dev *rtwdev)
  1250. {
  1251. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  1252. struct rtw_swing_table swing_table;
  1253. u8 thermal_value, path;
  1254. rtw_phy_config_swing_table(rtwdev, &swing_table);
  1255. if (rtwdev->efuse.thermal_meter[RF_PATH_A] == 0xff)
  1256. return;
  1257. thermal_value = rtw_read_rf(rtwdev, RF_PATH_A, RF_T_METER, 0xfc00);
  1258. rtw_phy_pwrtrack_avg(rtwdev, thermal_value, RF_PATH_A);
  1259. if (dm_info->pwr_trk_init_trigger)
  1260. dm_info->pwr_trk_init_trigger = false;
  1261. else if (!rtw_phy_pwrtrack_thermal_changed(rtwdev, thermal_value,
  1262. RF_PATH_A))
  1263. goto iqk;
  1264. for (path = 0; path < rtwdev->hal.rf_path_num; path++)
  1265. rtw8822b_phy_pwrtrack_path(rtwdev, &swing_table, path);
  1266. iqk:
  1267. if (rtw_phy_pwrtrack_need_iqk(rtwdev))
  1268. rtw8822b_do_iqk(rtwdev);
  1269. }
  1270. static void rtw8822b_pwr_track(struct rtw_dev *rtwdev)
  1271. {
  1272. struct rtw_efuse *efuse = &rtwdev->efuse;
  1273. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  1274. if (efuse->power_track_type != 0)
  1275. return;
  1276. if (!dm_info->pwr_trk_triggered) {
  1277. rtw_write_rf(rtwdev, RF_PATH_A, RF_T_METER,
  1278. GENMASK(17, 16), 0x03);
  1279. dm_info->pwr_trk_triggered = true;
  1280. return;
  1281. }
  1282. rtw8822b_phy_pwrtrack(rtwdev);
  1283. dm_info->pwr_trk_triggered = false;
  1284. }
  1285. static void rtw8822b_bf_config_bfee_su(struct rtw_dev *rtwdev,
  1286. struct rtw_vif *vif,
  1287. struct rtw_bfee *bfee, bool enable)
  1288. {
  1289. if (enable)
  1290. rtw_bf_enable_bfee_su(rtwdev, vif, bfee);
  1291. else
  1292. rtw_bf_remove_bfee_su(rtwdev, bfee);
  1293. }
  1294. static void rtw8822b_bf_config_bfee_mu(struct rtw_dev *rtwdev,
  1295. struct rtw_vif *vif,
  1296. struct rtw_bfee *bfee, bool enable)
  1297. {
  1298. if (enable)
  1299. rtw_bf_enable_bfee_mu(rtwdev, vif, bfee);
  1300. else
  1301. rtw_bf_remove_bfee_mu(rtwdev, bfee);
  1302. }
  1303. static void rtw8822b_bf_config_bfee(struct rtw_dev *rtwdev, struct rtw_vif *vif,
  1304. struct rtw_bfee *bfee, bool enable)
  1305. {
  1306. if (bfee->role == RTW_BFEE_SU)
  1307. rtw8822b_bf_config_bfee_su(rtwdev, vif, bfee, enable);
  1308. else if (bfee->role == RTW_BFEE_MU)
  1309. rtw8822b_bf_config_bfee_mu(rtwdev, vif, bfee, enable);
  1310. else
  1311. rtw_warn(rtwdev, "wrong bfee role\n");
  1312. }
  1313. static void rtw8822b_adaptivity_init(struct rtw_dev *rtwdev)
  1314. {
  1315. rtw_phy_set_edcca_th(rtwdev, RTW8822B_EDCCA_MAX, RTW8822B_EDCCA_MAX);
  1316. /* mac edcca state setting */
  1317. rtw_write32_clr(rtwdev, REG_TX_PTCL_CTRL, BIT_DIS_EDCCA);
  1318. rtw_write32_set(rtwdev, REG_RD_CTRL, BIT_EDCCA_MSK_CNTDOWN_EN);
  1319. rtw_write32_mask(rtwdev, REG_EDCCA_SOURCE, BIT_SOURCE_OPTION,
  1320. RTW8822B_EDCCA_SRC_DEF);
  1321. rtw_write32_mask(rtwdev, REG_EDCCA_POW_MA, BIT_MA_LEVEL, 0);
  1322. /* edcca decision opt */
  1323. rtw_write32_set(rtwdev, REG_EDCCA_DECISION, BIT_EDCCA_OPTION);
  1324. }
  1325. static void rtw8822b_adaptivity(struct rtw_dev *rtwdev)
  1326. {
  1327. struct rtw_dm_info *dm_info = &rtwdev->dm_info;
  1328. s8 l2h, h2l;
  1329. u8 igi;
  1330. igi = dm_info->igi_history[0];
  1331. if (dm_info->edcca_mode == RTW_EDCCA_NORMAL) {
  1332. l2h = max_t(s8, igi + EDCCA_IGI_L2H_DIFF, EDCCA_TH_L2H_LB);
  1333. h2l = l2h - EDCCA_L2H_H2L_DIFF_NORMAL;
  1334. } else {
  1335. l2h = min_t(s8, igi, dm_info->l2h_th_ini);
  1336. h2l = l2h - EDCCA_L2H_H2L_DIFF;
  1337. }
  1338. rtw_phy_set_edcca_th(rtwdev, l2h, h2l);
  1339. }
  1340. static const struct rtw_pwr_seq_cmd trans_carddis_to_cardemu_8822b[] = {
  1341. {0x0086,
  1342. RTW_PWR_CUT_ALL_MSK,
  1343. RTW_PWR_INTF_SDIO_MSK,
  1344. RTW_PWR_ADDR_SDIO,
  1345. RTW_PWR_CMD_WRITE, BIT(0), 0},
  1346. {0x0086,
  1347. RTW_PWR_CUT_ALL_MSK,
  1348. RTW_PWR_INTF_SDIO_MSK,
  1349. RTW_PWR_ADDR_SDIO,
  1350. RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
  1351. {0x004A,
  1352. RTW_PWR_CUT_ALL_MSK,
  1353. RTW_PWR_INTF_USB_MSK,
  1354. RTW_PWR_ADDR_MAC,
  1355. RTW_PWR_CMD_WRITE, BIT(0), 0},
  1356. {0x0005,
  1357. RTW_PWR_CUT_ALL_MSK,
  1358. RTW_PWR_INTF_ALL_MSK,
  1359. RTW_PWR_ADDR_MAC,
  1360. RTW_PWR_CMD_WRITE, BIT(3) | BIT(4) | BIT(7), 0},
  1361. {0x0300,
  1362. RTW_PWR_CUT_ALL_MSK,
  1363. RTW_PWR_INTF_PCI_MSK,
  1364. RTW_PWR_ADDR_MAC,
  1365. RTW_PWR_CMD_WRITE, 0xFF, 0},
  1366. {0x0301,
  1367. RTW_PWR_CUT_ALL_MSK,
  1368. RTW_PWR_INTF_PCI_MSK,
  1369. RTW_PWR_ADDR_MAC,
  1370. RTW_PWR_CMD_WRITE, 0xFF, 0},
  1371. {0xFFFF,
  1372. RTW_PWR_CUT_ALL_MSK,
  1373. RTW_PWR_INTF_ALL_MSK,
  1374. 0,
  1375. RTW_PWR_CMD_END, 0, 0},
  1376. };
  1377. static const struct rtw_pwr_seq_cmd trans_cardemu_to_act_8822b[] = {
  1378. {0x0012,
  1379. RTW_PWR_CUT_ALL_MSK,
  1380. RTW_PWR_INTF_ALL_MSK,
  1381. RTW_PWR_ADDR_MAC,
  1382. RTW_PWR_CMD_WRITE, BIT(1), 0},
  1383. {0x0012,
  1384. RTW_PWR_CUT_ALL_MSK,
  1385. RTW_PWR_INTF_ALL_MSK,
  1386. RTW_PWR_ADDR_MAC,
  1387. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1388. {0x0020,
  1389. RTW_PWR_CUT_ALL_MSK,
  1390. RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
  1391. RTW_PWR_ADDR_MAC,
  1392. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1393. {0x0001,
  1394. RTW_PWR_CUT_ALL_MSK,
  1395. RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
  1396. RTW_PWR_ADDR_MAC,
  1397. RTW_PWR_CMD_DELAY, 1, RTW_PWR_DELAY_MS},
  1398. {0x0000,
  1399. RTW_PWR_CUT_ALL_MSK,
  1400. RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
  1401. RTW_PWR_ADDR_MAC,
  1402. RTW_PWR_CMD_WRITE, BIT(5), 0},
  1403. {0x0005,
  1404. RTW_PWR_CUT_ALL_MSK,
  1405. RTW_PWR_INTF_ALL_MSK,
  1406. RTW_PWR_ADDR_MAC,
  1407. RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3) | BIT(2)), 0},
  1408. {0x0075,
  1409. RTW_PWR_CUT_ALL_MSK,
  1410. RTW_PWR_INTF_PCI_MSK,
  1411. RTW_PWR_ADDR_MAC,
  1412. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1413. {0x0006,
  1414. RTW_PWR_CUT_ALL_MSK,
  1415. RTW_PWR_INTF_ALL_MSK,
  1416. RTW_PWR_ADDR_MAC,
  1417. RTW_PWR_CMD_POLLING, BIT(1), BIT(1)},
  1418. {0x0075,
  1419. RTW_PWR_CUT_ALL_MSK,
  1420. RTW_PWR_INTF_PCI_MSK,
  1421. RTW_PWR_ADDR_MAC,
  1422. RTW_PWR_CMD_WRITE, BIT(0), 0},
  1423. {0xFF1A,
  1424. RTW_PWR_CUT_ALL_MSK,
  1425. RTW_PWR_INTF_USB_MSK,
  1426. RTW_PWR_ADDR_MAC,
  1427. RTW_PWR_CMD_WRITE, 0xFF, 0},
  1428. {0x0006,
  1429. RTW_PWR_CUT_ALL_MSK,
  1430. RTW_PWR_INTF_ALL_MSK,
  1431. RTW_PWR_ADDR_MAC,
  1432. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1433. {0x0005,
  1434. RTW_PWR_CUT_ALL_MSK,
  1435. RTW_PWR_INTF_ALL_MSK,
  1436. RTW_PWR_ADDR_MAC,
  1437. RTW_PWR_CMD_WRITE, BIT(7), 0},
  1438. {0x0005,
  1439. RTW_PWR_CUT_ALL_MSK,
  1440. RTW_PWR_INTF_ALL_MSK,
  1441. RTW_PWR_ADDR_MAC,
  1442. RTW_PWR_CMD_WRITE, (BIT(4) | BIT(3)), 0},
  1443. {0x10C3,
  1444. RTW_PWR_CUT_ALL_MSK,
  1445. RTW_PWR_INTF_USB_MSK,
  1446. RTW_PWR_ADDR_MAC,
  1447. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1448. {0x0005,
  1449. RTW_PWR_CUT_ALL_MSK,
  1450. RTW_PWR_INTF_ALL_MSK,
  1451. RTW_PWR_ADDR_MAC,
  1452. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1453. {0x0005,
  1454. RTW_PWR_CUT_ALL_MSK,
  1455. RTW_PWR_INTF_ALL_MSK,
  1456. RTW_PWR_ADDR_MAC,
  1457. RTW_PWR_CMD_POLLING, BIT(0), 0},
  1458. {0x0020,
  1459. RTW_PWR_CUT_ALL_MSK,
  1460. RTW_PWR_INTF_ALL_MSK,
  1461. RTW_PWR_ADDR_MAC,
  1462. RTW_PWR_CMD_WRITE, BIT(3), BIT(3)},
  1463. {0x10A8,
  1464. RTW_PWR_CUT_C_MSK,
  1465. RTW_PWR_INTF_ALL_MSK,
  1466. RTW_PWR_ADDR_MAC,
  1467. RTW_PWR_CMD_WRITE, 0xFF, 0},
  1468. {0x10A9,
  1469. RTW_PWR_CUT_C_MSK,
  1470. RTW_PWR_INTF_ALL_MSK,
  1471. RTW_PWR_ADDR_MAC,
  1472. RTW_PWR_CMD_WRITE, 0xFF, 0xef},
  1473. {0x10AA,
  1474. RTW_PWR_CUT_C_MSK,
  1475. RTW_PWR_INTF_ALL_MSK,
  1476. RTW_PWR_ADDR_MAC,
  1477. RTW_PWR_CMD_WRITE, 0xFF, 0x0c},
  1478. {0x0068,
  1479. RTW_PWR_CUT_C_MSK,
  1480. RTW_PWR_INTF_SDIO_MSK,
  1481. RTW_PWR_ADDR_MAC,
  1482. RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
  1483. {0x0029,
  1484. RTW_PWR_CUT_ALL_MSK,
  1485. RTW_PWR_INTF_ALL_MSK,
  1486. RTW_PWR_ADDR_MAC,
  1487. RTW_PWR_CMD_WRITE, 0xFF, 0xF9},
  1488. {0x0024,
  1489. RTW_PWR_CUT_ALL_MSK,
  1490. RTW_PWR_INTF_ALL_MSK,
  1491. RTW_PWR_ADDR_MAC,
  1492. RTW_PWR_CMD_WRITE, BIT(2), 0},
  1493. {0x0074,
  1494. RTW_PWR_CUT_ALL_MSK,
  1495. RTW_PWR_INTF_PCI_MSK,
  1496. RTW_PWR_ADDR_MAC,
  1497. RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
  1498. {0x00AF,
  1499. RTW_PWR_CUT_ALL_MSK,
  1500. RTW_PWR_INTF_ALL_MSK,
  1501. RTW_PWR_ADDR_MAC,
  1502. RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
  1503. {0xFFFF,
  1504. RTW_PWR_CUT_ALL_MSK,
  1505. RTW_PWR_INTF_ALL_MSK,
  1506. 0,
  1507. RTW_PWR_CMD_END, 0, 0},
  1508. };
  1509. static const struct rtw_pwr_seq_cmd trans_act_to_cardemu_8822b[] = {
  1510. {0x0003,
  1511. RTW_PWR_CUT_ALL_MSK,
  1512. RTW_PWR_INTF_SDIO_MSK,
  1513. RTW_PWR_ADDR_MAC,
  1514. RTW_PWR_CMD_WRITE, BIT(2), 0},
  1515. {0x0093,
  1516. RTW_PWR_CUT_ALL_MSK,
  1517. RTW_PWR_INTF_ALL_MSK,
  1518. RTW_PWR_ADDR_MAC,
  1519. RTW_PWR_CMD_WRITE, BIT(3), 0},
  1520. {0x001F,
  1521. RTW_PWR_CUT_ALL_MSK,
  1522. RTW_PWR_INTF_ALL_MSK,
  1523. RTW_PWR_ADDR_MAC,
  1524. RTW_PWR_CMD_WRITE, 0xFF, 0},
  1525. {0x00EF,
  1526. RTW_PWR_CUT_ALL_MSK,
  1527. RTW_PWR_INTF_ALL_MSK,
  1528. RTW_PWR_ADDR_MAC,
  1529. RTW_PWR_CMD_WRITE, 0xFF, 0},
  1530. {0xFF1A,
  1531. RTW_PWR_CUT_ALL_MSK,
  1532. RTW_PWR_INTF_USB_MSK,
  1533. RTW_PWR_ADDR_MAC,
  1534. RTW_PWR_CMD_WRITE, 0xFF, 0x30},
  1535. {0x0049,
  1536. RTW_PWR_CUT_ALL_MSK,
  1537. RTW_PWR_INTF_ALL_MSK,
  1538. RTW_PWR_ADDR_MAC,
  1539. RTW_PWR_CMD_WRITE, BIT(1), 0},
  1540. {0x0006,
  1541. RTW_PWR_CUT_ALL_MSK,
  1542. RTW_PWR_INTF_ALL_MSK,
  1543. RTW_PWR_ADDR_MAC,
  1544. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1545. {0x0002,
  1546. RTW_PWR_CUT_ALL_MSK,
  1547. RTW_PWR_INTF_ALL_MSK,
  1548. RTW_PWR_ADDR_MAC,
  1549. RTW_PWR_CMD_WRITE, BIT(1), 0},
  1550. {0x10C3,
  1551. RTW_PWR_CUT_ALL_MSK,
  1552. RTW_PWR_INTF_USB_MSK,
  1553. RTW_PWR_ADDR_MAC,
  1554. RTW_PWR_CMD_WRITE, BIT(0), 0},
  1555. {0x0005,
  1556. RTW_PWR_CUT_ALL_MSK,
  1557. RTW_PWR_INTF_ALL_MSK,
  1558. RTW_PWR_ADDR_MAC,
  1559. RTW_PWR_CMD_WRITE, BIT(1), BIT(1)},
  1560. {0x0005,
  1561. RTW_PWR_CUT_ALL_MSK,
  1562. RTW_PWR_INTF_ALL_MSK,
  1563. RTW_PWR_ADDR_MAC,
  1564. RTW_PWR_CMD_POLLING, BIT(1), 0},
  1565. {0x0020,
  1566. RTW_PWR_CUT_ALL_MSK,
  1567. RTW_PWR_INTF_ALL_MSK,
  1568. RTW_PWR_ADDR_MAC,
  1569. RTW_PWR_CMD_WRITE, BIT(3), 0},
  1570. {0x0000,
  1571. RTW_PWR_CUT_ALL_MSK,
  1572. RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
  1573. RTW_PWR_ADDR_MAC,
  1574. RTW_PWR_CMD_WRITE, BIT(5), BIT(5)},
  1575. {0xFFFF,
  1576. RTW_PWR_CUT_ALL_MSK,
  1577. RTW_PWR_INTF_ALL_MSK,
  1578. 0,
  1579. RTW_PWR_CMD_END, 0, 0},
  1580. };
  1581. static const struct rtw_pwr_seq_cmd trans_cardemu_to_carddis_8822b[] = {
  1582. {0x0005,
  1583. RTW_PWR_CUT_ALL_MSK,
  1584. RTW_PWR_INTF_SDIO_MSK,
  1585. RTW_PWR_ADDR_MAC,
  1586. RTW_PWR_CMD_WRITE, BIT(7), BIT(7)},
  1587. {0x0007,
  1588. RTW_PWR_CUT_ALL_MSK,
  1589. RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
  1590. RTW_PWR_ADDR_MAC,
  1591. RTW_PWR_CMD_WRITE, 0xFF, 0x20},
  1592. {0x0067,
  1593. RTW_PWR_CUT_ALL_MSK,
  1594. RTW_PWR_INTF_ALL_MSK,
  1595. RTW_PWR_ADDR_MAC,
  1596. RTW_PWR_CMD_WRITE, BIT(5), 0},
  1597. {0x0005,
  1598. RTW_PWR_CUT_ALL_MSK,
  1599. RTW_PWR_INTF_PCI_MSK,
  1600. RTW_PWR_ADDR_MAC,
  1601. RTW_PWR_CMD_WRITE, BIT(2), BIT(2)},
  1602. {0x004A,
  1603. RTW_PWR_CUT_ALL_MSK,
  1604. RTW_PWR_INTF_USB_MSK,
  1605. RTW_PWR_ADDR_MAC,
  1606. RTW_PWR_CMD_WRITE, BIT(0), 0},
  1607. {0x0067,
  1608. RTW_PWR_CUT_ALL_MSK,
  1609. RTW_PWR_INTF_SDIO_MSK,
  1610. RTW_PWR_ADDR_MAC,
  1611. RTW_PWR_CMD_WRITE, BIT(5), 0},
  1612. {0x0067,
  1613. RTW_PWR_CUT_ALL_MSK,
  1614. RTW_PWR_INTF_SDIO_MSK,
  1615. RTW_PWR_ADDR_MAC,
  1616. RTW_PWR_CMD_WRITE, BIT(4), 0},
  1617. {0x004F,
  1618. RTW_PWR_CUT_ALL_MSK,
  1619. RTW_PWR_INTF_SDIO_MSK,
  1620. RTW_PWR_ADDR_MAC,
  1621. RTW_PWR_CMD_WRITE, BIT(0), 0},
  1622. {0x0067,
  1623. RTW_PWR_CUT_ALL_MSK,
  1624. RTW_PWR_INTF_SDIO_MSK,
  1625. RTW_PWR_ADDR_MAC,
  1626. RTW_PWR_CMD_WRITE, BIT(1), 0},
  1627. {0x0046,
  1628. RTW_PWR_CUT_ALL_MSK,
  1629. RTW_PWR_INTF_SDIO_MSK,
  1630. RTW_PWR_ADDR_MAC,
  1631. RTW_PWR_CMD_WRITE, BIT(6), BIT(6)},
  1632. {0x0067,
  1633. RTW_PWR_CUT_ALL_MSK,
  1634. RTW_PWR_INTF_SDIO_MSK,
  1635. RTW_PWR_ADDR_MAC,
  1636. RTW_PWR_CMD_WRITE, BIT(2), 0},
  1637. {0x0046,
  1638. RTW_PWR_CUT_ALL_MSK,
  1639. RTW_PWR_INTF_SDIO_MSK,
  1640. RTW_PWR_ADDR_MAC,
  1641. RTW_PWR_CMD_WRITE, BIT(7), BIT(7)},
  1642. {0x0062,
  1643. RTW_PWR_CUT_ALL_MSK,
  1644. RTW_PWR_INTF_SDIO_MSK,
  1645. RTW_PWR_ADDR_MAC,
  1646. RTW_PWR_CMD_WRITE, BIT(4), BIT(4)},
  1647. {0x0081,
  1648. RTW_PWR_CUT_ALL_MSK,
  1649. RTW_PWR_INTF_ALL_MSK,
  1650. RTW_PWR_ADDR_MAC,
  1651. RTW_PWR_CMD_WRITE, BIT(7) | BIT(6), 0},
  1652. {0x0005,
  1653. RTW_PWR_CUT_ALL_MSK,
  1654. RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_SDIO_MSK,
  1655. RTW_PWR_ADDR_MAC,
  1656. RTW_PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)},
  1657. {0x0086,
  1658. RTW_PWR_CUT_ALL_MSK,
  1659. RTW_PWR_INTF_SDIO_MSK,
  1660. RTW_PWR_ADDR_SDIO,
  1661. RTW_PWR_CMD_WRITE, BIT(0), BIT(0)},
  1662. {0x0086,
  1663. RTW_PWR_CUT_ALL_MSK,
  1664. RTW_PWR_INTF_SDIO_MSK,
  1665. RTW_PWR_ADDR_SDIO,
  1666. RTW_PWR_CMD_POLLING, BIT(1), 0},
  1667. {0x0090,
  1668. RTW_PWR_CUT_ALL_MSK,
  1669. RTW_PWR_INTF_USB_MSK | RTW_PWR_INTF_PCI_MSK,
  1670. RTW_PWR_ADDR_MAC,
  1671. RTW_PWR_CMD_WRITE, BIT(1), 0},
  1672. {0x0044,
  1673. RTW_PWR_CUT_ALL_MSK,
  1674. RTW_PWR_INTF_SDIO_MSK,
  1675. RTW_PWR_ADDR_SDIO,
  1676. RTW_PWR_CMD_WRITE, 0xFF, 0},
  1677. {0x0040,
  1678. RTW_PWR_CUT_ALL_MSK,
  1679. RTW_PWR_INTF_SDIO_MSK,
  1680. RTW_PWR_ADDR_SDIO,
  1681. RTW_PWR_CMD_WRITE, 0xFF, 0x90},
  1682. {0x0041,
  1683. RTW_PWR_CUT_ALL_MSK,
  1684. RTW_PWR_INTF_SDIO_MSK,
  1685. RTW_PWR_ADDR_SDIO,
  1686. RTW_PWR_CMD_WRITE, 0xFF, 0x00},
  1687. {0x0042,
  1688. RTW_PWR_CUT_ALL_MSK,
  1689. RTW_PWR_INTF_SDIO_MSK,
  1690. RTW_PWR_ADDR_SDIO,
  1691. RTW_PWR_CMD_WRITE, 0xFF, 0x04},
  1692. {0xFFFF,
  1693. RTW_PWR_CUT_ALL_MSK,
  1694. RTW_PWR_INTF_ALL_MSK,
  1695. 0,
  1696. RTW_PWR_CMD_END, 0, 0},
  1697. };
  1698. static const struct rtw_pwr_seq_cmd *card_enable_flow_8822b[] = {
  1699. trans_carddis_to_cardemu_8822b,
  1700. trans_cardemu_to_act_8822b,
  1701. NULL
  1702. };
  1703. static const struct rtw_pwr_seq_cmd *card_disable_flow_8822b[] = {
  1704. trans_act_to_cardemu_8822b,
  1705. trans_cardemu_to_carddis_8822b,
  1706. NULL
  1707. };
  1708. static const struct rtw_intf_phy_para usb2_param_8822b[] = {
  1709. {0xFFFF, 0x00,
  1710. RTW_IP_SEL_PHY,
  1711. RTW_INTF_PHY_CUT_ALL,
  1712. RTW_INTF_PHY_PLATFORM_ALL},
  1713. };
  1714. static const struct rtw_intf_phy_para usb3_param_8822b[] = {
  1715. {0x0001, 0xA841,
  1716. RTW_IP_SEL_PHY,
  1717. RTW_INTF_PHY_CUT_D,
  1718. RTW_INTF_PHY_PLATFORM_ALL},
  1719. {0xFFFF, 0x0000,
  1720. RTW_IP_SEL_PHY,
  1721. RTW_INTF_PHY_CUT_ALL,
  1722. RTW_INTF_PHY_PLATFORM_ALL},
  1723. };
  1724. static const struct rtw_intf_phy_para pcie_gen1_param_8822b[] = {
  1725. {0x0001, 0xA841,
  1726. RTW_IP_SEL_PHY,
  1727. RTW_INTF_PHY_CUT_C,
  1728. RTW_INTF_PHY_PLATFORM_ALL},
  1729. {0x0002, 0x60C6,
  1730. RTW_IP_SEL_PHY,
  1731. RTW_INTF_PHY_CUT_C,
  1732. RTW_INTF_PHY_PLATFORM_ALL},
  1733. {0x0008, 0x3596,
  1734. RTW_IP_SEL_PHY,
  1735. RTW_INTF_PHY_CUT_C,
  1736. RTW_INTF_PHY_PLATFORM_ALL},
  1737. {0x0009, 0x321C,
  1738. RTW_IP_SEL_PHY,
  1739. RTW_INTF_PHY_CUT_C,
  1740. RTW_INTF_PHY_PLATFORM_ALL},
  1741. {0x000A, 0x9623,
  1742. RTW_IP_SEL_PHY,
  1743. RTW_INTF_PHY_CUT_C,
  1744. RTW_INTF_PHY_PLATFORM_ALL},
  1745. {0x0020, 0x94FF,
  1746. RTW_IP_SEL_PHY,
  1747. RTW_INTF_PHY_CUT_C,
  1748. RTW_INTF_PHY_PLATFORM_ALL},
  1749. {0x0021, 0xFFCF,
  1750. RTW_IP_SEL_PHY,
  1751. RTW_INTF_PHY_CUT_C,
  1752. RTW_INTF_PHY_PLATFORM_ALL},
  1753. {0x0026, 0xC006,
  1754. RTW_IP_SEL_PHY,
  1755. RTW_INTF_PHY_CUT_C,
  1756. RTW_INTF_PHY_PLATFORM_ALL},
  1757. {0x0029, 0xFF0E,
  1758. RTW_IP_SEL_PHY,
  1759. RTW_INTF_PHY_CUT_C,
  1760. RTW_INTF_PHY_PLATFORM_ALL},
  1761. {0x002A, 0x1840,
  1762. RTW_IP_SEL_PHY,
  1763. RTW_INTF_PHY_CUT_C,
  1764. RTW_INTF_PHY_PLATFORM_ALL},
  1765. {0xFFFF, 0x0000,
  1766. RTW_IP_SEL_PHY,
  1767. RTW_INTF_PHY_CUT_ALL,
  1768. RTW_INTF_PHY_PLATFORM_ALL},
  1769. };
  1770. static const struct rtw_intf_phy_para pcie_gen2_param_8822b[] = {
  1771. {0x0001, 0xA841,
  1772. RTW_IP_SEL_PHY,
  1773. RTW_INTF_PHY_CUT_C,
  1774. RTW_INTF_PHY_PLATFORM_ALL},
  1775. {0x0002, 0x60C6,
  1776. RTW_IP_SEL_PHY,
  1777. RTW_INTF_PHY_CUT_C,
  1778. RTW_INTF_PHY_PLATFORM_ALL},
  1779. {0x0008, 0x3597,
  1780. RTW_IP_SEL_PHY,
  1781. RTW_INTF_PHY_CUT_C,
  1782. RTW_INTF_PHY_PLATFORM_ALL},
  1783. {0x0009, 0x321C,
  1784. RTW_IP_SEL_PHY,
  1785. RTW_INTF_PHY_CUT_C,
  1786. RTW_INTF_PHY_PLATFORM_ALL},
  1787. {0x000A, 0x9623,
  1788. RTW_IP_SEL_PHY,
  1789. RTW_INTF_PHY_CUT_C,
  1790. RTW_INTF_PHY_PLATFORM_ALL},
  1791. {0x0020, 0x94FF,
  1792. RTW_IP_SEL_PHY,
  1793. RTW_INTF_PHY_CUT_C,
  1794. RTW_INTF_PHY_PLATFORM_ALL},
  1795. {0x0021, 0xFFCF,
  1796. RTW_IP_SEL_PHY,
  1797. RTW_INTF_PHY_CUT_C,
  1798. RTW_INTF_PHY_PLATFORM_ALL},
  1799. {0x0026, 0xC006,
  1800. RTW_IP_SEL_PHY,
  1801. RTW_INTF_PHY_CUT_C,
  1802. RTW_INTF_PHY_PLATFORM_ALL},
  1803. {0x0029, 0xFF0E,
  1804. RTW_IP_SEL_PHY,
  1805. RTW_INTF_PHY_CUT_C,
  1806. RTW_INTF_PHY_PLATFORM_ALL},
  1807. {0x002A, 0x3040,
  1808. RTW_IP_SEL_PHY,
  1809. RTW_INTF_PHY_CUT_C,
  1810. RTW_INTF_PHY_PLATFORM_ALL},
  1811. {0xFFFF, 0x0000,
  1812. RTW_IP_SEL_PHY,
  1813. RTW_INTF_PHY_CUT_ALL,
  1814. RTW_INTF_PHY_PLATFORM_ALL},
  1815. };
  1816. static const struct rtw_intf_phy_para_table phy_para_table_8822b = {
  1817. .usb2_para = usb2_param_8822b,
  1818. .usb3_para = usb3_param_8822b,
  1819. .gen1_para = pcie_gen1_param_8822b,
  1820. .gen2_para = pcie_gen2_param_8822b,
  1821. .n_usb2_para = ARRAY_SIZE(usb2_param_8822b),
  1822. .n_usb3_para = ARRAY_SIZE(usb2_param_8822b),
  1823. .n_gen1_para = ARRAY_SIZE(pcie_gen1_param_8822b),
  1824. .n_gen2_para = ARRAY_SIZE(pcie_gen2_param_8822b),
  1825. };
  1826. static const struct rtw_rfe_def rtw8822b_rfe_defs[] = {
  1827. [2] = RTW_DEF_RFE(8822b, 2, 2),
  1828. [3] = RTW_DEF_RFE(8822b, 3, 0),
  1829. [5] = RTW_DEF_RFE(8822b, 5, 5),
  1830. };
  1831. static const struct rtw_hw_reg rtw8822b_dig[] = {
  1832. [0] = { .addr = 0xc50, .mask = 0x7f },
  1833. [1] = { .addr = 0xe50, .mask = 0x7f },
  1834. };
  1835. static const struct rtw_ltecoex_addr rtw8822b_ltecoex_addr = {
  1836. .ctrl = LTECOEX_ACCESS_CTRL,
  1837. .wdata = LTECOEX_WRITE_DATA,
  1838. .rdata = LTECOEX_READ_DATA,
  1839. };
  1840. static const struct rtw_page_table page_table_8822b[] = {
  1841. {64, 64, 64, 64, 1},
  1842. {64, 64, 64, 64, 1},
  1843. {64, 64, 0, 0, 1},
  1844. {64, 64, 64, 0, 1},
  1845. {64, 64, 64, 64, 1},
  1846. };
  1847. static const struct rtw_rqpn rqpn_table_8822b[] = {
  1848. {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
  1849. RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
  1850. RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
  1851. {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
  1852. RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
  1853. RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
  1854. {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
  1855. RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_HIGH,
  1856. RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
  1857. {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
  1858. RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
  1859. RTW_DMA_MAPPING_HIGH, RTW_DMA_MAPPING_HIGH},
  1860. {RTW_DMA_MAPPING_NORMAL, RTW_DMA_MAPPING_NORMAL,
  1861. RTW_DMA_MAPPING_LOW, RTW_DMA_MAPPING_LOW,
  1862. RTW_DMA_MAPPING_EXTRA, RTW_DMA_MAPPING_HIGH},
  1863. };
  1864. static struct rtw_prioq_addrs prioq_addrs_8822b = {
  1865. .prio[RTW_DMA_MAPPING_EXTRA] = {
  1866. .rsvd = REG_FIFOPAGE_INFO_4, .avail = REG_FIFOPAGE_INFO_4 + 2,
  1867. },
  1868. .prio[RTW_DMA_MAPPING_LOW] = {
  1869. .rsvd = REG_FIFOPAGE_INFO_2, .avail = REG_FIFOPAGE_INFO_2 + 2,
  1870. },
  1871. .prio[RTW_DMA_MAPPING_NORMAL] = {
  1872. .rsvd = REG_FIFOPAGE_INFO_3, .avail = REG_FIFOPAGE_INFO_3 + 2,
  1873. },
  1874. .prio[RTW_DMA_MAPPING_HIGH] = {
  1875. .rsvd = REG_FIFOPAGE_INFO_1, .avail = REG_FIFOPAGE_INFO_1 + 2,
  1876. },
  1877. .wsize = true,
  1878. };
  1879. static struct rtw_chip_ops rtw8822b_ops = {
  1880. .phy_set_param = rtw8822b_phy_set_param,
  1881. .read_efuse = rtw8822b_read_efuse,
  1882. .query_rx_desc = rtw8822b_query_rx_desc,
  1883. .set_channel = rtw8822b_set_channel,
  1884. .mac_init = rtw8822b_mac_init,
  1885. .read_rf = rtw_phy_read_rf,
  1886. .write_rf = rtw_phy_write_rf_reg_sipi,
  1887. .set_tx_power_index = rtw8822b_set_tx_power_index,
  1888. .set_antenna = rtw8822b_set_antenna,
  1889. .cfg_ldo25 = rtw8822b_cfg_ldo25,
  1890. .false_alarm_statistics = rtw8822b_false_alarm_statistics,
  1891. .phy_calibration = rtw8822b_phy_calibration,
  1892. .pwr_track = rtw8822b_pwr_track,
  1893. .config_bfee = rtw8822b_bf_config_bfee,
  1894. .set_gid_table = rtw_bf_set_gid_table,
  1895. .cfg_csi_rate = rtw_bf_cfg_csi_rate,
  1896. .adaptivity_init = rtw8822b_adaptivity_init,
  1897. .adaptivity = rtw8822b_adaptivity,
  1898. .coex_set_init = rtw8822b_coex_cfg_init,
  1899. .coex_set_ant_switch = rtw8822b_coex_cfg_ant_switch,
  1900. .coex_set_gnt_fix = rtw8822b_coex_cfg_gnt_fix,
  1901. .coex_set_gnt_debug = rtw8822b_coex_cfg_gnt_debug,
  1902. .coex_set_rfe_type = rtw8822b_coex_cfg_rfe_type,
  1903. .coex_set_wl_tx_power = rtw8822b_coex_cfg_wl_tx_power,
  1904. .coex_set_wl_rx_gain = rtw8822b_coex_cfg_wl_rx_gain,
  1905. };
  1906. /* Shared-Antenna Coex Table */
  1907. static const struct coex_table_para table_sant_8822b[] = {
  1908. {0xffffffff, 0xffffffff}, /* case-0 */
  1909. {0x55555555, 0x55555555},
  1910. {0x66555555, 0x66555555},
  1911. {0xaaaaaaaa, 0xaaaaaaaa},
  1912. {0x5a5a5a5a, 0x5a5a5a5a},
  1913. {0xfafafafa, 0xfafafafa}, /* case-5 */
  1914. {0x6a5a5555, 0xaaaaaaaa},
  1915. {0x6a5a56aa, 0x6a5a56aa},
  1916. {0x6a5a5a5a, 0x6a5a5a5a},
  1917. {0x66555555, 0x5a5a5a5a},
  1918. {0x66555555, 0x6a5a5a5a}, /* case-10 */
  1919. {0x66555555, 0xfafafafa},
  1920. {0x66555555, 0x5a5a5aaa},
  1921. {0x66555555, 0x6aaa5aaa},
  1922. {0x66555555, 0xaaaa5aaa},
  1923. {0x66555555, 0xaaaaaaaa}, /* case-15 */
  1924. {0xffff55ff, 0xfafafafa},
  1925. {0xffff55ff, 0x6afa5afa},
  1926. {0xaaffffaa, 0xfafafafa},
  1927. {0xaa5555aa, 0x5a5a5a5a},
  1928. {0xaa5555aa, 0x6a5a5a5a}, /* case-20 */
  1929. {0xaa5555aa, 0xaaaaaaaa},
  1930. {0xffffffff, 0x5a5a5a5a},
  1931. {0xffffffff, 0x5a5a5a5a},
  1932. {0xffffffff, 0x55555555},
  1933. {0xffffffff, 0x6a5a5aaa}, /* case-25 */
  1934. {0x55555555, 0x5a5a5a5a},
  1935. {0x55555555, 0xaaaaaaaa},
  1936. {0x55555555, 0x6a5a6a5a},
  1937. {0x66556655, 0x66556655},
  1938. {0x66556aaa, 0x6a5a6aaa}, /* case-30 */
  1939. {0xffffffff, 0x5aaa5aaa},
  1940. {0x56555555, 0x5a5a5aaa},
  1941. };
  1942. /* Non-Shared-Antenna Coex Table */
  1943. static const struct coex_table_para table_nsant_8822b[] = {
  1944. {0xffffffff, 0xffffffff}, /* case-100 */
  1945. {0x55555555, 0x55555555},
  1946. {0x66555555, 0x66555555},
  1947. {0xaaaaaaaa, 0xaaaaaaaa},
  1948. {0x5a5a5a5a, 0x5a5a5a5a},
  1949. {0xfafafafa, 0xfafafafa}, /* case-105 */
  1950. {0x5afa5afa, 0x5afa5afa},
  1951. {0x55555555, 0xfafafafa},
  1952. {0x66555555, 0xfafafafa},
  1953. {0x66555555, 0x5a5a5a5a},
  1954. {0x66555555, 0x6a5a5a5a}, /* case-110 */
  1955. {0x66555555, 0xaaaaaaaa},
  1956. {0xffff55ff, 0xfafafafa},
  1957. {0xffff55ff, 0x5afa5afa},
  1958. {0xffff55ff, 0xaaaaaaaa},
  1959. {0xffff55ff, 0xffff55ff}, /* case-115 */
  1960. {0xaaffffaa, 0x5afa5afa},
  1961. {0xaaffffaa, 0xaaaaaaaa},
  1962. {0xffffffff, 0xfafafafa},
  1963. {0xffffffff, 0x5afa5afa},
  1964. {0xffffffff, 0xaaaaaaaa}, /* case-120 */
  1965. {0x55ff55ff, 0x5afa5afa},
  1966. {0x55ff55ff, 0xaaaaaaaa},
  1967. {0x55ff55ff, 0x55ff55ff}
  1968. };
  1969. /* Shared-Antenna TDMA */
  1970. static const struct coex_tdma_para tdma_sant_8822b[] = {
  1971. { {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-0 */
  1972. { {0x61, 0x45, 0x03, 0x11, 0x11} },
  1973. { {0x61, 0x3a, 0x03, 0x11, 0x11} },
  1974. { {0x61, 0x30, 0x03, 0x11, 0x11} },
  1975. { {0x61, 0x20, 0x03, 0x11, 0x11} },
  1976. { {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-5 */
  1977. { {0x61, 0x45, 0x03, 0x11, 0x10} },
  1978. { {0x61, 0x3a, 0x03, 0x11, 0x10} },
  1979. { {0x61, 0x30, 0x03, 0x11, 0x10} },
  1980. { {0x61, 0x20, 0x03, 0x11, 0x10} },
  1981. { {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-10 */
  1982. { {0x61, 0x08, 0x03, 0x11, 0x14} },
  1983. { {0x61, 0x08, 0x03, 0x10, 0x14} },
  1984. { {0x51, 0x08, 0x03, 0x10, 0x54} },
  1985. { {0x51, 0x08, 0x03, 0x10, 0x55} },
  1986. { {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-15 */
  1987. { {0x51, 0x45, 0x03, 0x10, 0x50} },
  1988. { {0x51, 0x3a, 0x03, 0x10, 0x50} },
  1989. { {0x51, 0x30, 0x03, 0x10, 0x50} },
  1990. { {0x51, 0x20, 0x03, 0x10, 0x50} },
  1991. { {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-20 */
  1992. { {0x51, 0x4a, 0x03, 0x10, 0x50} },
  1993. { {0x51, 0x0c, 0x03, 0x10, 0x54} },
  1994. { {0x55, 0x08, 0x03, 0x10, 0x54} },
  1995. { {0x65, 0x10, 0x03, 0x11, 0x10} },
  1996. { {0x51, 0x10, 0x03, 0x10, 0x51} }, /* case-25 */
  1997. { {0x51, 0x08, 0x03, 0x10, 0x50} },
  1998. { {0x61, 0x08, 0x03, 0x11, 0x11} }
  1999. };
  2000. /* Non-Shared-Antenna TDMA */
  2001. static const struct coex_tdma_para tdma_nsant_8822b[] = {
  2002. { {0x00, 0x00, 0x00, 0x00, 0x00} }, /* case-100 */
  2003. { {0x61, 0x45, 0x03, 0x11, 0x11} }, /* case-101 */
  2004. { {0x61, 0x3a, 0x03, 0x11, 0x11} },
  2005. { {0x61, 0x30, 0x03, 0x11, 0x11} },
  2006. { {0x61, 0x20, 0x03, 0x11, 0x11} },
  2007. { {0x61, 0x10, 0x03, 0x11, 0x11} }, /* case-105 */
  2008. { {0x61, 0x45, 0x03, 0x11, 0x10} },
  2009. { {0x61, 0x3a, 0x03, 0x11, 0x10} },
  2010. { {0x61, 0x30, 0x03, 0x11, 0x10} },
  2011. { {0x61, 0x20, 0x03, 0x11, 0x10} },
  2012. { {0x61, 0x10, 0x03, 0x11, 0x10} }, /* case-110 */
  2013. { {0x61, 0x08, 0x03, 0x11, 0x14} },
  2014. { {0x61, 0x08, 0x03, 0x10, 0x14} },
  2015. { {0x51, 0x08, 0x03, 0x10, 0x54} },
  2016. { {0x51, 0x08, 0x03, 0x10, 0x55} },
  2017. { {0x51, 0x08, 0x07, 0x10, 0x54} }, /* case-115 */
  2018. { {0x51, 0x45, 0x03, 0x10, 0x50} },
  2019. { {0x51, 0x3a, 0x03, 0x10, 0x50} },
  2020. { {0x51, 0x30, 0x03, 0x10, 0x50} },
  2021. { {0x51, 0x20, 0x03, 0x10, 0x50} },
  2022. { {0x51, 0x10, 0x03, 0x10, 0x50} }, /* case-120 */
  2023. { {0x51, 0x08, 0x03, 0x10, 0x50} }
  2024. };
  2025. /* rssi in percentage % (dbm = % - 100) */
  2026. static const u8 wl_rssi_step_8822b[] = {60, 50, 44, 30};
  2027. static const u8 bt_rssi_step_8822b[] = {30, 30, 30, 30};
  2028. /* wl_tx_dec_power, bt_tx_dec_power, wl_rx_gain, bt_rx_lna_constrain */
  2029. static const struct coex_rf_para rf_para_tx_8822b[] = {
  2030. {0, 0, false, 7}, /* for normal */
  2031. {0, 16, false, 7}, /* for WL-CPT */
  2032. {4, 0, true, 1},
  2033. {3, 6, true, 1},
  2034. {2, 9, true, 1},
  2035. {1, 13, true, 1}
  2036. };
  2037. static const struct coex_rf_para rf_para_rx_8822b[] = {
  2038. {0, 0, false, 7}, /* for normal */
  2039. {0, 16, false, 7}, /* for WL-CPT */
  2040. {4, 0, true, 1},
  2041. {3, 6, true, 1},
  2042. {2, 9, true, 1},
  2043. {1, 13, true, 1}
  2044. };
  2045. static const struct coex_5g_afh_map afh_5g_8822b[] = {
  2046. {120, 2, 4},
  2047. {124, 8, 8},
  2048. {128, 17, 8},
  2049. {132, 26, 10},
  2050. {136, 34, 8},
  2051. {140, 42, 10},
  2052. {144, 51, 8},
  2053. {149, 62, 8},
  2054. {153, 71, 10},
  2055. {157, 77, 4},
  2056. {118, 2, 4},
  2057. {126, 12, 16},
  2058. {134, 29, 16},
  2059. {142, 46, 16},
  2060. {151, 66, 16},
  2061. {159, 76, 4},
  2062. {122, 10, 20},
  2063. {138, 37, 34},
  2064. {155, 68, 20}
  2065. };
  2066. static_assert(ARRAY_SIZE(rf_para_tx_8822b) == ARRAY_SIZE(rf_para_rx_8822b));
  2067. static const u8
  2068. rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
  2069. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2070. 8, 8, 9, 10, 11, 11, 12, 13, 14, 14,
  2071. 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
  2072. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2073. 8, 8, 9, 10, 11, 11, 12, 13, 14, 14,
  2074. 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
  2075. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2076. 8, 8, 9, 10, 11, 11, 12, 13, 14, 14,
  2077. 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
  2078. };
  2079. static const u8
  2080. rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
  2081. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2082. 8, 9, 9, 10, 11, 12, 13, 14, 14, 15,
  2083. 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
  2084. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2085. 8, 9, 9, 10, 11, 12, 13, 14, 14, 15,
  2086. 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
  2087. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2088. 8, 9, 9, 10, 11, 12, 13, 14, 14, 15,
  2089. 16, 17, 18, 19, 19, 20, 21, 22, 22, 23 },
  2090. };
  2091. static const u8
  2092. rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
  2093. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2094. 8, 8, 9, 10, 11, 11, 12, 13, 14, 14,
  2095. 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
  2096. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2097. 8, 8, 9, 10, 11, 11, 12, 13, 14, 14,
  2098. 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
  2099. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2100. 8, 8, 9, 10, 11, 11, 12, 13, 14, 14,
  2101. 15, 16, 17, 17, 18, 19, 20, 20, 21, 22 },
  2102. };
  2103. static const u8
  2104. rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_NUM][RTW_PWR_TRK_TBL_SZ] = {
  2105. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2106. 8, 9, 9, 10, 11, 12, 13, 14, 14, 15,
  2107. 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
  2108. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2109. 8, 9, 9, 10, 11, 12, 13, 14, 14, 15,
  2110. 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
  2111. { 0, 1, 2, 2, 3, 4, 5, 5, 6, 7,
  2112. 8, 9, 9, 10, 11, 12, 13, 14, 14, 15,
  2113. 16, 17, 18, 19, 19, 20, 21, 22, 22, 23},
  2114. };
  2115. static const u8 rtw8822b_pwrtrk_2gb_n[RTW_PWR_TRK_TBL_SZ] = {
  2116. 0, 1, 1, 1, 2, 2, 3, 3, 3, 4,
  2117. 4, 5, 5, 5, 6, 6, 7, 7, 7, 8,
  2118. 8, 9, 9, 9, 10, 10, 11, 11, 11, 12
  2119. };
  2120. static const u8 rtw8822b_pwrtrk_2gb_p[RTW_PWR_TRK_TBL_SZ] = {
  2121. 0, 0, 1, 1, 2, 2, 3, 3, 4, 4,
  2122. 5, 5, 6, 6, 6, 7, 7, 8, 8, 9,
  2123. 9, 10, 10, 11, 11, 12, 12, 12, 13, 13
  2124. };
  2125. static const u8 rtw8822b_pwrtrk_2ga_n[RTW_PWR_TRK_TBL_SZ] = {
  2126. 0, 1, 1, 1, 2, 2, 3, 3, 3, 4,
  2127. 4, 5, 5, 5, 6, 6, 7, 7, 7, 8,
  2128. 8, 9, 9, 9, 10, 10, 11, 11, 11, 12
  2129. };
  2130. static const u8 rtw8822b_pwrtrk_2ga_p[RTW_PWR_TRK_TBL_SZ] = {
  2131. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5,
  2132. 5, 6, 6, 7, 7, 8, 8, 9, 9, 10,
  2133. 10, 11, 11, 12, 12, 13, 13, 14, 14, 15
  2134. };
  2135. static const u8 rtw8822b_pwrtrk_2g_cck_b_n[RTW_PWR_TRK_TBL_SZ] = {
  2136. 0, 1, 1, 1, 2, 2, 3, 3, 3, 4,
  2137. 4, 5, 5, 5, 6, 6, 7, 7, 7, 8,
  2138. 8, 9, 9, 9, 10, 10, 11, 11, 11, 12
  2139. };
  2140. static const u8 rtw8822b_pwrtrk_2g_cck_b_p[RTW_PWR_TRK_TBL_SZ] = {
  2141. 0, 0, 1, 1, 2, 2, 3, 3, 4, 4,
  2142. 5, 5, 6, 6, 6, 7, 7, 8, 8, 9,
  2143. 9, 10, 10, 11, 11, 12, 12, 12, 13, 13
  2144. };
  2145. static const u8 rtw8822b_pwrtrk_2g_cck_a_n[RTW_PWR_TRK_TBL_SZ] = {
  2146. 0, 1, 1, 1, 2, 2, 3, 3, 3, 4,
  2147. 4, 5, 5, 5, 6, 6, 7, 7, 7, 8,
  2148. 8, 9, 9, 9, 10, 10, 11, 11, 11, 12
  2149. };
  2150. static const u8 rtw8822b_pwrtrk_2g_cck_a_p[RTW_PWR_TRK_TBL_SZ] = {
  2151. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5,
  2152. 5, 6, 6, 7, 7, 8, 8, 9, 9, 10,
  2153. 10, 11, 11, 12, 12, 13, 13, 14, 14, 15
  2154. };
  2155. static const struct rtw_pwr_track_tbl rtw8822b_rtw_pwr_track_tbl = {
  2156. .pwrtrk_5gb_n[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_1],
  2157. .pwrtrk_5gb_n[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_2],
  2158. .pwrtrk_5gb_n[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5gb_n[RTW_PWR_TRK_5G_3],
  2159. .pwrtrk_5gb_p[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_1],
  2160. .pwrtrk_5gb_p[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_2],
  2161. .pwrtrk_5gb_p[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5gb_p[RTW_PWR_TRK_5G_3],
  2162. .pwrtrk_5ga_n[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_1],
  2163. .pwrtrk_5ga_n[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_2],
  2164. .pwrtrk_5ga_n[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5ga_n[RTW_PWR_TRK_5G_3],
  2165. .pwrtrk_5ga_p[RTW_PWR_TRK_5G_1] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_1],
  2166. .pwrtrk_5ga_p[RTW_PWR_TRK_5G_2] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_2],
  2167. .pwrtrk_5ga_p[RTW_PWR_TRK_5G_3] = rtw8822b_pwrtrk_5ga_p[RTW_PWR_TRK_5G_3],
  2168. .pwrtrk_2gb_n = rtw8822b_pwrtrk_2gb_n,
  2169. .pwrtrk_2gb_p = rtw8822b_pwrtrk_2gb_p,
  2170. .pwrtrk_2ga_n = rtw8822b_pwrtrk_2ga_n,
  2171. .pwrtrk_2ga_p = rtw8822b_pwrtrk_2ga_p,
  2172. .pwrtrk_2g_cckb_n = rtw8822b_pwrtrk_2g_cck_b_n,
  2173. .pwrtrk_2g_cckb_p = rtw8822b_pwrtrk_2g_cck_b_p,
  2174. .pwrtrk_2g_ccka_n = rtw8822b_pwrtrk_2g_cck_a_n,
  2175. .pwrtrk_2g_ccka_p = rtw8822b_pwrtrk_2g_cck_a_p,
  2176. };
  2177. static const struct rtw_reg_domain coex_info_hw_regs_8822b[] = {
  2178. {0xcb0, MASKDWORD, RTW_REG_DOMAIN_MAC32},
  2179. {0xcb4, MASKDWORD, RTW_REG_DOMAIN_MAC32},
  2180. {0xcba, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
  2181. {0xcbd, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
  2182. {0xc58, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
  2183. {0xcbd, BIT(0), RTW_REG_DOMAIN_MAC8},
  2184. {0, 0, RTW_REG_DOMAIN_NL},
  2185. {0x430, MASKDWORD, RTW_REG_DOMAIN_MAC32},
  2186. {0x434, MASKDWORD, RTW_REG_DOMAIN_MAC32},
  2187. {0x42a, MASKLWORD, RTW_REG_DOMAIN_MAC16},
  2188. {0x426, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
  2189. {0x45e, BIT(3), RTW_REG_DOMAIN_MAC8},
  2190. {0x454, MASKLWORD, RTW_REG_DOMAIN_MAC16},
  2191. {0, 0, RTW_REG_DOMAIN_NL},
  2192. {0x4c, BIT(24) | BIT(23), RTW_REG_DOMAIN_MAC32},
  2193. {0x64, BIT(0), RTW_REG_DOMAIN_MAC8},
  2194. {0x4c6, BIT(4), RTW_REG_DOMAIN_MAC8},
  2195. {0x40, BIT(5), RTW_REG_DOMAIN_MAC8},
  2196. {0x1, RFREG_MASK, RTW_REG_DOMAIN_RF_B},
  2197. {0, 0, RTW_REG_DOMAIN_NL},
  2198. {0x550, MASKDWORD, RTW_REG_DOMAIN_MAC32},
  2199. {0x522, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
  2200. {0x953, BIT(1), RTW_REG_DOMAIN_MAC8},
  2201. {0xc50, MASKBYTE0, RTW_REG_DOMAIN_MAC8},
  2202. };
  2203. static struct rtw_hw_reg_offset rtw8822b_edcca_th[] = {
  2204. [EDCCA_TH_L2H_IDX] = {{.addr = 0x8a4, .mask = MASKBYTE0}, .offset = 0},
  2205. [EDCCA_TH_H2L_IDX] = {{.addr = 0x8a4, .mask = MASKBYTE1}, .offset = 0},
  2206. };
  2207. const struct rtw_chip_info rtw8822b_hw_spec = {
  2208. .ops = &rtw8822b_ops,
  2209. .id = RTW_CHIP_TYPE_8822B,
  2210. .fw_name = "rtw88/rtw8822b_fw.bin",
  2211. .wlan_cpu = RTW_WCPU_11AC,
  2212. .tx_pkt_desc_sz = 48,
  2213. .tx_buf_desc_sz = 16,
  2214. .rx_pkt_desc_sz = 24,
  2215. .rx_buf_desc_sz = 8,
  2216. .phy_efuse_size = 1024,
  2217. .log_efuse_size = 768,
  2218. .ptct_efuse_size = 96,
  2219. .txff_size = 262144,
  2220. .rxff_size = 24576,
  2221. .fw_rxff_size = 12288,
  2222. .txgi_factor = 1,
  2223. .is_pwr_by_rate_dec = true,
  2224. .max_power_index = 0x3f,
  2225. .csi_buf_pg_num = 0,
  2226. .band = RTW_BAND_2G | RTW_BAND_5G,
  2227. .page_size = TX_PAGE_SIZE,
  2228. .dig_min = 0x1c,
  2229. .ht_supported = true,
  2230. .vht_supported = true,
  2231. .lps_deep_mode_supported = BIT(LPS_DEEP_MODE_LCLK),
  2232. .sys_func_en = 0xDC,
  2233. .pwr_on_seq = card_enable_flow_8822b,
  2234. .pwr_off_seq = card_disable_flow_8822b,
  2235. .page_table = page_table_8822b,
  2236. .rqpn_table = rqpn_table_8822b,
  2237. .prioq_addrs = &prioq_addrs_8822b,
  2238. .intf_table = &phy_para_table_8822b,
  2239. .dig = rtw8822b_dig,
  2240. .dig_cck = NULL,
  2241. .rf_base_addr = {0x2800, 0x2c00},
  2242. .rf_sipi_addr = {0xc90, 0xe90},
  2243. .ltecoex_addr = &rtw8822b_ltecoex_addr,
  2244. .mac_tbl = &rtw8822b_mac_tbl,
  2245. .agc_tbl = &rtw8822b_agc_tbl,
  2246. .bb_tbl = &rtw8822b_bb_tbl,
  2247. .rf_tbl = {&rtw8822b_rf_a_tbl, &rtw8822b_rf_b_tbl},
  2248. .rfe_defs = rtw8822b_rfe_defs,
  2249. .rfe_defs_size = ARRAY_SIZE(rtw8822b_rfe_defs),
  2250. .pwr_track_tbl = &rtw8822b_rtw_pwr_track_tbl,
  2251. .iqk_threshold = 8,
  2252. .bfer_su_max_num = 2,
  2253. .bfer_mu_max_num = 1,
  2254. .rx_ldpc = true,
  2255. .edcca_th = rtw8822b_edcca_th,
  2256. .l2h_th_ini_cs = 10 + EDCCA_IGI_BASE,
  2257. .l2h_th_ini_ad = -14 + EDCCA_IGI_BASE,
  2258. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_2,
  2259. .max_scan_ie_len = IEEE80211_MAX_DATA_LEN,
  2260. .coex_para_ver = 0x20070206,
  2261. .bt_desired_ver = 0x6,
  2262. .scbd_support = true,
  2263. .new_scbd10_def = false,
  2264. .ble_hid_profile_support = false,
  2265. .wl_mimo_ps_support = false,
  2266. .pstdma_type = COEX_PSTDMA_FORCE_LPSOFF,
  2267. .bt_rssi_type = COEX_BTRSSI_RATIO,
  2268. .ant_isolation = 15,
  2269. .rssi_tolerance = 2,
  2270. .wl_rssi_step = wl_rssi_step_8822b,
  2271. .bt_rssi_step = bt_rssi_step_8822b,
  2272. .table_sant_num = ARRAY_SIZE(table_sant_8822b),
  2273. .table_sant = table_sant_8822b,
  2274. .table_nsant_num = ARRAY_SIZE(table_nsant_8822b),
  2275. .table_nsant = table_nsant_8822b,
  2276. .tdma_sant_num = ARRAY_SIZE(tdma_sant_8822b),
  2277. .tdma_sant = tdma_sant_8822b,
  2278. .tdma_nsant_num = ARRAY_SIZE(tdma_nsant_8822b),
  2279. .tdma_nsant = tdma_nsant_8822b,
  2280. .wl_rf_para_num = ARRAY_SIZE(rf_para_tx_8822b),
  2281. .wl_rf_para_tx = rf_para_tx_8822b,
  2282. .wl_rf_para_rx = rf_para_rx_8822b,
  2283. .bt_afh_span_bw20 = 0x24,
  2284. .bt_afh_span_bw40 = 0x36,
  2285. .afh_5g_num = ARRAY_SIZE(afh_5g_8822b),
  2286. .afh_5g = afh_5g_8822b,
  2287. .coex_info_hw_regs_num = ARRAY_SIZE(coex_info_hw_regs_8822b),
  2288. .coex_info_hw_regs = coex_info_hw_regs_8822b,
  2289. .fw_fifo_addr = {0x780, 0x700, 0x780, 0x660, 0x650, 0x680},
  2290. };
  2291. EXPORT_SYMBOL(rtw8822b_hw_spec);
  2292. MODULE_FIRMWARE("rtw88/rtw8822b_fw.bin");
  2293. MODULE_AUTHOR("Realtek Corporation");
  2294. MODULE_DESCRIPTION("Realtek 802.11ac wireless 8822b driver");
  2295. MODULE_LICENSE("Dual BSD/GPL");