reg.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2018-2019 Realtek Corporation
  3. */
  4. #ifndef __RTW_REG_DEF_H__
  5. #define __RTW_REG_DEF_H__
  6. #define REG_SYS_FUNC_EN 0x0002
  7. #define BIT_FEN_EN_25_1 BIT(13)
  8. #define BIT_FEN_ELDR BIT(12)
  9. #define BIT_FEN_CPUEN BIT(2)
  10. #define BIT_FEN_BB_GLB_RST BIT(1)
  11. #define BIT_FEN_BB_RSTB BIT(0)
  12. #define BIT_R_DIS_PRST BIT(6)
  13. #define BIT_WLOCK_1C_B6 BIT(5)
  14. #define REG_SYS_PW_CTRL 0x0004
  15. #define BIT_PFM_WOWL BIT(3)
  16. #define REG_SYS_CLK_CTRL 0x0008
  17. #define BIT_CPU_CLK_EN BIT(14)
  18. #define REG_SYS_CLKR 0x0008
  19. #define BIT_ANA8M BIT(1)
  20. #define BIT_WAKEPAD_EN BIT(3)
  21. #define BIT_LOADER_CLK_EN BIT(5)
  22. #define REG_RSV_CTRL 0x001C
  23. #define DISABLE_PI 0x3
  24. #define ENABLE_PI 0x2
  25. #define BITS_RFC_DIRECT (BIT(31) | BIT(30))
  26. #define BIT_WLMCU_IOIF BIT(0)
  27. #define REG_RF_CTRL 0x001F
  28. #define BIT_RF_SDM_RSTB BIT(2)
  29. #define BIT_RF_RSTB BIT(1)
  30. #define BIT_RF_EN BIT(0)
  31. #define REG_AFE_CTRL1 0x0024
  32. #define BIT_MAC_CLK_SEL (BIT(20) | BIT(21))
  33. #define REG_EFUSE_CTRL 0x0030
  34. #define BIT_EF_FLAG BIT(31)
  35. #define BIT_SHIFT_EF_ADDR 8
  36. #define BIT_MASK_EF_ADDR 0x3ff
  37. #define BIT_MASK_EF_DATA 0xff
  38. #define BITS_EF_ADDR (BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR)
  39. #define BITS_PLL 0xf0
  40. #define REG_AFE_XTAL_CTRL 0x24
  41. #define REG_AFE_PLL_CTRL 0x28
  42. #define REG_AFE_CTRL3 0x2c
  43. #define BIT_MASK_XTAL 0x00FFF000
  44. #define BIT_XTAL_GMP_BIT4 BIT(28)
  45. #define REG_LDO_EFUSE_CTRL 0x0034
  46. #define BIT_MASK_EFUSE_BANK_SEL (BIT(8) | BIT(9))
  47. #define BIT_LDO25_VOLTAGE_V25 0x03
  48. #define BIT_MASK_LDO25_VOLTAGE GENMASK(6, 4)
  49. #define BIT_SHIFT_LDO25_VOLTAGE 4
  50. #define BIT_LDO25_EN BIT(7)
  51. #define REG_GPIO_MUXCFG 0x0040
  52. #define BIT_FSPI_EN BIT(19)
  53. #define BIT_EN_SIC BIT(12)
  54. #define BIT_PO_BT_PTA_PINS BIT(9)
  55. #define BIT_BT_PTA_EN BIT(5)
  56. #define BIT_WLRFE_4_5_EN BIT(2)
  57. #define REG_LED_CFG 0x004C
  58. #define BIT_LNAON_SEL_EN BIT(26)
  59. #define BIT_PAPE_SEL_EN BIT(25)
  60. #define BIT_DPDT_WL_SEL BIT(24)
  61. #define BIT_DPDT_SEL_EN BIT(23)
  62. #define REG_LEDCFG2 0x004E
  63. #define REG_PAD_CTRL1 0x0064
  64. #define BIT_BT_BTG_SEL BIT(31)
  65. #define BIT_PAPE_WLBT_SEL BIT(29)
  66. #define BIT_LNAON_WLBT_SEL BIT(28)
  67. #define BIT_BTGP_JTAG_EN BIT(24)
  68. #define BIT_BTGP_SPI_EN BIT(20)
  69. #define BIT_LED1DIS BIT(15)
  70. #define BIT_SW_DPDT_SEL_DATA BIT(0)
  71. #define REG_WL_BT_PWR_CTRL 0x0068
  72. #define BIT_BT_FUNC_EN BIT(18)
  73. #define BIT_BT_DIG_CLK_EN BIT(8)
  74. #define REG_SYS_SDIO_CTRL 0x0070
  75. #define BIT_DBG_GNT_WL_BT BIT(27)
  76. #define BIT_LTE_MUX_CTRL_PATH BIT(26)
  77. #define REG_HCI_OPT_CTRL 0x0074
  78. #define BIT_USB_SUS_DIS BIT(8)
  79. #define REG_AFE_CTRL_4 0x0078
  80. #define BIT_CK320M_AFE_EN BIT(4)
  81. #define BIT_EN_SYN BIT(15)
  82. #define REG_LDO_SWR_CTRL 0x007C
  83. #define LDO_SEL 0xC3
  84. #define SPS_SEL 0x83
  85. #define BIT_XTA1 BIT(29)
  86. #define BIT_XTA0 BIT(28)
  87. #define REG_MCUFW_CTRL 0x0080
  88. #define BIT_ANA_PORT_EN BIT(22)
  89. #define BIT_MAC_PORT_EN BIT(21)
  90. #define BIT_BOOT_FSPI_EN BIT(20)
  91. #define BIT_ROM_DLEN BIT(19)
  92. #define BIT_ROM_PGE GENMASK(18, 16) /* legacy only */
  93. #define BIT_SHIFT_ROM_PGE 16
  94. #define BIT_FW_INIT_RDY BIT(15)
  95. #define BIT_FW_DW_RDY BIT(14)
  96. #define BIT_RPWM_TOGGLE BIT(7)
  97. #define BIT_RAM_DL_SEL BIT(7) /* legacy only */
  98. #define BIT_DMEM_CHKSUM_OK BIT(6)
  99. #define BIT_WINTINI_RDY BIT(6) /* legacy only */
  100. #define BIT_DMEM_DW_OK BIT(5)
  101. #define BIT_IMEM_CHKSUM_OK BIT(4)
  102. #define BIT_IMEM_DW_OK BIT(3)
  103. #define BIT_IMEM_BOOT_LOAD_CHECKSUM_OK BIT(2)
  104. #define BIT_FWDL_CHK_RPT BIT(2) /* legacy only */
  105. #define BIT_MCUFWDL_RDY BIT(1) /* legacy only */
  106. #define BIT_MCUFWDL_EN BIT(0)
  107. #define BIT_CHECK_SUM_OK (BIT(4) | BIT(6))
  108. #define FW_READY (BIT_FW_INIT_RDY | BIT_FW_DW_RDY | \
  109. BIT_IMEM_DW_OK | BIT_DMEM_DW_OK | \
  110. BIT_CHECK_SUM_OK)
  111. #define FW_READY_LEGACY (BIT_MCUFWDL_RDY | BIT_FWDL_CHK_RPT | \
  112. BIT_WINTINI_RDY | BIT_RAM_DL_SEL)
  113. #define FW_READY_MASK 0xffff
  114. #define REG_MCU_TST_CFG 0x84
  115. #define VAL_FW_TRIGGER 0x1
  116. #define REG_PMC_DBG_CTRL1 0xa8
  117. #define BITS_PMC_BT_IQK_STS GENMASK(22, 21)
  118. #define REG_EFUSE_ACCESS 0x00CF
  119. #define EFUSE_ACCESS_ON 0x69
  120. #define EFUSE_ACCESS_OFF 0x00
  121. #define REG_WLRF1 0x00EC
  122. #define REG_WIFI_BT_INFO 0x00AA
  123. #define BIT_BT_INT_EN BIT(15)
  124. #define REG_SYS_CFG1 0x00F0
  125. #define BIT_RTL_ID BIT(23)
  126. #define BIT_LDO BIT(24)
  127. #define BIT_RF_TYPE_ID BIT(27)
  128. #define BIT_SHIFT_VENDOR_ID 16
  129. #define BIT_MASK_VENDOR_ID 0xf
  130. #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID)
  131. #define BITS_VENDOR_ID (BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID)
  132. #define BIT_CLEAR_VENDOR_ID(x) ((x) & (~BITS_VENDOR_ID))
  133. #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID)
  134. #define BIT_SHIFT_CHIP_VER 12
  135. #define BIT_MASK_CHIP_VER 0xf
  136. #define BIT_CHIP_VER(x) (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER)
  137. #define BITS_CHIP_VER (BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER)
  138. #define BIT_CLEAR_CHIP_VER(x) ((x) & (~BITS_CHIP_VER))
  139. #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER)
  140. #define REG_SYS_STATUS1 0x00F4
  141. #define REG_SYS_STATUS2 0x00F8
  142. #define REG_SYS_CFG2 0x00FC
  143. #define REG_WLRF1 0x00EC
  144. #define BIT_WLRF1_BBRF_EN (BIT(24) | BIT(25) | BIT(26))
  145. #define REG_CR 0x0100
  146. #define BIT_32K_CAL_TMR_EN BIT(10)
  147. #define BIT_MAC_SEC_EN BIT(9)
  148. #define BIT_ENSWBCN BIT(8)
  149. #define BIT_MACRXEN BIT(7)
  150. #define BIT_MACTXEN BIT(6)
  151. #define BIT_SCHEDULE_EN BIT(5)
  152. #define BIT_PROTOCOL_EN BIT(4)
  153. #define BIT_RXDMA_EN BIT(3)
  154. #define BIT_TXDMA_EN BIT(2)
  155. #define BIT_HCI_RXDMA_EN BIT(1)
  156. #define BIT_HCI_TXDMA_EN BIT(0)
  157. #define MAC_TRX_ENABLE (BIT_HCI_TXDMA_EN | BIT_HCI_RXDMA_EN | BIT_TXDMA_EN | \
  158. BIT_RXDMA_EN | BIT_PROTOCOL_EN | BIT_SCHEDULE_EN | \
  159. BIT_MACTXEN | BIT_MACRXEN)
  160. #define BIT_SHIFT_TXDMA_VOQ_MAP 4
  161. #define BIT_MASK_TXDMA_VOQ_MAP 0x3
  162. #define BIT_TXDMA_VOQ_MAP(x) \
  163. (((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP)
  164. #define BIT_SHIFT_TXDMA_VIQ_MAP 6
  165. #define BIT_MASK_TXDMA_VIQ_MAP 0x3
  166. #define BIT_TXDMA_VIQ_MAP(x) \
  167. (((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP)
  168. #define REG_TXDMA_PQ_MAP 0x010C
  169. #define BIT_SHIFT_TXDMA_BEQ_MAP 8
  170. #define BIT_MASK_TXDMA_BEQ_MAP 0x3
  171. #define BIT_TXDMA_BEQ_MAP(x) \
  172. (((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP)
  173. #define BIT_SHIFT_TXDMA_BKQ_MAP 10
  174. #define BIT_MASK_TXDMA_BKQ_MAP 0x3
  175. #define BIT_TXDMA_BKQ_MAP(x) \
  176. (((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP)
  177. #define BIT_SHIFT_TXDMA_MGQ_MAP 12
  178. #define BIT_MASK_TXDMA_MGQ_MAP 0x3
  179. #define BIT_TXDMA_MGQ_MAP(x) \
  180. (((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP)
  181. #define BIT_SHIFT_TXDMA_HIQ_MAP 14
  182. #define BIT_MASK_TXDMA_HIQ_MAP 0x3
  183. #define BIT_TXDMA_HIQ_MAP(x) \
  184. (((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP)
  185. #define BIT_SHIFT_TXSC_40M 4
  186. #define BIT_MASK_TXSC_40M 0xf
  187. #define BIT_TXSC_40M(x) \
  188. (((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M)
  189. #define BIT_SHIFT_TXSC_20M 0
  190. #define BIT_MASK_TXSC_20M 0xf
  191. #define BIT_TXSC_20M(x) \
  192. (((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M)
  193. #define BIT_SHIFT_MAC_CLK_SEL 20
  194. #define MAC_CLK_HW_DEF_80M 0
  195. #define MAC_CLK_HW_DEF_40M 1
  196. #define MAC_CLK_HW_DEF_20M 2
  197. #define MAC_CLK_SPEED 80
  198. #define REG_CR 0x0100
  199. #define REG_TRXFF_BNDY 0x0114
  200. #define REG_RXFF_BNDY 0x011C
  201. #define REG_FE1IMR 0x0120
  202. #define BIT_FS_RXDONE BIT(16)
  203. #define REG_PKTBUF_DBG_CTRL 0x0140
  204. #define REG_C2HEVT 0x01A0
  205. #define REG_MCUTST_1 0x01C0
  206. #define REG_MCUTST_II 0x01C4
  207. #define REG_WOWLAN_WAKE_REASON 0x01C7
  208. #define REG_HMETFR 0x01CC
  209. #define REG_HMEBOX0 0x01D0
  210. #define REG_HMEBOX1 0x01D4
  211. #define REG_HMEBOX2 0x01D8
  212. #define REG_HMEBOX3 0x01DC
  213. #define REG_HMEBOX0_EX 0x01F0
  214. #define REG_HMEBOX1_EX 0x01F4
  215. #define REG_HMEBOX2_EX 0x01F8
  216. #define REG_HMEBOX3_EX 0x01FC
  217. #define REG_RQPN 0x0200
  218. #define BIT_MASK_HPQ 0xff
  219. #define BIT_SHIFT_HPQ 0
  220. #define BIT_RQPN_HPQ(x) (((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ)
  221. #define BIT_MASK_LPQ 0xff
  222. #define BIT_SHIFT_LPQ 8
  223. #define BIT_RQPN_LPQ(x) (((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ)
  224. #define BIT_MASK_PUBQ 0xff
  225. #define BIT_SHIFT_PUBQ 16
  226. #define BIT_RQPN_PUBQ(x) (((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ)
  227. #define BIT_RQPN_HLP(h, l, p) (BIT_LD_RQPN | BIT_RQPN_HPQ(h) | \
  228. BIT_RQPN_LPQ(l) | BIT_RQPN_PUBQ(p))
  229. #define REG_FIFOPAGE_CTRL_2 0x0204
  230. #define BIT_BCN_VALID_V1 BIT(15)
  231. #define BIT_MASK_BCN_HEAD_1_V1 0xfff
  232. #define REG_AUTO_LLT_V1 0x0208
  233. #define BIT_AUTO_INIT_LLT_V1 BIT(0)
  234. #define REG_DWBCN0_CTRL 0x0208
  235. #define BIT_BCN_VALID BIT(16)
  236. #define REG_TXDMA_OFFSET_CHK 0x020C
  237. #define BIT_DROP_DATA_EN BIT(9)
  238. #define REG_TXDMA_STATUS 0x0210
  239. #define BTI_PAGE_OVF BIT(2)
  240. #define REG_RQPN_NPQ 0x0214
  241. #define BIT_MASK_NPQ 0xff
  242. #define BIT_SHIFT_NPQ 0
  243. #define BIT_MASK_EPQ 0xff
  244. #define BIT_SHIFT_EPQ 16
  245. #define BIT_RQPN_NPQ(x) (((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ)
  246. #define BIT_RQPN_EPQ(x) (((x) & BIT_MASK_EPQ) << BIT_SHIFT_EPQ)
  247. #define BIT_RQPN_NE(n, e) (BIT_RQPN_NPQ(n) | BIT_RQPN_EPQ(e))
  248. #define REG_AUTO_LLT 0x0224
  249. #define BIT_AUTO_INIT_LLT BIT(16)
  250. #define REG_RQPN_CTRL_1 0x0228
  251. #define REG_RQPN_CTRL_2 0x022C
  252. #define BIT_LD_RQPN BIT(31)
  253. #define REG_FIFOPAGE_INFO_1 0x0230
  254. #define REG_FIFOPAGE_INFO_2 0x0234
  255. #define REG_FIFOPAGE_INFO_3 0x0238
  256. #define REG_FIFOPAGE_INFO_4 0x023C
  257. #define REG_FIFOPAGE_INFO_5 0x0240
  258. #define REG_H2C_HEAD 0x0244
  259. #define REG_H2C_TAIL 0x0248
  260. #define REG_H2C_READ_ADDR 0x024C
  261. #define REG_H2C_INFO 0x0254
  262. #define REG_RXPKT_NUM 0x0284
  263. #define BIT_RXDMA_REQ BIT(19)
  264. #define BIT_RW_RELEASE BIT(18)
  265. #define BIT_RXDMA_IDLE BIT(17)
  266. #define REG_RXPKTNUM 0x02B0
  267. #define REG_INT_MIG 0x0304
  268. #define REG_HCI_MIX_CFG 0x03FC
  269. #define BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK BIT(26)
  270. #define REG_BCNQ_INFO 0x0418
  271. #define BIT_MGQ_CPU_EMPTY BIT(24)
  272. #define REG_FWHW_TXQ_CTRL 0x0420
  273. #define BIT_EN_BCNQ_DL BIT(22)
  274. #define BIT_EN_WR_FREE_TAIL BIT(20)
  275. #define REG_HWSEQ_CTRL 0x0423
  276. #define REG_BCNQ_BDNY_V1 0x0424
  277. #define REG_BCNQ_BDNY 0x0424
  278. #define REG_MGQ_BDNY 0x0425
  279. #define REG_LIFETIME_EN 0x0426
  280. #define BIT_BA_PARSER_EN BIT(5)
  281. #define REG_SPEC_SIFS 0x0428
  282. #define REG_RETRY_LIMIT 0x042a
  283. #define REG_DARFRC 0x0430
  284. #define REG_DARFRCH 0x0434
  285. #define REG_RARFRCH 0x043C
  286. #define REG_RRSR 0x0440
  287. #define BITS_RRSR_RSC GENMASK(22, 21)
  288. #define REG_ARFR0 0x0444
  289. #define REG_ARFRH0 0x0448
  290. #define REG_ARFR1_V1 0x044C
  291. #define REG_ARFRH1_V1 0x0450
  292. #define REG_CCK_CHECK 0x0454
  293. #define BIT_CHECK_CCK_EN BIT(7)
  294. #define REG_AMPDU_MAX_TIME_V1 0x0455
  295. #define REG_BCNQ1_BDNY_V1 0x0456
  296. #define REG_AMPDU_MAX_TIME 0x0456
  297. #define REG_WMAC_LBK_BF_HD 0x045D
  298. #define REG_TX_HANG_CTRL 0x045E
  299. #define BIT_EN_GNT_BT_AWAKE BIT(3)
  300. #define BIT_EN_EOF_V1 BIT(2)
  301. #define REG_DATA_SC 0x0483
  302. #define REG_ARFR4 0x049C
  303. #define BIT_WL_RFK BIT(0)
  304. #define REG_ARFRH4 0x04A0
  305. #define REG_ARFR5 0x04A4
  306. #define REG_ARFRH5 0x04A8
  307. #define REG_SW_AMPDU_BURST_MODE_CTRL 0x04BC
  308. #define BIT_PRE_TX_CMD BIT(6)
  309. #define REG_QUEUE_CTRL 0x04C6
  310. #define BIT_PTA_WL_TX_EN BIT(4)
  311. #define BIT_PTA_EDCCA_EN BIT(5)
  312. #define REG_SINGLE_AMPDU_CTRL 0x04C7
  313. #define BIT_EN_SINGLE_APMDU BIT(7)
  314. #define REG_PROT_MODE_CTRL 0x04C8
  315. #define REG_MAX_AGGR_NUM 0x04CA
  316. #define REG_BAR_MODE_CTRL 0x04CC
  317. #define REG_PRECNT_CTRL 0x04E5
  318. #define BIT_BTCCA_CTRL (BIT(0) | BIT(1))
  319. #define BIT_EN_PRECNT BIT(11)
  320. #define REG_DUMMY_PAGE4_V1 0x04FC
  321. #define REG_EDCA_VO_PARAM 0x0500
  322. #define REG_EDCA_VI_PARAM 0x0504
  323. #define REG_EDCA_BE_PARAM 0x0508
  324. #define REG_EDCA_BK_PARAM 0x050C
  325. #define BIT_MASK_TXOP_LMT GENMASK(26, 16)
  326. #define BIT_MASK_CWMAX GENMASK(15, 12)
  327. #define BIT_MASK_CWMIN GENMASK(11, 8)
  328. #define BIT_MASK_AIFS GENMASK(7, 0)
  329. #define REG_PIFS 0x0512
  330. #define REG_SIFS 0x0514
  331. #define BIT_SHIFT_SIFS_OFDM_CTX 8
  332. #define BIT_SHIFT_SIFS_CCK_TRX 16
  333. #define BIT_SHIFT_SIFS_OFDM_TRX 24
  334. #define REG_AGGR_BREAK_TIME 0x051A
  335. #define REG_SLOT 0x051B
  336. #define REG_TX_PTCL_CTRL 0x0520
  337. #define BIT_DIS_EDCCA BIT(15)
  338. #define BIT_SIFS_BK_EN BIT(12)
  339. #define REG_TXPAUSE 0x0522
  340. #define BIT_AC_QUEUE GENMASK(7, 0)
  341. #define REG_RD_CTRL 0x0524
  342. #define BIT_EDCCA_MSK_CNTDOWN_EN BIT(11)
  343. #define BIT_DIS_TXOP_CFE BIT(10)
  344. #define BIT_DIS_LSIG_CFE BIT(9)
  345. #define BIT_DIS_STBC_CFE BIT(8)
  346. #define REG_TBTT_PROHIBIT 0x0540
  347. #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8
  348. #define REG_RD_NAV_NXT 0x0544
  349. #define REG_NAV_PROT_LEN 0x0546
  350. #define REG_BCN_CTRL 0x0550
  351. #define BIT_DIS_TSF_UDT BIT(4)
  352. #define BIT_EN_BCN_FUNCTION BIT(3)
  353. #define BIT_EN_TXBCN_RPT BIT(2)
  354. #define REG_BCN_CTRL_CLINT0 0x0551
  355. #define REG_DRVERLYINT 0x0558
  356. #define REG_BCNDMATIM 0x0559
  357. #define REG_ATIMWND 0x055A
  358. #define REG_USTIME_TSF 0x055C
  359. #define REG_BCN_MAX_ERR 0x055D
  360. #define REG_RXTSF_OFFSET_CCK 0x055E
  361. #define REG_MISC_CTRL 0x0577
  362. #define BIT_EN_FREE_CNT BIT(3)
  363. #define BIT_DIS_SECOND_CCA (BIT(0) | BIT(1))
  364. #define REG_HIQ_NO_LMT_EN 0x5A7
  365. #define REG_DTIM_COUNTER_ROOT 0x5A8
  366. #define BIT_HIQ_NO_LMT_EN_ROOT BIT(0)
  367. #define REG_TIMER0_SRC_SEL 0x05B4
  368. #define BIT_TSFT_SEL_TIMER0 (BIT(4) | BIT(5) | BIT(6))
  369. #define REG_TCR 0x0604
  370. #define BIT_PWRMGT_HWDATA_EN BIT(7)
  371. #define BIT_TCR_UPDATE_TIMIE BIT(5)
  372. #define REG_RCR 0x0608
  373. #define BIT_APP_FCS BIT(31)
  374. #define BIT_APP_MIC BIT(30)
  375. #define BIT_APP_ICV BIT(29)
  376. #define BIT_APP_PHYSTS BIT(28)
  377. #define BIT_APP_BASSN BIT(27)
  378. #define BIT_VHT_DACK BIT(26)
  379. #define BIT_TCPOFLD_EN BIT(25)
  380. #define BIT_ENMBID BIT(24)
  381. #define BIT_LSIGEN BIT(23)
  382. #define BIT_MFBEN BIT(22)
  383. #define BIT_DISCHKPPDLLEN BIT(21)
  384. #define BIT_PKTCTL_DLEN BIT(20)
  385. #define BIT_DISGCLK BIT(19)
  386. #define BIT_TIM_PARSER_EN BIT(18)
  387. #define BIT_BC_MD_EN BIT(17)
  388. #define BIT_UC_MD_EN BIT(16)
  389. #define BIT_RXSK_PERPKT BIT(15)
  390. #define BIT_HTC_LOC_CTRL BIT(14)
  391. #define BIT_RPFM_CAM_ENABLE BIT(12)
  392. #define BIT_TA_BCN BIT(11)
  393. #define BIT_RCR_ADF BIT(11)
  394. #define BIT_DISDECMYPKT BIT(10)
  395. #define BIT_AICV BIT(9)
  396. #define BIT_ACRC32 BIT(8)
  397. #define BIT_CBSSID_BCN BIT(7)
  398. #define BIT_CBSSID_DATA BIT(6)
  399. #define BIT_APWRMGT BIT(5)
  400. #define BIT_ADD3 BIT(4)
  401. #define BIT_AB BIT(3)
  402. #define BIT_AM BIT(2)
  403. #define BIT_APM BIT(1)
  404. #define BIT_AAP BIT(0)
  405. #define REG_RX_PKT_LIMIT 0x060C
  406. #define REG_RX_DRVINFO_SZ 0x060F
  407. #define BIT_APP_PHYSTS BIT(28)
  408. #define REG_MAR 0x0620
  409. #define REG_USTIME_EDCA 0x0638
  410. #define REG_ACKTO_CCK 0x0639
  411. #define REG_MAC_SPEC_SIFS 0x063A
  412. #define REG_RESP_SIFS_CCK 0x063C
  413. #define REG_RESP_SIFS_OFDM 0x063E
  414. #define REG_ACKTO 0x0640
  415. #define REG_EIFS 0x0642
  416. #define REG_NAV_CTRL 0x0650
  417. #define REG_WMAC_TRXPTCL_CTL 0x0668
  418. #define BIT_RFMOD (BIT(7) | BIT(8))
  419. #define BIT_RFMOD_80M BIT(8)
  420. #define BIT_RFMOD_40M BIT(7)
  421. #define REG_WMAC_TRXPTCL_CTL_H 0x066C
  422. #define REG_WKFMCAM_CMD 0x0698
  423. #define BIT_WKFCAM_POLLING_V1 BIT(31)
  424. #define BIT_WKFCAM_CLR_V1 BIT(30)
  425. #define BIT_WKFCAM_WE BIT(16)
  426. #define BIT_SHIFT_WKFCAM_ADDR_V2 8
  427. #define BIT_MASK_WKFCAM_ADDR_V2 0xff
  428. #define BIT_WKFCAM_ADDR_V2(x) \
  429. (((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2)
  430. #define REG_WKFMCAM_RWD 0x069C
  431. #define BIT_WKFMCAM_VALID BIT(31)
  432. #define BIT_WKFMCAM_BC BIT(26)
  433. #define BIT_WKFMCAM_MC BIT(25)
  434. #define BIT_WKFMCAM_UC BIT(24)
  435. #define REG_RXFLTMAP0 0x06A0
  436. #define REG_RXFLTMAP1 0x06A2
  437. #define REG_RXFLTMAP2 0x06A4
  438. #define REG_RXFLTMAP4 0x068A
  439. #define REG_BT_COEX_TABLE0 0x06C0
  440. #define REG_BT_COEX_TABLE1 0x06C4
  441. #define REG_BT_COEX_BRK_TABLE 0x06C8
  442. #define REG_BT_COEX_TABLE_H 0x06CC
  443. #define REG_BT_COEX_TABLE_H1 0x06CD
  444. #define REG_BT_COEX_TABLE_H2 0x06CE
  445. #define REG_BT_COEX_TABLE_H3 0x06CF
  446. #define REG_BBPSF_CTRL 0x06DC
  447. #define REG_BT_COEX_V2 0x0762
  448. #define BIT_GNT_BT_POLARITY BIT(12)
  449. #define BIT_LTE_COEX_EN BIT(7)
  450. #define REG_BT_COEX_ENH_INTR_CTRL 0x76E
  451. #define BIT_R_GRANTALL_WLMASK BIT(3)
  452. #define BIT_STATIS_BT_EN BIT(2)
  453. #define REG_BT_ACT_STATISTICS 0x0770
  454. #define REG_BT_ACT_STATISTICS_1 0x0774
  455. #define REG_BT_STAT_CTRL 0x0778
  456. #define REG_BT_TDMA_TIME 0x0790
  457. #define BIT_MASK_SAMPLE_RATE GENMASK(5, 0)
  458. #define REG_LTR_IDLE_LATENCY 0x0798
  459. #define REG_LTR_ACTIVE_LATENCY 0x079C
  460. #define REG_LTR_CTRL_BASIC 0x07A4
  461. #define REG_WMAC_OPTION_FUNCTION 0x07D0
  462. #define REG_WMAC_OPTION_FUNCTION_1 0x07D4
  463. #define REG_FPGA0_RFMOD 0x0800
  464. #define BIT_CCKEN BIT(24)
  465. #define BIT_OFDMEN BIT(25)
  466. #define REG_RX_GAIN_EN 0x081c
  467. #define REG_RFE_CTRL_E 0x0974
  468. #define REG_2ND_CCA_CTRL 0x0976
  469. #define REG_CCK0_FAREPORT 0xa2c
  470. #define BIT_CCK0_2RX BIT(18)
  471. #define BIT_CCK0_MRC BIT(22)
  472. #define REG_DIS_DPD 0x0a70
  473. #define DIS_DPD_MASK GENMASK(9, 0)
  474. #define DIS_DPD_RATE6M BIT(0)
  475. #define DIS_DPD_RATE9M BIT(1)
  476. #define DIS_DPD_RATEMCS0 BIT(2)
  477. #define DIS_DPD_RATEMCS1 BIT(3)
  478. #define DIS_DPD_RATEMCS8 BIT(4)
  479. #define DIS_DPD_RATEMCS9 BIT(5)
  480. #define DIS_DPD_RATEVHT1SS_MCS0 BIT(6)
  481. #define DIS_DPD_RATEVHT1SS_MCS1 BIT(7)
  482. #define DIS_DPD_RATEVHT2SS_MCS0 BIT(8)
  483. #define DIS_DPD_RATEVHT2SS_MCS1 BIT(9)
  484. #define DIS_DPD_RATEALL GENMASK(9, 0)
  485. #define REG_RFE_CTRL8 0x0cb4
  486. #define BIT_MASK_RFE_SEL89 GENMASK(7, 0)
  487. #define REG_RFE_INV8 0x0cbd
  488. #define BIT_MASK_RFE_INV89 GENMASK(1, 0)
  489. #define REG_RFE_INV16 0x0cbe
  490. #define BIT_RFE_BUF_EN BIT(3)
  491. #define REG_ANAPAR_XTAL_0 0x1040
  492. #define BIT_XCAP_0 GENMASK(23, 10)
  493. #define REG_CPU_DMEM_CON 0x1080
  494. #define BIT_WL_PLATFORM_RST BIT(16)
  495. #define BIT_WL_SECURITY_CLK BIT(15)
  496. #define BIT_DDMA_EN BIT(8)
  497. #define REG_H2C_PKT_READADDR 0x10D0
  498. #define REG_H2C_PKT_WRITEADDR 0x10D4
  499. #define REG_FW_DBG7 0x10FC
  500. #define FW_KEY_MASK 0xffffff00
  501. #define REG_CR_EXT 0x1100
  502. #define REG_DDMA_CH0SA 0x1200
  503. #define REG_DDMA_CH0DA 0x1204
  504. #define REG_DDMA_CH0CTRL 0x1208
  505. #define BIT_DDMACH0_OWN BIT(31)
  506. #define BIT_DDMACH0_CHKSUM_EN BIT(29)
  507. #define BIT_DDMACH0_CHKSUM_STS BIT(27)
  508. #define BIT_DDMACH0_DDMA_MODE BIT(26)
  509. #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25)
  510. #define BIT_DDMACH0_CHKSUM_CONT BIT(24)
  511. #define BIT_MASK_DDMACH0_DLEN 0x3ffff
  512. #define REG_H2CQ_CSR 0x1330
  513. #define BIT_H2CQ_FULL BIT(31)
  514. #define REG_FAST_EDCA_VOVI_SETTING 0x1448
  515. #define REG_FAST_EDCA_BEBK_SETTING 0x144C
  516. #define REG_RXPSF_CTRL 0x1610
  517. #define BIT_RXGCK_FIFOTHR_EN BIT(28)
  518. #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26
  519. #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3
  520. #define BIT_RXGCK_VHT_FIFOTHR(x) \
  521. (((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
  522. #define BITS_RXGCK_VHT_FIFOTHR \
  523. (BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR)
  524. #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24
  525. #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3
  526. #define BIT_RXGCK_HT_FIFOTHR(x) \
  527. (((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR)
  528. #define BITS_RXGCK_HT_FIFOTHR \
  529. (BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR)
  530. #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22
  531. #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3
  532. #define BIT_RXGCK_OFDM_FIFOTHR(x) \
  533. (((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
  534. #define BITS_RXGCK_OFDM_FIFOTHR \
  535. (BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR)
  536. #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20
  537. #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3
  538. #define BIT_RXGCK_CCK_FIFOTHR(x) \
  539. (((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
  540. #define BITS_RXGCK_CCK_FIFOTHR \
  541. (BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR)
  542. #define BIT_RXGCK_OFDMCCA_EN BIT(16)
  543. #define BIT_SHIFT_RXPSF_PKTLENTHR 13
  544. #define BIT_MASK_RXPSF_PKTLENTHR 0x7
  545. #define BIT_RXPSF_PKTLENTHR(x) \
  546. (((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR)
  547. #define BITS_RXPSF_PKTLENTHR \
  548. (BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR)
  549. #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR))
  550. #define BIT_SET_RXPSF_PKTLENTHR(x, v) \
  551. (BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v))
  552. #define BIT_RXPSF_CTRLEN BIT(12)
  553. #define BIT_RXPSF_VHTCHKEN BIT(11)
  554. #define BIT_RXPSF_HTCHKEN BIT(10)
  555. #define BIT_RXPSF_OFDMCHKEN BIT(9)
  556. #define BIT_RXPSF_CCKCHKEN BIT(8)
  557. #define BIT_RXPSF_OFDMRST BIT(7)
  558. #define BIT_RXPSF_CCKRST BIT(6)
  559. #define BIT_RXPSF_MHCHKEN BIT(5)
  560. #define BIT_RXPSF_CONT_ERRCHKEN BIT(4)
  561. #define BIT_RXPSF_ALL_ERRCHKEN BIT(3)
  562. #define BIT_SHIFT_RXPSF_ERRTHR 0
  563. #define BIT_MASK_RXPSF_ERRTHR 0x7
  564. #define BIT_RXPSF_ERRTHR(x) \
  565. (((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR)
  566. #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR)
  567. #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR))
  568. #define BIT_GET_RXPSF_ERRTHR(x) \
  569. (((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR)
  570. #define BIT_SET_RXPSF_ERRTHR(x, v) \
  571. (BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v))
  572. #define REG_RXPSF_TYPE_CTRL 0x1614
  573. #define REG_GENERAL_OPTION 0x1664
  574. #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9)
  575. #define REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 0x1700
  576. #define REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 0x1704
  577. #define REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 0x1708
  578. #define LTECOEX_READY BIT(29)
  579. #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1
  580. #define LTECOEX_WRITE_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1
  581. #define LTECOEX_READ_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1
  582. #define REG_IGN_GNT_BT1 0x1860
  583. #define REG_RFESEL_CTRL 0x1990
  584. #define REG_NOMASK_TXBT 0x1ca7
  585. #define REG_ANAPAR 0x1c30
  586. #define BIT_ANAPAR_BTPS BIT(22)
  587. #define REG_RSTB_SEL 0x1c38
  588. #define BIT_DAC_OFF_ENABLE BIT(4)
  589. #define BIT_PI_IGNORE_GNT_BT BIT(3)
  590. #define BIT_NOMASK_TXBT_ENABLE BIT(3)
  591. #define REG_HRCV_MSG 0x1cf
  592. #define REG_EDCCA_REPORT 0x2d38
  593. #define BIT_EDCCA_FLAG BIT(24)
  594. #define REG_IGN_GNTBT4 0x4160
  595. #define RF_MODE 0x00
  596. #define RF_MODOPT 0x01
  597. #define RF_WLINT 0x01
  598. #define RF_WLSEL 0x02
  599. #define RF_DTXLOK 0x08
  600. #define RF_CFGCH 0x18
  601. #define BIT_BAND GENMASK(18, 16)
  602. #define RF_RCK 0x1d
  603. #define RF_LUTWA 0x33
  604. #define RF_LUTWD1 0x3e
  605. #define RF_LUTWD0 0x3f
  606. #define BIT_GAIN_EXT BIT(12)
  607. #define BIT_DATA_L GENMASK(11, 0)
  608. #define RF_T_METER 0x42
  609. #define RF_BSPAD 0x54
  610. #define RF_GAINTX 0x56
  611. #define RF_TXATANK 0x64
  612. #define RF_TRXIQ 0x66
  613. #define RF_RXIQGEN 0x8d
  614. #define RF_SYN_PFD 0xb0
  615. #define RF_XTALX2 0xb8
  616. #define RF_SYN_CTRL 0xbb
  617. #define RF_MALSEL 0xbe
  618. #define RF_SYN_AAC 0xc9
  619. #define RF_AAC_CTRL 0xca
  620. #define RF_FAST_LCK 0xcc
  621. #define RF_RCKD 0xde
  622. #define RF_TXADBG 0xde
  623. #define RF_LUTDBG 0xdf
  624. #define BIT_TXA_TANK BIT(4)
  625. #define RF_LUTWE2 0xee
  626. #define RF_LUTWE 0xef
  627. #define LTE_COEX_CTRL 0x38
  628. #define LTE_WL_TRX_CTRL 0xa0
  629. #define LTE_BT_TRX_CTRL 0xa4
  630. #endif