pci.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2018-2019 Realtek Corporation
  3. */
  4. #ifndef __RTK_PCI_H_
  5. #define __RTK_PCI_H_
  6. #include "main.h"
  7. #define RTK_DEFAULT_TX_DESC_NUM 128
  8. #define RTK_BEQ_TX_DESC_NUM 256
  9. #define RTK_MAX_RX_DESC_NUM 512
  10. /* 11K + rx desc size */
  11. #define RTK_PCI_RX_BUF_SIZE (11454 + 24)
  12. #define RTK_PCI_CTRL 0x300
  13. #define BIT_RST_TRXDMA_INTF BIT(20)
  14. #define BIT_RX_TAG_EN BIT(15)
  15. #define REG_DBI_WDATA_V1 0x03E8
  16. #define REG_DBI_RDATA_V1 0x03EC
  17. #define REG_DBI_FLAG_V1 0x03F0
  18. #define BIT_DBI_RFLAG BIT(17)
  19. #define BIT_DBI_WFLAG BIT(16)
  20. #define BITS_DBI_WREN GENMASK(15, 12)
  21. #define BITS_DBI_ADDR_MASK GENMASK(11, 2)
  22. #define REG_MDIO_V1 0x03F4
  23. #define REG_PCIE_MIX_CFG 0x03F8
  24. #define BITS_MDIO_ADDR_MASK GENMASK(4, 0)
  25. #define BIT_MDIO_WFLAG_V1 BIT(5)
  26. #define RTW_PCI_MDIO_PG_SZ BIT(5)
  27. #define RTW_PCI_MDIO_PG_OFFS_G1 0
  28. #define RTW_PCI_MDIO_PG_OFFS_G2 2
  29. #define RTW_PCI_WR_RETRY_CNT 20
  30. #define RTK_PCIE_LINK_CFG 0x0719
  31. #define BIT_CLKREQ_SW_EN BIT(4)
  32. #define BIT_L1_SW_EN BIT(3)
  33. #define BIT_CLKREQ_N_PAD BIT(0)
  34. #define RTK_PCIE_CLKDLY_CTRL 0x0725
  35. #define BIT_PCI_BCNQ_FLAG BIT(4)
  36. #define RTK_PCI_TXBD_DESA_BCNQ 0x308
  37. #define RTK_PCI_TXBD_DESA_H2CQ 0x1320
  38. #define RTK_PCI_TXBD_DESA_MGMTQ 0x310
  39. #define RTK_PCI_TXBD_DESA_BKQ 0x330
  40. #define RTK_PCI_TXBD_DESA_BEQ 0x328
  41. #define RTK_PCI_TXBD_DESA_VIQ 0x320
  42. #define RTK_PCI_TXBD_DESA_VOQ 0x318
  43. #define RTK_PCI_TXBD_DESA_HI0Q 0x340
  44. #define RTK_PCI_RXBD_DESA_MPDUQ 0x338
  45. #define TRX_BD_IDX_MASK GENMASK(11, 0)
  46. #define TRX_BD_HW_IDX_MASK GENMASK(27, 16)
  47. /* BCNQ is specialized for rsvd page, does not need to specify a number */
  48. #define RTK_PCI_TXBD_NUM_H2CQ 0x1328
  49. #define RTK_PCI_TXBD_NUM_MGMTQ 0x380
  50. #define RTK_PCI_TXBD_NUM_BKQ 0x38A
  51. #define RTK_PCI_TXBD_NUM_BEQ 0x388
  52. #define RTK_PCI_TXBD_NUM_VIQ 0x386
  53. #define RTK_PCI_TXBD_NUM_VOQ 0x384
  54. #define RTK_PCI_TXBD_NUM_HI0Q 0x38C
  55. #define RTK_PCI_RXBD_NUM_MPDUQ 0x382
  56. #define RTK_PCI_TXBD_IDX_H2CQ 0x132C
  57. #define RTK_PCI_TXBD_IDX_MGMTQ 0x3B0
  58. #define RTK_PCI_TXBD_IDX_BKQ 0x3AC
  59. #define RTK_PCI_TXBD_IDX_BEQ 0x3A8
  60. #define RTK_PCI_TXBD_IDX_VIQ 0x3A4
  61. #define RTK_PCI_TXBD_IDX_VOQ 0x3A0
  62. #define RTK_PCI_TXBD_IDX_HI0Q 0x3B8
  63. #define RTK_PCI_RXBD_IDX_MPDUQ 0x3B4
  64. #define RTK_PCI_TXBD_RWPTR_CLR 0x39C
  65. #define RTK_PCI_TXBD_H2CQ_CSR 0x1330
  66. #define BIT_CLR_H2CQ_HOST_IDX BIT(16)
  67. #define BIT_CLR_H2CQ_HW_IDX BIT(8)
  68. #define RTK_PCI_HIMR0 0x0B0
  69. #define RTK_PCI_HISR0 0x0B4
  70. #define RTK_PCI_HIMR1 0x0B8
  71. #define RTK_PCI_HISR1 0x0BC
  72. #define RTK_PCI_HIMR2 0x10B0
  73. #define RTK_PCI_HISR2 0x10B4
  74. #define RTK_PCI_HIMR3 0x10B8
  75. #define RTK_PCI_HISR3 0x10BC
  76. /* IMR 0 */
  77. #define IMR_TIMER2 BIT(31)
  78. #define IMR_TIMER1 BIT(30)
  79. #define IMR_PSTIMEOUT BIT(29)
  80. #define IMR_GTINT4 BIT(28)
  81. #define IMR_GTINT3 BIT(27)
  82. #define IMR_TBDER BIT(26)
  83. #define IMR_TBDOK BIT(25)
  84. #define IMR_TSF_BIT32_TOGGLE BIT(24)
  85. #define IMR_BCNDMAINT0 BIT(20)
  86. #define IMR_BCNDOK0 BIT(16)
  87. #define IMR_HSISR_IND_ON_INT BIT(15)
  88. #define IMR_BCNDMAINT_E BIT(14)
  89. #define IMR_ATIMEND BIT(12)
  90. #define IMR_HISR1_IND_INT BIT(11)
  91. #define IMR_C2HCMD BIT(10)
  92. #define IMR_CPWM2 BIT(9)
  93. #define IMR_CPWM BIT(8)
  94. #define IMR_HIGHDOK BIT(7)
  95. #define IMR_MGNTDOK BIT(6)
  96. #define IMR_BKDOK BIT(5)
  97. #define IMR_BEDOK BIT(4)
  98. #define IMR_VIDOK BIT(3)
  99. #define IMR_VODOK BIT(2)
  100. #define IMR_RDU BIT(1)
  101. #define IMR_ROK BIT(0)
  102. /* IMR 1 */
  103. #define IMR_TXFIFO_TH_INT BIT(30)
  104. #define IMR_BTON_STS_UPDATE BIT(29)
  105. #define IMR_MCUERR BIT(28)
  106. #define IMR_BCNDMAINT7 BIT(27)
  107. #define IMR_BCNDMAINT6 BIT(26)
  108. #define IMR_BCNDMAINT5 BIT(25)
  109. #define IMR_BCNDMAINT4 BIT(24)
  110. #define IMR_BCNDMAINT3 BIT(23)
  111. #define IMR_BCNDMAINT2 BIT(22)
  112. #define IMR_BCNDMAINT1 BIT(21)
  113. #define IMR_BCNDOK7 BIT(20)
  114. #define IMR_BCNDOK6 BIT(19)
  115. #define IMR_BCNDOK5 BIT(18)
  116. #define IMR_BCNDOK4 BIT(17)
  117. #define IMR_BCNDOK3 BIT(16)
  118. #define IMR_BCNDOK2 BIT(15)
  119. #define IMR_BCNDOK1 BIT(14)
  120. #define IMR_ATIMEND_E BIT(13)
  121. #define IMR_ATIMEND BIT(12)
  122. #define IMR_TXERR BIT(11)
  123. #define IMR_RXERR BIT(10)
  124. #define IMR_TXFOVW BIT(9)
  125. #define IMR_RXFOVW BIT(8)
  126. #define IMR_CPU_MGQ_TXDONE BIT(5)
  127. #define IMR_PS_TIMER_C BIT(4)
  128. #define IMR_PS_TIMER_B BIT(3)
  129. #define IMR_PS_TIMER_A BIT(2)
  130. #define IMR_CPUMGQ_TX_TIMER BIT(1)
  131. /* IMR 3 */
  132. #define IMR_H2CDOK BIT(16)
  133. enum rtw_pci_flags {
  134. RTW_PCI_FLAG_NAPI_RUNNING,
  135. NUM_OF_RTW_PCI_FLAGS,
  136. };
  137. /* one element is reserved to know if the ring is closed */
  138. static inline int avail_desc(u32 wp, u32 rp, u32 len)
  139. {
  140. if (rp > wp)
  141. return rp - wp - 1;
  142. else
  143. return len - wp + rp - 1;
  144. }
  145. #define RTK_PCI_TXBD_OWN_OFFSET 15
  146. #define RTK_PCI_TXBD_BCN_WORK 0x383
  147. struct rtw_pci_tx_buffer_desc {
  148. __le16 buf_size;
  149. __le16 psb_len;
  150. __le32 dma;
  151. };
  152. struct rtw_pci_tx_data {
  153. dma_addr_t dma;
  154. u8 sn;
  155. };
  156. struct rtw_pci_ring {
  157. u8 *head;
  158. dma_addr_t dma;
  159. u8 desc_size;
  160. u32 len;
  161. u32 wp;
  162. u32 rp;
  163. };
  164. struct rtw_pci_tx_ring {
  165. struct rtw_pci_ring r;
  166. struct sk_buff_head queue;
  167. bool queue_stopped;
  168. };
  169. struct rtw_pci_rx_buffer_desc {
  170. __le16 buf_size;
  171. __le16 total_pkt_size;
  172. __le32 dma;
  173. };
  174. struct rtw_pci_rx_ring {
  175. struct rtw_pci_ring r;
  176. struct sk_buff *buf[RTK_MAX_RX_DESC_NUM];
  177. };
  178. #define RX_TAG_MAX 8192
  179. struct rtw_pci {
  180. struct pci_dev *pdev;
  181. /* Used for PCI interrupt. */
  182. spinlock_t hwirq_lock;
  183. /* Used for PCI TX ring/queueing, and enable INT. */
  184. spinlock_t irq_lock;
  185. u32 irq_mask[4];
  186. bool irq_enabled;
  187. bool running;
  188. /* napi structure */
  189. struct net_device netdev;
  190. struct napi_struct napi;
  191. u16 rx_tag;
  192. DECLARE_BITMAP(tx_queued, RTK_MAX_TX_QUEUE_NUM);
  193. struct rtw_pci_tx_ring tx_rings[RTK_MAX_TX_QUEUE_NUM];
  194. struct rtw_pci_rx_ring rx_rings[RTK_MAX_RX_QUEUE_NUM];
  195. u16 link_ctrl;
  196. atomic_t link_usage;
  197. bool rx_no_aspm;
  198. DECLARE_BITMAP(flags, NUM_OF_RTW_PCI_FLAGS);
  199. void __iomem *mmap;
  200. };
  201. extern const struct dev_pm_ops rtw_pm_ops;
  202. int rtw_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id);
  203. void rtw_pci_remove(struct pci_dev *pdev);
  204. void rtw_pci_shutdown(struct pci_dev *pdev);
  205. static inline u32 max_num_of_tx_queue(u8 queue)
  206. {
  207. u32 max_num;
  208. switch (queue) {
  209. case RTW_TX_QUEUE_BE:
  210. max_num = RTK_BEQ_TX_DESC_NUM;
  211. break;
  212. case RTW_TX_QUEUE_BCN:
  213. max_num = 1;
  214. break;
  215. default:
  216. max_num = RTK_DEFAULT_TX_DESC_NUM;
  217. break;
  218. }
  219. return max_num;
  220. }
  221. static inline struct
  222. rtw_pci_tx_data *rtw_pci_get_tx_data(struct sk_buff *skb)
  223. {
  224. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  225. BUILD_BUG_ON(sizeof(struct rtw_pci_tx_data) >
  226. sizeof(info->status.status_driver_data));
  227. return (struct rtw_pci_tx_data *)info->status.status_driver_data;
  228. }
  229. static inline
  230. struct rtw_pci_tx_buffer_desc *get_tx_buffer_desc(struct rtw_pci_tx_ring *ring,
  231. u32 size)
  232. {
  233. u8 *buf_desc;
  234. buf_desc = ring->r.head + ring->r.wp * size;
  235. return (struct rtw_pci_tx_buffer_desc *)buf_desc;
  236. }
  237. #endif