fw.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2018-2019 Realtek Corporation
  3. */
  4. #ifndef __RTW_FW_H_
  5. #define __RTW_FW_H_
  6. #define H2C_PKT_SIZE 32
  7. #define H2C_PKT_HDR_SIZE 8
  8. /* FW bin information */
  9. #define FW_HDR_SIZE 64
  10. #define FW_HDR_CHKSUM_SIZE 8
  11. #define FW_NLO_INFO_CHECK_SIZE 4
  12. #define FIFO_PAGE_SIZE_SHIFT 12
  13. #define FIFO_PAGE_SIZE 4096
  14. #define FIFO_DUMP_ADDR 0x8000
  15. #define DLFW_PAGE_SIZE_SHIFT_LEGACY 12
  16. #define DLFW_PAGE_SIZE_LEGACY 0x1000
  17. #define DLFW_BLK_SIZE_SHIFT_LEGACY 2
  18. #define DLFW_BLK_SIZE_LEGACY 4
  19. #define FW_START_ADDR_LEGACY 0x1000
  20. #define BCN_LOSS_CNT 10
  21. #define BCN_FILTER_NOTIFY_SIGNAL_CHANGE 0
  22. #define BCN_FILTER_CONNECTION_LOSS 1
  23. #define BCN_FILTER_CONNECTED 2
  24. #define BCN_FILTER_NOTIFY_BEACON_LOSS 3
  25. #define SCAN_NOTIFY_TIMEOUT msecs_to_jiffies(10)
  26. #define RTW_CHANNEL_TIME 45
  27. #define RTW_OFF_CHAN_TIME 100
  28. #define RTW_PASS_CHAN_TIME 105
  29. #define RTW_DFS_CHAN_TIME 20
  30. #define RTW_CH_INFO_SIZE 4
  31. #define RTW_EX_CH_INFO_SIZE 3
  32. #define RTW_EX_CH_INFO_HDR_SIZE 2
  33. #define RTW_SCAN_WIDTH 0
  34. #define RTW_PRI_CH_IDX 1
  35. #define RTW_OLD_PROBE_PG_CNT 2
  36. #define RTW_PROBE_PG_CNT 4
  37. enum rtw_c2h_cmd_id {
  38. C2H_CCX_TX_RPT = 0x03,
  39. C2H_BT_INFO = 0x09,
  40. C2H_BT_MP_INFO = 0x0b,
  41. C2H_BT_HID_INFO = 0x45,
  42. C2H_RA_RPT = 0x0c,
  43. C2H_HW_FEATURE_REPORT = 0x19,
  44. C2H_WLAN_INFO = 0x27,
  45. C2H_WLAN_RFON = 0x32,
  46. C2H_BCN_FILTER_NOTIFY = 0x36,
  47. C2H_ADAPTIVITY = 0x37,
  48. C2H_SCAN_RESULT = 0x38,
  49. C2H_HW_FEATURE_DUMP = 0xfd,
  50. C2H_HALMAC = 0xff,
  51. };
  52. enum rtw_c2h_cmd_id_ext {
  53. C2H_SCAN_STATUS_RPT = 0x3,
  54. C2H_CCX_RPT = 0x0f,
  55. C2H_CHAN_SWITCH = 0x22,
  56. };
  57. struct rtw_c2h_cmd {
  58. u8 id;
  59. u8 seq;
  60. u8 payload[];
  61. } __packed;
  62. struct rtw_c2h_adaptivity {
  63. u8 density;
  64. u8 igi;
  65. u8 l2h_th_init;
  66. u8 l2h;
  67. u8 h2l;
  68. u8 option;
  69. } __packed;
  70. enum rtw_rsvd_packet_type {
  71. RSVD_BEACON,
  72. RSVD_DUMMY,
  73. RSVD_PS_POLL,
  74. RSVD_PROBE_RESP,
  75. RSVD_NULL,
  76. RSVD_QOS_NULL,
  77. RSVD_LPS_PG_DPK,
  78. RSVD_LPS_PG_INFO,
  79. RSVD_PROBE_REQ,
  80. RSVD_NLO_INFO,
  81. RSVD_CH_INFO,
  82. };
  83. enum rtw_fw_rf_type {
  84. FW_RF_1T2R = 0,
  85. FW_RF_2T4R = 1,
  86. FW_RF_2T2R = 2,
  87. FW_RF_2T3R = 3,
  88. FW_RF_1T1R = 4,
  89. FW_RF_2T2R_GREEN = 5,
  90. FW_RF_3T3R = 6,
  91. FW_RF_3T4R = 7,
  92. FW_RF_4T4R = 8,
  93. FW_RF_MAX_TYPE = 0xF,
  94. };
  95. enum rtw_fw_feature {
  96. FW_FEATURE_SIG = BIT(0),
  97. FW_FEATURE_LPS_C2H = BIT(1),
  98. FW_FEATURE_LCLK = BIT(2),
  99. FW_FEATURE_PG = BIT(3),
  100. FW_FEATURE_TX_WAKE = BIT(4),
  101. FW_FEATURE_BCN_FILTER = BIT(5),
  102. FW_FEATURE_NOTIFY_SCAN = BIT(6),
  103. FW_FEATURE_ADAPTIVITY = BIT(7),
  104. FW_FEATURE_SCAN_OFFLOAD = BIT(8),
  105. FW_FEATURE_MAX = BIT(31),
  106. };
  107. enum rtw_fw_feature_ext {
  108. FW_FEATURE_EXT_OLD_PAGE_NUM = BIT(0),
  109. };
  110. enum rtw_beacon_filter_offload_mode {
  111. BCN_FILTER_OFFLOAD_MODE_0 = 0,
  112. BCN_FILTER_OFFLOAD_MODE_1,
  113. BCN_FILTER_OFFLOAD_MODE_2,
  114. BCN_FILTER_OFFLOAD_MODE_3,
  115. BCN_FILTER_OFFLOAD_MODE_DEFAULT = BCN_FILTER_OFFLOAD_MODE_0,
  116. };
  117. struct rtw_coex_info_req {
  118. u8 seq;
  119. u8 op_code;
  120. u8 para1;
  121. u8 para2;
  122. u8 para3;
  123. };
  124. struct rtw_iqk_para {
  125. u8 clear;
  126. u8 segment_iqk;
  127. };
  128. struct rtw_lps_pg_dpk_hdr {
  129. u16 dpk_path_ok;
  130. u8 dpk_txagc[2];
  131. u16 dpk_gs[2];
  132. u32 coef[2][20];
  133. u8 dpk_ch;
  134. } __packed;
  135. struct rtw_lps_pg_info_hdr {
  136. u8 macid;
  137. u8 mbssid;
  138. u8 pattern_count;
  139. u8 mu_tab_group_id;
  140. u8 sec_cam_count;
  141. u8 tx_bu_page_count;
  142. u16 rsvd;
  143. u8 sec_cam[MAX_PG_CAM_BACKUP_NUM];
  144. } __packed;
  145. struct rtw_rsvd_page {
  146. /* associated with each vif */
  147. struct list_head vif_list;
  148. struct rtw_vif *rtwvif;
  149. /* associated when build rsvd page */
  150. struct list_head build_list;
  151. struct sk_buff *skb;
  152. enum rtw_rsvd_packet_type type;
  153. u8 page;
  154. u16 tim_offset;
  155. bool add_txdesc;
  156. struct cfg80211_ssid *ssid;
  157. u16 probe_req_size;
  158. };
  159. enum rtw_keep_alive_pkt_type {
  160. KEEP_ALIVE_NULL_PKT = 0,
  161. KEEP_ALIVE_ARP_RSP = 1,
  162. };
  163. struct rtw_nlo_info_hdr {
  164. u8 nlo_count;
  165. u8 hidden_ap_count;
  166. u8 rsvd1[2];
  167. u8 pattern_check[FW_NLO_INFO_CHECK_SIZE];
  168. u8 rsvd2[8];
  169. u8 ssid_len[16];
  170. u8 chiper[16];
  171. u8 rsvd3[16];
  172. u8 location[8];
  173. } __packed;
  174. enum rtw_packet_type {
  175. RTW_PACKET_PROBE_REQ = 0x00,
  176. RTW_PACKET_UNDEFINE = 0x7FFFFFFF,
  177. };
  178. struct rtw_fw_wow_keep_alive_para {
  179. bool adopt;
  180. u8 pkt_type;
  181. u8 period; /* unit: sec */
  182. };
  183. struct rtw_fw_wow_disconnect_para {
  184. bool adopt;
  185. u8 period; /* unit: sec */
  186. u8 retry_count;
  187. };
  188. enum rtw_channel_type {
  189. RTW_CHANNEL_PASSIVE,
  190. RTW_CHANNEL_ACTIVE,
  191. RTW_CHANNEL_RADAR,
  192. };
  193. enum rtw_scan_extra_id {
  194. RTW_SCAN_EXTRA_ID_DFS,
  195. };
  196. enum rtw_scan_extra_info {
  197. RTW_SCAN_EXTRA_ACTION_SCAN,
  198. };
  199. enum rtw_scan_report_code {
  200. RTW_SCAN_REPORT_SUCCESS = 0x00,
  201. RTW_SCAN_REPORT_ERR_PHYDM = 0x01,
  202. RTW_SCAN_REPORT_ERR_ID = 0x02,
  203. RTW_SCAN_REPORT_ERR_TX = 0x03,
  204. RTW_SCAN_REPORT_CANCELED = 0x10,
  205. RTW_SCAN_REPORT_CANCELED_EXT = 0x11,
  206. RTW_SCAN_REPORT_FW_DISABLED = 0xF0,
  207. };
  208. enum rtw_scan_notify_id {
  209. RTW_SCAN_NOTIFY_ID_PRESWITCH = 0x00,
  210. RTW_SCAN_NOTIFY_ID_POSTSWITCH = 0x01,
  211. RTW_SCAN_NOTIFY_ID_PROBE_PRETX = 0x02,
  212. RTW_SCAN_NOTIFY_ID_PROBE_ISSUETX = 0x03,
  213. RTW_SCAN_NOTIFY_ID_NULL0_PRETX = 0x04,
  214. RTW_SCAN_NOTIFY_ID_NULL0_ISSUETX = 0x05,
  215. RTW_SCAN_NOTIFY_ID_NULL0_POSTTX = 0x06,
  216. RTW_SCAN_NOTIFY_ID_NULL1_PRETX = 0x07,
  217. RTW_SCAN_NOTIFY_ID_NULL1_ISSUETX = 0x08,
  218. RTW_SCAN_NOTIFY_ID_NULL1_POSTTX = 0x09,
  219. RTW_SCAN_NOTIFY_ID_DWELLEXT = 0x0A,
  220. };
  221. enum rtw_scan_notify_status {
  222. RTW_SCAN_NOTIFY_STATUS_SUCCESS = 0x00,
  223. RTW_SCAN_NOTIFY_STATUS_FAILURE = 0x01,
  224. RTW_SCAN_NOTIFY_STATUS_RESOURCE = 0x02,
  225. RTW_SCAN_NOTIFY_STATUS_TIMEOUT = 0x03,
  226. };
  227. struct rtw_ch_switch_option {
  228. u8 periodic_option;
  229. u32 tsf_high;
  230. u32 tsf_low;
  231. u8 dest_ch_en;
  232. u8 absolute_time_en;
  233. u8 dest_ch;
  234. u8 normal_period;
  235. u8 normal_period_sel;
  236. u8 normal_cycle;
  237. u8 slow_period;
  238. u8 slow_period_sel;
  239. u8 nlo_en;
  240. bool switch_en;
  241. bool back_op_en;
  242. };
  243. struct rtw_fw_hdr {
  244. __le16 signature;
  245. u8 category;
  246. u8 function;
  247. __le16 version; /* 0x04 */
  248. u8 subversion;
  249. u8 subindex;
  250. __le32 rsvd; /* 0x08 */
  251. __le32 feature; /* 0x0C */
  252. u8 month; /* 0x10 */
  253. u8 day;
  254. u8 hour;
  255. u8 min;
  256. __le16 year; /* 0x14 */
  257. __le16 rsvd3;
  258. u8 mem_usage; /* 0x18 */
  259. u8 rsvd4[3];
  260. __le16 h2c_fmt_ver; /* 0x1C */
  261. __le16 rsvd5;
  262. __le32 dmem_addr; /* 0x20 */
  263. __le32 dmem_size;
  264. __le32 rsvd6;
  265. __le32 rsvd7;
  266. __le32 imem_size; /* 0x30 */
  267. __le32 emem_size;
  268. __le32 emem_addr;
  269. __le32 imem_addr;
  270. } __packed;
  271. struct rtw_fw_hdr_legacy {
  272. __le16 signature;
  273. u8 category;
  274. u8 function;
  275. __le16 version; /* 0x04 */
  276. u8 subversion1;
  277. u8 subversion2;
  278. u8 month; /* 0x08 */
  279. u8 day;
  280. u8 hour;
  281. u8 minute;
  282. __le16 size;
  283. __le16 rsvd2;
  284. __le32 idx; /* 0x10 */
  285. __le32 rsvd3;
  286. __le32 rsvd4; /* 0x18 */
  287. __le32 rsvd5;
  288. } __packed;
  289. #define RTW_FW_VER_CODE(ver, sub_ver, idx) \
  290. (((ver) << 16) | ((sub_ver) << 8) | (idx))
  291. #define RTW_FW_SUIT_VER_CODE(s) \
  292. RTW_FW_VER_CODE((s).version, (s).sub_version, (s).sub_index)
  293. /* C2H */
  294. #define GET_CCX_REPORT_SEQNUM_V0(c2h_payload) (c2h_payload[6] & 0xfc)
  295. #define GET_CCX_REPORT_STATUS_V0(c2h_payload) (c2h_payload[0] & 0xc0)
  296. #define GET_CCX_REPORT_SEQNUM_V1(c2h_payload) (c2h_payload[8] & 0xfc)
  297. #define GET_CCX_REPORT_STATUS_V1(c2h_payload) (c2h_payload[9] & 0xc0)
  298. #define GET_SCAN_REPORT_RETURN_CODE(c2h_payload) (c2h_payload[2] & 0xff)
  299. #define GET_CHAN_SWITCH_CENTRAL_CH(c2h_payload) (c2h_payload[2])
  300. #define GET_CHAN_SWITCH_ID(c2h_payload) (c2h_payload[3])
  301. #define GET_CHAN_SWITCH_STATUS(c2h_payload) (c2h_payload[4])
  302. #define GET_RA_REPORT_RATE(c2h_payload) (c2h_payload[0] & 0x7f)
  303. #define GET_RA_REPORT_SGI(c2h_payload) ((c2h_payload[0] & 0x80) >> 7)
  304. #define GET_RA_REPORT_BW(c2h_payload) (c2h_payload[6])
  305. #define GET_RA_REPORT_MACID(c2h_payload) (c2h_payload[1])
  306. #define GET_BCN_FILTER_NOTIFY_TYPE(c2h_payload) (c2h_payload[1] & 0xf)
  307. #define GET_BCN_FILTER_NOTIFY_EVENT(c2h_payload) (c2h_payload[1] & 0x10)
  308. #define GET_BCN_FILTER_NOTIFY_RSSI(c2h_payload) (c2h_payload[2] - 100)
  309. /* PKT H2C */
  310. #define H2C_PKT_CMD_ID 0xFF
  311. #define H2C_PKT_CATEGORY 0x01
  312. #define H2C_PKT_GENERAL_INFO 0x0D
  313. #define H2C_PKT_PHYDM_INFO 0x11
  314. #define H2C_PKT_IQK 0x0E
  315. #define H2C_PKT_CH_SWITCH 0x02
  316. #define H2C_PKT_UPDATE_PKT 0x0C
  317. #define H2C_PKT_SCAN_OFFLOAD 0x19
  318. #define H2C_PKT_CH_SWITCH_LEN 0x20
  319. #define H2C_PKT_UPDATE_PKT_LEN 0x4
  320. #define SET_PKT_H2C_CATEGORY(h2c_pkt, value) \
  321. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(6, 0))
  322. #define SET_PKT_H2C_CMD_ID(h2c_pkt, value) \
  323. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  324. #define SET_PKT_H2C_SUB_CMD_ID(h2c_pkt, value) \
  325. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 16))
  326. #define SET_PKT_H2C_TOTAL_LEN(h2c_pkt, value) \
  327. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(15, 0))
  328. static inline void rtw_h2c_pkt_set_header(u8 *h2c_pkt, u8 sub_id)
  329. {
  330. SET_PKT_H2C_CATEGORY(h2c_pkt, H2C_PKT_CATEGORY);
  331. SET_PKT_H2C_CMD_ID(h2c_pkt, H2C_PKT_CMD_ID);
  332. SET_PKT_H2C_SUB_CMD_ID(h2c_pkt, sub_id);
  333. }
  334. #define FW_OFFLOAD_H2C_SET_SEQ_NUM(h2c_pkt, value) \
  335. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(31, 16))
  336. #define GENERAL_INFO_SET_FW_TX_BOUNDARY(h2c_pkt, value) \
  337. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(23, 16))
  338. #define PHYDM_INFO_SET_REF_TYPE(h2c_pkt, value) \
  339. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(7, 0))
  340. #define PHYDM_INFO_SET_RF_TYPE(h2c_pkt, value) \
  341. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(15, 8))
  342. #define PHYDM_INFO_SET_CUT_VER(h2c_pkt, value) \
  343. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(23, 16))
  344. #define PHYDM_INFO_SET_RX_ANT_STATUS(h2c_pkt, value) \
  345. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(27, 24))
  346. #define PHYDM_INFO_SET_TX_ANT_STATUS(h2c_pkt, value) \
  347. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(31, 28))
  348. #define IQK_SET_CLEAR(h2c_pkt, value) \
  349. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(0))
  350. #define IQK_SET_SEGMENT_IQK(h2c_pkt, value) \
  351. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(1))
  352. #define CHSW_INFO_SET_CH(pkt, value) \
  353. le32p_replace_bits((__le32 *)(pkt) + 0x00, value, GENMASK(7, 0))
  354. #define CHSW_INFO_SET_PRI_CH_IDX(pkt, value) \
  355. le32p_replace_bits((__le32 *)(pkt) + 0x00, value, GENMASK(11, 8))
  356. #define CHSW_INFO_SET_BW(pkt, value) \
  357. le32p_replace_bits((__le32 *)(pkt) + 0x00, value, GENMASK(15, 12))
  358. #define CHSW_INFO_SET_TIMEOUT(pkt, value) \
  359. le32p_replace_bits((__le32 *)(pkt) + 0x00, value, GENMASK(23, 16))
  360. #define CHSW_INFO_SET_ACTION_ID(pkt, value) \
  361. le32p_replace_bits((__le32 *)(pkt) + 0x00, value, GENMASK(30, 24))
  362. #define CHSW_INFO_SET_EXTRA_INFO(pkt, value) \
  363. le32p_replace_bits((__le32 *)(pkt) + 0x00, value, BIT(31))
  364. #define CH_INFO_SET_CH(pkt, value) \
  365. u8p_replace_bits((u8 *)(pkt) + 0x00, value, GENMASK(7, 0))
  366. #define CH_INFO_SET_PRI_CH_IDX(pkt, value) \
  367. u8p_replace_bits((u8 *)(pkt) + 0x01, value, GENMASK(3, 0))
  368. #define CH_INFO_SET_BW(pkt, value) \
  369. u8p_replace_bits((u8 *)(pkt) + 0x01, value, GENMASK(7, 4))
  370. #define CH_INFO_SET_TIMEOUT(pkt, value) \
  371. u8p_replace_bits((u8 *)(pkt) + 0x02, value, GENMASK(7, 0))
  372. #define CH_INFO_SET_ACTION_ID(pkt, value) \
  373. u8p_replace_bits((u8 *)(pkt) + 0x03, value, GENMASK(6, 0))
  374. #define CH_INFO_SET_EXTRA_INFO(pkt, value) \
  375. u8p_replace_bits((u8 *)(pkt) + 0x03, value, BIT(7))
  376. #define EXTRA_CH_INFO_SET_ID(pkt, value) \
  377. u8p_replace_bits((u8 *)(pkt) + 0x04, value, GENMASK(6, 0))
  378. #define EXTRA_CH_INFO_SET_INFO(pkt, value) \
  379. u8p_replace_bits((u8 *)(pkt) + 0x04, value, BIT(7))
  380. #define EXTRA_CH_INFO_SET_SIZE(pkt, value) \
  381. u8p_replace_bits((u8 *)(pkt) + 0x05, value, GENMASK(7, 0))
  382. #define EXTRA_CH_INFO_SET_DFS_EXT_TIME(pkt, value) \
  383. u8p_replace_bits((u8 *)(pkt) + 0x06, value, GENMASK(7, 0))
  384. #define UPDATE_PKT_SET_SIZE(h2c_pkt, value) \
  385. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(15, 0))
  386. #define UPDATE_PKT_SET_PKT_ID(h2c_pkt, value) \
  387. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(23, 16))
  388. #define UPDATE_PKT_SET_LOCATION(h2c_pkt, value) \
  389. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(31, 24))
  390. #define CH_SWITCH_SET_START(h2c_pkt, value) \
  391. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(0))
  392. #define CH_SWITCH_SET_DEST_CH_EN(h2c_pkt, value) \
  393. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(1))
  394. #define CH_SWITCH_SET_ABSOLUTE_TIME(h2c_pkt, value) \
  395. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(2))
  396. #define CH_SWITCH_SET_PERIODIC_OPT(h2c_pkt, value) \
  397. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(4, 3))
  398. #define CH_SWITCH_SET_SCAN_MODE(h2c_pkt, value) \
  399. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(5))
  400. #define CH_SWITCH_SET_BACK_OP_EN(h2c_pkt, value) \
  401. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(6))
  402. #define CH_SWITCH_SET_INFO_LOC(h2c_pkt, value) \
  403. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(15, 8))
  404. #define CH_SWITCH_SET_CH_NUM(h2c_pkt, value) \
  405. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(23, 16))
  406. #define CH_SWITCH_SET_PRI_CH_IDX(h2c_pkt, value) \
  407. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(27, 24))
  408. #define CH_SWITCH_SET_DEST_BW(h2c_pkt, value) \
  409. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(31, 28))
  410. #define CH_SWITCH_SET_DEST_CH(h2c_pkt, value) \
  411. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(7, 0))
  412. #define CH_SWITCH_SET_NORMAL_PERIOD(h2c_pkt, value) \
  413. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(13, 8))
  414. #define CH_SWITCH_SET_NORMAL_PERIOD_SEL(h2c_pkt, value) \
  415. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(15, 14))
  416. #define CH_SWITCH_SET_SLOW_PERIOD(h2c_pkt, value) \
  417. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(21, 16))
  418. #define CH_SWITCH_SET_SLOW_PERIOD_SEL(h2c_pkt, value) \
  419. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(23, 22))
  420. #define CH_SWITCH_SET_NORMAL_CYCLE(h2c_pkt, value) \
  421. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(31, 24))
  422. #define CH_SWITCH_SET_TSF_HIGH(h2c_pkt, value) \
  423. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x04, value, GENMASK(31, 0))
  424. #define CH_SWITCH_SET_TSF_LOW(h2c_pkt, value) \
  425. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x05, value, GENMASK(31, 0))
  426. #define CH_SWITCH_SET_INFO_SIZE(h2c_pkt, value) \
  427. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x06, value, GENMASK(15, 0))
  428. #define SCAN_OFFLOAD_SET_START(h2c_pkt, value) \
  429. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(0))
  430. #define SCAN_OFFLOAD_SET_BACK_OP_EN(h2c_pkt, value) \
  431. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(1))
  432. #define SCAN_OFFLOAD_SET_RANDOM_SEQ_EN(h2c_pkt, value) \
  433. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(2))
  434. #define SCAN_OFFLOAD_SET_NO_CCK_EN(h2c_pkt, value) \
  435. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(3))
  436. #define SCAN_OFFLOAD_SET_VERBOSE(h2c_pkt, value) \
  437. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, BIT(4))
  438. #define SCAN_OFFLOAD_SET_CH_NUM(h2c_pkt, value) \
  439. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(15, 8))
  440. #define SCAN_OFFLOAD_SET_CH_INFO_SIZE(h2c_pkt, value) \
  441. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x02, value, GENMASK(31, 16))
  442. #define SCAN_OFFLOAD_SET_CH_INFO_LOC(h2c_pkt, value) \
  443. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(7, 0))
  444. #define SCAN_OFFLOAD_SET_OP_CH(h2c_pkt, value) \
  445. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(15, 8))
  446. #define SCAN_OFFLOAD_SET_OP_PRI_CH_IDX(h2c_pkt, value) \
  447. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(19, 16))
  448. #define SCAN_OFFLOAD_SET_OP_BW(h2c_pkt, value) \
  449. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(23, 20))
  450. #define SCAN_OFFLOAD_SET_OP_PORT_ID(h2c_pkt, value) \
  451. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x03, value, GENMASK(26, 24))
  452. #define SCAN_OFFLOAD_SET_OP_DWELL_TIME(h2c_pkt, value) \
  453. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x04, value, GENMASK(15, 0))
  454. #define SCAN_OFFLOAD_SET_OP_GAP_TIME(h2c_pkt, value) \
  455. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x04, value, GENMASK(31, 16))
  456. #define SCAN_OFFLOAD_SET_MODE(h2c_pkt, value) \
  457. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x05, value, GENMASK(3, 0))
  458. #define SCAN_OFFLOAD_SET_SSID_NUM(h2c_pkt, value) \
  459. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x05, value, GENMASK(7, 4))
  460. #define SCAN_OFFLOAD_SET_PKT_LOC(h2c_pkt, value) \
  461. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x05, value, GENMASK(15, 8))
  462. /* Command H2C */
  463. #define H2C_CMD_RSVD_PAGE 0x0
  464. #define H2C_CMD_MEDIA_STATUS_RPT 0x01
  465. #define H2C_CMD_SET_PWR_MODE 0x20
  466. #define H2C_CMD_LPS_PG_INFO 0x2b
  467. #define H2C_CMD_RA_INFO 0x40
  468. #define H2C_CMD_RSSI_MONITOR 0x42
  469. #define H2C_CMD_BCN_FILTER_OFFLOAD_P0 0x56
  470. #define H2C_CMD_BCN_FILTER_OFFLOAD_P1 0x57
  471. #define H2C_CMD_WL_PHY_INFO 0x58
  472. #define H2C_CMD_SCAN 0x59
  473. #define H2C_CMD_ADAPTIVITY 0x5A
  474. #define H2C_CMD_COEX_TDMA_TYPE 0x60
  475. #define H2C_CMD_QUERY_BT_INFO 0x61
  476. #define H2C_CMD_FORCE_BT_TX_POWER 0x62
  477. #define H2C_CMD_IGNORE_WLAN_ACTION 0x63
  478. #define H2C_CMD_WL_CH_INFO 0x66
  479. #define H2C_CMD_QUERY_BT_MP_INFO 0x67
  480. #define H2C_CMD_BT_WIFI_CONTROL 0x69
  481. #define H2C_CMD_WIFI_CALIBRATION 0x6d
  482. #define H2C_CMD_QUERY_BT_HID_INFO 0x73
  483. #define H2C_CMD_KEEP_ALIVE 0x03
  484. #define H2C_CMD_DISCONNECT_DECISION 0x04
  485. #define H2C_CMD_WOWLAN 0x80
  486. #define H2C_CMD_REMOTE_WAKE_CTRL 0x81
  487. #define H2C_CMD_AOAC_GLOBAL_INFO 0x82
  488. #define H2C_CMD_NLO_INFO 0x8C
  489. #define SET_H2C_CMD_ID_CLASS(h2c_pkt, value) \
  490. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(7, 0))
  491. #define MEDIA_STATUS_RPT_SET_OP_MODE(h2c_pkt, value) \
  492. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  493. #define MEDIA_STATUS_RPT_SET_MACID(h2c_pkt, value) \
  494. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  495. #define SET_WL_PHY_INFO_TX_TP(h2c_pkt, value) \
  496. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(17, 8))
  497. #define SET_WL_PHY_INFO_RX_TP(h2c_pkt, value) \
  498. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(27, 18))
  499. #define SET_WL_PHY_INFO_TX_RATE_DESC(h2c_pkt, value) \
  500. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(7, 0))
  501. #define SET_WL_PHY_INFO_RX_RATE_DESC(h2c_pkt, value) \
  502. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(15, 8))
  503. #define SET_WL_PHY_INFO_RX_EVM(h2c_pkt, value) \
  504. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(23, 16))
  505. #define SET_BCN_FILTER_OFFLOAD_P1_MACID(h2c_pkt, value) \
  506. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  507. #define SET_BCN_FILTER_OFFLOAD_P1_ENABLE(h2c_pkt, value) \
  508. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(16))
  509. #define SET_BCN_FILTER_OFFLOAD_P1_HYST(h2c_pkt, value) \
  510. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(20, 17))
  511. #define SET_BCN_FILTER_OFFLOAD_P1_OFFLOAD_MODE(h2c_pkt, value) \
  512. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 21))
  513. #define SET_BCN_FILTER_OFFLOAD_P1_THRESHOLD(h2c_pkt, value) \
  514. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  515. #define SET_BCN_FILTER_OFFLOAD_P1_BCN_LOSS_CNT(h2c_pkt, value) \
  516. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(3, 0))
  517. #define SET_BCN_FILTER_OFFLOAD_P1_BCN_INTERVAL(h2c_pkt, value) \
  518. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(13, 4))
  519. #define SET_SCAN_START(h2c_pkt, value) \
  520. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  521. #define SET_ADAPTIVITY_MODE(h2c_pkt, value) \
  522. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(11, 8))
  523. #define SET_ADAPTIVITY_OPTION(h2c_pkt, value) \
  524. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 12))
  525. #define SET_ADAPTIVITY_IGI(h2c_pkt, value) \
  526. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  527. #define SET_ADAPTIVITY_L2H(h2c_pkt, value) \
  528. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  529. #define SET_ADAPTIVITY_DENSITY(h2c_pkt, value) \
  530. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(7, 0))
  531. #define SET_PWR_MODE_SET_MODE(h2c_pkt, value) \
  532. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(14, 8))
  533. #define SET_PWR_MODE_SET_RLBM(h2c_pkt, value) \
  534. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(19, 16))
  535. #define SET_PWR_MODE_SET_SMART_PS(h2c_pkt, value) \
  536. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 20))
  537. #define SET_PWR_MODE_SET_AWAKE_INTERVAL(h2c_pkt, value) \
  538. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  539. #define SET_PWR_MODE_SET_PORT_ID(h2c_pkt, value) \
  540. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(7, 5))
  541. #define SET_PWR_MODE_SET_PWR_STATE(h2c_pkt, value) \
  542. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(15, 8))
  543. #define LPS_PG_INFO_LOC(h2c_pkt, value) \
  544. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  545. #define LPS_PG_DPK_LOC(h2c_pkt, value) \
  546. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  547. #define LPS_PG_SEC_CAM_EN(h2c_pkt, value) \
  548. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  549. #define LPS_PG_PATTERN_CAM_EN(h2c_pkt, value) \
  550. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(10))
  551. #define SET_RSSI_INFO_MACID(h2c_pkt, value) \
  552. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  553. #define SET_RSSI_INFO_RSSI(h2c_pkt, value) \
  554. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  555. #define SET_RSSI_INFO_STBC(h2c_pkt, value) \
  556. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, BIT(1))
  557. #define SET_RA_INFO_MACID(h2c_pkt, value) \
  558. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  559. #define SET_RA_INFO_RATE_ID(h2c_pkt, value) \
  560. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(20, 16))
  561. #define SET_RA_INFO_INIT_RA_LVL(h2c_pkt, value) \
  562. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(22, 21))
  563. #define SET_RA_INFO_SGI_EN(h2c_pkt, value) \
  564. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(23))
  565. #define SET_RA_INFO_BW_MODE(h2c_pkt, value) \
  566. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(25, 24))
  567. #define SET_RA_INFO_LDPC(h2c_pkt, value) \
  568. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(26))
  569. #define SET_RA_INFO_NO_UPDATE(h2c_pkt, value) \
  570. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(27))
  571. #define SET_RA_INFO_VHT_EN(h2c_pkt, value) \
  572. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(29, 28))
  573. #define SET_RA_INFO_DIS_PT(h2c_pkt, value) \
  574. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(30))
  575. #define SET_RA_INFO_RA_MASK0(h2c_pkt, value) \
  576. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(7, 0))
  577. #define SET_RA_INFO_RA_MASK1(h2c_pkt, value) \
  578. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(15, 8))
  579. #define SET_RA_INFO_RA_MASK2(h2c_pkt, value) \
  580. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(23, 16))
  581. #define SET_RA_INFO_RA_MASK3(h2c_pkt, value) \
  582. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(31, 24))
  583. #define SET_QUERY_BT_INFO(h2c_pkt, value) \
  584. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  585. #define SET_WL_CH_INFO_LINK(h2c_pkt, value) \
  586. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  587. #define SET_WL_CH_INFO_CHNL(h2c_pkt, value) \
  588. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  589. #define SET_WL_CH_INFO_BW(h2c_pkt, value) \
  590. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  591. #define SET_BT_MP_INFO_SEQ(h2c_pkt, value) \
  592. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 12))
  593. #define SET_BT_MP_INFO_OP_CODE(h2c_pkt, value) \
  594. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  595. #define SET_BT_MP_INFO_PARA1(h2c_pkt, value) \
  596. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  597. #define SET_BT_MP_INFO_PARA2(h2c_pkt, value) \
  598. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(7, 0))
  599. #define SET_BT_MP_INFO_PARA3(h2c_pkt, value) \
  600. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(15, 8))
  601. #define SET_BT_TX_POWER_INDEX(h2c_pkt, value) \
  602. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  603. #define SET_IGNORE_WLAN_ACTION_EN(h2c_pkt, value) \
  604. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  605. #define SET_COEX_TDMA_TYPE_PARA1(h2c_pkt, value) \
  606. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  607. #define SET_COEX_TDMA_TYPE_PARA2(h2c_pkt, value) \
  608. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  609. #define SET_COEX_TDMA_TYPE_PARA3(h2c_pkt, value) \
  610. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  611. #define SET_COEX_TDMA_TYPE_PARA4(h2c_pkt, value) \
  612. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(7, 0))
  613. #define SET_COEX_TDMA_TYPE_PARA5(h2c_pkt, value) \
  614. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(15, 8))
  615. #define SET_BT_WIFI_CONTROL_OP_CODE(h2c_pkt, value) \
  616. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  617. #define SET_BT_WIFI_CONTROL_DATA1(h2c_pkt, value) \
  618. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  619. #define SET_BT_WIFI_CONTROL_DATA2(h2c_pkt, value) \
  620. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  621. #define SET_BT_WIFI_CONTROL_DATA3(h2c_pkt, value) \
  622. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(7, 0))
  623. #define SET_BT_WIFI_CONTROL_DATA4(h2c_pkt, value) \
  624. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(15, 8))
  625. #define SET_BT_WIFI_CONTROL_DATA5(h2c_pkt, value) \
  626. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x01, value, GENMASK(23, 16))
  627. #define SET_COEX_QUERY_HID_INFO_SUBID(h2c_pkt, value) \
  628. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  629. #define SET_COEX_QUERY_HID_INFO_DATA1(h2c_pkt, value) \
  630. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  631. #define SET_KEEP_ALIVE_ENABLE(h2c_pkt, value) \
  632. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  633. #define SET_KEEP_ALIVE_ADOPT(h2c_pkt, value) \
  634. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(9))
  635. #define SET_KEEP_ALIVE_PKT_TYPE(h2c_pkt, value) \
  636. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(10))
  637. #define SET_KEEP_ALIVE_CHECK_PERIOD(h2c_pkt, value) \
  638. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  639. #define SET_DISCONNECT_DECISION_ENABLE(h2c_pkt, value) \
  640. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  641. #define SET_DISCONNECT_DECISION_ADOPT(h2c_pkt, value) \
  642. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(9))
  643. #define SET_DISCONNECT_DECISION_CHECK_PERIOD(h2c_pkt, value) \
  644. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  645. #define SET_DISCONNECT_DECISION_TRY_PKT_NUM(h2c_pkt, value) \
  646. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(31, 24))
  647. #define SET_WOWLAN_FUNC_ENABLE(h2c_pkt, value) \
  648. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  649. #define SET_WOWLAN_PATTERN_MATCH_ENABLE(h2c_pkt, value) \
  650. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(9))
  651. #define SET_WOWLAN_MAGIC_PKT_ENABLE(h2c_pkt, value) \
  652. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(10))
  653. #define SET_WOWLAN_UNICAST_PKT_ENABLE(h2c_pkt, value) \
  654. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(11))
  655. #define SET_WOWLAN_REKEY_WAKEUP_ENABLE(h2c_pkt, value) \
  656. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(14))
  657. #define SET_WOWLAN_DEAUTH_WAKEUP_ENABLE(h2c_pkt, value) \
  658. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(15))
  659. #define SET_REMOTE_WAKECTRL_ENABLE(h2c_pkt, value) \
  660. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  661. #define SET_REMOTE_WAKE_CTRL_NLO_OFFLOAD_EN(h2c_pkt, value) \
  662. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(12))
  663. #define SET_AOAC_GLOBAL_INFO_PAIRWISE_ENC_ALG(h2c_pkt, value) \
  664. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(15, 8))
  665. #define SET_AOAC_GLOBAL_INFO_GROUP_ENC_ALG(h2c_pkt, value) \
  666. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  667. #define SET_NLO_FUN_EN(h2c_pkt, value) \
  668. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  669. #define SET_NLO_PS_32K(h2c_pkt, value) \
  670. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(9))
  671. #define SET_NLO_IGNORE_SECURITY(h2c_pkt, value) \
  672. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(10))
  673. #define SET_NLO_LOC_NLO_INFO(h2c_pkt, value) \
  674. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, GENMASK(23, 16))
  675. #define GET_FW_DUMP_LEN(_header) \
  676. le32_get_bits(*((__le32 *)(_header) + 0x00), GENMASK(15, 0))
  677. #define GET_FW_DUMP_SEQ(_header) \
  678. le32_get_bits(*((__le32 *)(_header) + 0x00), GENMASK(22, 16))
  679. #define GET_FW_DUMP_MORE(_header) \
  680. le32_get_bits(*((__le32 *)(_header) + 0x00), BIT(23))
  681. #define GET_FW_DUMP_VERSION(_header) \
  682. le32_get_bits(*((__le32 *)(_header) + 0x00), GENMASK(31, 24))
  683. #define GET_FW_DUMP_TLV_TYPE(_header) \
  684. le32_get_bits(*((__le32 *)(_header) + 0x01), GENMASK(15, 0))
  685. #define GET_FW_DUMP_TLV_LEN(_header) \
  686. le32_get_bits(*((__le32 *)(_header) + 0x01), GENMASK(31, 16))
  687. #define GET_FW_DUMP_TLV_VAL(_header) \
  688. le32_get_bits(*((__le32 *)(_header) + 0x02), GENMASK(31, 0))
  689. #define RFK_SET_INFORM_START(h2c_pkt, value) \
  690. le32p_replace_bits((__le32 *)(h2c_pkt) + 0x00, value, BIT(8))
  691. static inline struct rtw_c2h_cmd *get_c2h_from_skb(struct sk_buff *skb)
  692. {
  693. u32 pkt_offset;
  694. pkt_offset = *((u32 *)skb->cb);
  695. return (struct rtw_c2h_cmd *)(skb->data + pkt_offset);
  696. }
  697. static inline bool rtw_fw_feature_check(struct rtw_fw_state *fw,
  698. enum rtw_fw_feature feature)
  699. {
  700. return !!(fw->feature & feature);
  701. }
  702. static inline bool rtw_fw_feature_ext_check(struct rtw_fw_state *fw,
  703. enum rtw_fw_feature_ext feature)
  704. {
  705. return !!(fw->feature_ext & feature);
  706. }
  707. void rtw_fw_c2h_cmd_rx_irqsafe(struct rtw_dev *rtwdev, u32 pkt_offset,
  708. struct sk_buff *skb);
  709. void rtw_fw_c2h_cmd_handle(struct rtw_dev *rtwdev, struct sk_buff *skb);
  710. void rtw_fw_send_general_info(struct rtw_dev *rtwdev);
  711. void rtw_fw_send_phydm_info(struct rtw_dev *rtwdev);
  712. void rtw_fw_do_iqk(struct rtw_dev *rtwdev, struct rtw_iqk_para *para);
  713. void rtw_fw_inform_rfk_status(struct rtw_dev *rtwdev, bool start);
  714. void rtw_fw_set_pwr_mode(struct rtw_dev *rtwdev);
  715. void rtw_fw_set_pg_info(struct rtw_dev *rtwdev);
  716. void rtw_fw_query_bt_info(struct rtw_dev *rtwdev);
  717. void rtw_fw_wl_ch_info(struct rtw_dev *rtwdev, u8 link, u8 ch, u8 bw);
  718. void rtw_fw_query_bt_mp_info(struct rtw_dev *rtwdev,
  719. struct rtw_coex_info_req *req);
  720. void rtw_fw_force_bt_tx_power(struct rtw_dev *rtwdev, u8 bt_pwr_dec_lvl);
  721. void rtw_fw_bt_ignore_wlan_action(struct rtw_dev *rtwdev, bool enable);
  722. void rtw_fw_coex_tdma_type(struct rtw_dev *rtwdev,
  723. u8 para1, u8 para2, u8 para3, u8 para4, u8 para5);
  724. void rtw_fw_coex_query_hid_info(struct rtw_dev *rtwdev, u8 sub_id, u8 data);
  725. void rtw_fw_bt_wifi_control(struct rtw_dev *rtwdev, u8 op_code, u8 *data);
  726. void rtw_fw_send_rssi_info(struct rtw_dev *rtwdev, struct rtw_sta_info *si);
  727. void rtw_fw_send_ra_info(struct rtw_dev *rtwdev, struct rtw_sta_info *si,
  728. bool reset_ra_mask);
  729. void rtw_fw_media_status_report(struct rtw_dev *rtwdev, u8 mac_id, bool conn);
  730. void rtw_fw_update_wl_phy_info(struct rtw_dev *rtwdev);
  731. void rtw_fw_beacon_filter_config(struct rtw_dev *rtwdev, bool connect,
  732. struct ieee80211_vif *vif);
  733. int rtw_fw_write_data_rsvd_page(struct rtw_dev *rtwdev, u16 pg_addr,
  734. u8 *buf, u32 size);
  735. void rtw_remove_rsvd_page(struct rtw_dev *rtwdev,
  736. struct rtw_vif *rtwvif);
  737. void rtw_add_rsvd_page_bcn(struct rtw_dev *rtwdev,
  738. struct rtw_vif *rtwvif);
  739. void rtw_add_rsvd_page_pno(struct rtw_dev *rtwdev,
  740. struct rtw_vif *rtwvif);
  741. void rtw_add_rsvd_page_sta(struct rtw_dev *rtwdev,
  742. struct rtw_vif *rtwvif);
  743. int rtw_fw_download_rsvd_page(struct rtw_dev *rtwdev);
  744. void rtw_fw_update_beacon_work(struct work_struct *work);
  745. void rtw_send_rsvd_page_h2c(struct rtw_dev *rtwdev);
  746. int rtw_dump_drv_rsvd_page(struct rtw_dev *rtwdev,
  747. u32 offset, u32 size, u32 *buf);
  748. void rtw_fw_set_remote_wake_ctrl_cmd(struct rtw_dev *rtwdev, bool enable);
  749. void rtw_fw_set_wowlan_ctrl_cmd(struct rtw_dev *rtwdev, bool enable);
  750. void rtw_fw_set_keep_alive_cmd(struct rtw_dev *rtwdev, bool enable);
  751. void rtw_fw_set_disconnect_decision_cmd(struct rtw_dev *rtwdev, bool enable);
  752. void rtw_fw_set_aoac_global_info_cmd(struct rtw_dev *rtwdev,
  753. u8 pairwise_key_enc,
  754. u8 group_key_enc);
  755. void rtw_fw_set_nlo_info(struct rtw_dev *rtwdev, bool enable);
  756. void rtw_fw_update_pkt_probe_req(struct rtw_dev *rtwdev,
  757. struct cfg80211_ssid *ssid);
  758. void rtw_fw_channel_switch(struct rtw_dev *rtwdev, bool enable);
  759. void rtw_fw_h2c_cmd_dbg(struct rtw_dev *rtwdev, u8 *h2c);
  760. void rtw_fw_c2h_cmd_isr(struct rtw_dev *rtwdev);
  761. int rtw_fw_dump_fifo(struct rtw_dev *rtwdev, u8 fifo_sel, u32 addr, u32 size,
  762. u32 *buffer);
  763. void rtw_fw_scan_notify(struct rtw_dev *rtwdev, bool start);
  764. void rtw_fw_adaptivity(struct rtw_dev *rtwdev);
  765. void rtw_store_op_chan(struct rtw_dev *rtwdev, bool backup);
  766. void rtw_clear_op_chan(struct rtw_dev *rtwdev);
  767. void rtw_hw_scan_start(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
  768. struct ieee80211_scan_request *req);
  769. void rtw_hw_scan_complete(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
  770. bool aborted);
  771. int rtw_hw_scan_offload(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
  772. bool enable);
  773. void rtw_hw_scan_status_report(struct rtw_dev *rtwdev, struct sk_buff *skb);
  774. void rtw_hw_scan_chan_switch(struct rtw_dev *rtwdev, struct sk_buff *skb);
  775. void rtw_hw_scan_abort(struct rtw_dev *rtwdev, struct ieee80211_vif *vif);
  776. #endif